aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/i915/intel_pm.c
diff options
context:
space:
mode:
authorSagar Arun Kamble <sagar.a.kamble@intel.com>2017-10-10 17:30:08 -0400
committerChris Wilson <chris@chris-wilson.co.uk>2017-10-11 03:57:04 -0400
commit0870a2a4a3d0aab568ce5729bd99f43f96825f85 (patch)
tree0f7d2e102c90460ece6f815dc4994b7b345c5d44 /drivers/gpu/drm/i915/intel_pm.c
parent771decb0b4d75b5cc1d7ddfbdf512bd8768d2793 (diff)
drm/i915: Create generic function to setup LLC ring frequency table
Prepared intel_update_ring_freq function to setup ring frequency for applicable platforms determined by macro HAS_LLC. v2: Replaced NEEDS_RING_FREQ_UPDATE with HAS_LLC macro. (Chris) Added check while calling from intel_enable_gt_powersave. v3: s/intel_update_ring_freq/intel_enable_llc_pstate and created new placeholder function intel_disable_llc_pstate. (Chris) Signed-off-by: Sagar Arun Kamble <sagar.a.kamble@intel.com> Cc: Imre Deak <imre.deak@intel.com> Cc: Chris Wilson <chris@chris-wilson.co.uk> Cc: Joonas Lahtinen <joonas.lahtinen@linux.intel.com> Cc: Radoslaw Szwichtenberg <radoslaw.szwichtenberg@intel.com> Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk> Link: https://patchwork.freedesktop.org/patch/msgid/1507360055-19948-11-git-send-email-sagar.a.kamble@intel.com Acked-by: Imre Deak <imre.deak@intel.com> Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk> Link: https://patchwork.freedesktop.org/patch/msgid/20171010213010.7415-10-chris@chris-wilson.co.uk
Diffstat (limited to 'drivers/gpu/drm/i915/intel_pm.c')
-rw-r--r--drivers/gpu/drm/i915/intel_pm.c24
1 files changed, 20 insertions, 4 deletions
diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel_pm.c
index 16f8afbbc5db..238d405e2fb2 100644
--- a/drivers/gpu/drm/i915/intel_pm.c
+++ b/drivers/gpu/drm/i915/intel_pm.c
@@ -7982,6 +7982,13 @@ void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7982 gen6_reset_rps_interrupts(dev_priv); 7982 gen6_reset_rps_interrupts(dev_priv);
7983} 7983}
7984 7984
7985static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
7986{
7987 lockdep_assert_held(&i915->pcu_lock);
7988
7989 /* Currently there is no HW configuration to be done to disable. */
7990}
7991
7985void intel_disable_gt_powersave(struct drm_i915_private *dev_priv) 7992void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
7986{ 7993{
7987 struct intel_rps *rps = &dev_priv->gt_pm.rps; 7994 struct intel_rps *rps = &dev_priv->gt_pm.rps;
@@ -8007,10 +8014,20 @@ void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
8007 ironlake_disable_drps(dev_priv); 8014 ironlake_disable_drps(dev_priv);
8008 } 8015 }
8009 8016
8017 if (HAS_LLC(dev_priv))
8018 intel_disable_llc_pstate(dev_priv);
8019
8010 rps->enabled = false; 8020 rps->enabled = false;
8011 mutex_unlock(&dev_priv->pcu_lock); 8021 mutex_unlock(&dev_priv->pcu_lock);
8012} 8022}
8013 8023
8024static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8025{
8026 lockdep_assert_held(&i915->pcu_lock);
8027
8028 gen6_update_ring_freq(i915);
8029}
8030
8014void intel_enable_gt_powersave(struct drm_i915_private *dev_priv) 8031void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8015{ 8032{
8016 struct intel_rps *rps = &dev_priv->gt_pm.rps; 8033 struct intel_rps *rps = &dev_priv->gt_pm.rps;
@@ -8036,21 +8053,20 @@ void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8036 } else if (INTEL_GEN(dev_priv) >= 9) { 8053 } else if (INTEL_GEN(dev_priv) >= 9) {
8037 gen9_enable_rc6(dev_priv); 8054 gen9_enable_rc6(dev_priv);
8038 gen9_enable_rps(dev_priv); 8055 gen9_enable_rps(dev_priv);
8039 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
8040 gen6_update_ring_freq(dev_priv);
8041 } else if (IS_BROADWELL(dev_priv)) { 8056 } else if (IS_BROADWELL(dev_priv)) {
8042 gen8_enable_rc6(dev_priv); 8057 gen8_enable_rc6(dev_priv);
8043 gen8_enable_rps(dev_priv); 8058 gen8_enable_rps(dev_priv);
8044 gen6_update_ring_freq(dev_priv);
8045 } else if (INTEL_GEN(dev_priv) >= 6) { 8059 } else if (INTEL_GEN(dev_priv) >= 6) {
8046 gen6_enable_rc6(dev_priv); 8060 gen6_enable_rc6(dev_priv);
8047 gen6_enable_rps(dev_priv); 8061 gen6_enable_rps(dev_priv);
8048 gen6_update_ring_freq(dev_priv);
8049 } else if (IS_IRONLAKE_M(dev_priv)) { 8062 } else if (IS_IRONLAKE_M(dev_priv)) {
8050 ironlake_enable_drps(dev_priv); 8063 ironlake_enable_drps(dev_priv);
8051 intel_init_emon(dev_priv); 8064 intel_init_emon(dev_priv);
8052 } 8065 }
8053 8066
8067 if (HAS_LLC(dev_priv))
8068 intel_enable_llc_pstate(dev_priv);
8069
8054 WARN_ON(rps->max_freq < rps->min_freq); 8070 WARN_ON(rps->max_freq < rps->min_freq);
8055 WARN_ON(rps->idle_freq > rps->max_freq); 8071 WARN_ON(rps->idle_freq > rps->max_freq);
8056 8072