aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/amd/include/asic_reg/gca
diff options
context:
space:
mode:
authorAlex Deucher <alexander.deucher@amd.com>2015-04-16 15:20:39 -0400
committerAlex Deucher <alexander.deucher@amd.com>2015-06-03 21:02:55 -0400
commit46d5a27269af9420b925cbbfdd66d3979abd8092 (patch)
treebc02111ad3b5fba39a54c6bf94bb4fb397a2fc3f /drivers/gpu/drm/amd/include/asic_reg/gca
parent9f24d8ce2522808cdb719775dbb32cb296e20f47 (diff)
drm/amdgpu: add GCA 7.2 register headers
These are register headers for the GCA (Graphics and Compute Array) block on the GPU. Acked-by: Christian König <christian.koenig@amd.com> Acked-by: Jammy Zhou <Jammy.Zhou@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'drivers/gpu/drm/amd/include/asic_reg/gca')
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_d.h2557
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_enum.h6274
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_sh_mask.h18444
3 files changed, 27275 insertions, 0 deletions
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_d.h b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_d.h
new file mode 100644
index 000000000000..290ce6aa4b71
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_d.h
@@ -0,0 +1,2557 @@
1/*
2 * GFX_7_2 Register documentation
3 *
4 * Copyright (C) 2014 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef GFX_7_2_D_H
25#define GFX_7_2_D_H
26
27#define mmCB_BLEND_RED 0xa105
28#define mmCB_BLEND_GREEN 0xa106
29#define mmCB_BLEND_BLUE 0xa107
30#define mmCB_BLEND_ALPHA 0xa108
31#define mmCB_COLOR_CONTROL 0xa202
32#define mmCB_BLEND0_CONTROL 0xa1e0
33#define mmCB_BLEND1_CONTROL 0xa1e1
34#define mmCB_BLEND2_CONTROL 0xa1e2
35#define mmCB_BLEND3_CONTROL 0xa1e3
36#define mmCB_BLEND4_CONTROL 0xa1e4
37#define mmCB_BLEND5_CONTROL 0xa1e5
38#define mmCB_BLEND6_CONTROL 0xa1e6
39#define mmCB_BLEND7_CONTROL 0xa1e7
40#define mmCB_COLOR0_BASE 0xa318
41#define mmCB_COLOR1_BASE 0xa327
42#define mmCB_COLOR2_BASE 0xa336
43#define mmCB_COLOR3_BASE 0xa345
44#define mmCB_COLOR4_BASE 0xa354
45#define mmCB_COLOR5_BASE 0xa363
46#define mmCB_COLOR6_BASE 0xa372
47#define mmCB_COLOR7_BASE 0xa381
48#define mmCB_COLOR0_PITCH 0xa319
49#define mmCB_COLOR1_PITCH 0xa328
50#define mmCB_COLOR2_PITCH 0xa337
51#define mmCB_COLOR3_PITCH 0xa346
52#define mmCB_COLOR4_PITCH 0xa355
53#define mmCB_COLOR5_PITCH 0xa364
54#define mmCB_COLOR6_PITCH 0xa373
55#define mmCB_COLOR7_PITCH 0xa382
56#define mmCB_COLOR0_SLICE 0xa31a
57#define mmCB_COLOR1_SLICE 0xa329
58#define mmCB_COLOR2_SLICE 0xa338
59#define mmCB_COLOR3_SLICE 0xa347
60#define mmCB_COLOR4_SLICE 0xa356
61#define mmCB_COLOR5_SLICE 0xa365
62#define mmCB_COLOR6_SLICE 0xa374
63#define mmCB_COLOR7_SLICE 0xa383
64#define mmCB_COLOR0_VIEW 0xa31b
65#define mmCB_COLOR1_VIEW 0xa32a
66#define mmCB_COLOR2_VIEW 0xa339
67#define mmCB_COLOR3_VIEW 0xa348
68#define mmCB_COLOR4_VIEW 0xa357
69#define mmCB_COLOR5_VIEW 0xa366
70#define mmCB_COLOR6_VIEW 0xa375
71#define mmCB_COLOR7_VIEW 0xa384
72#define mmCB_COLOR0_INFO 0xa31c
73#define mmCB_COLOR1_INFO 0xa32b
74#define mmCB_COLOR2_INFO 0xa33a
75#define mmCB_COLOR3_INFO 0xa349
76#define mmCB_COLOR4_INFO 0xa358
77#define mmCB_COLOR5_INFO 0xa367
78#define mmCB_COLOR6_INFO 0xa376
79#define mmCB_COLOR7_INFO 0xa385
80#define mmCB_COLOR0_ATTRIB 0xa31d
81#define mmCB_COLOR1_ATTRIB 0xa32c
82#define mmCB_COLOR2_ATTRIB 0xa33b
83#define mmCB_COLOR3_ATTRIB 0xa34a
84#define mmCB_COLOR4_ATTRIB 0xa359
85#define mmCB_COLOR5_ATTRIB 0xa368
86#define mmCB_COLOR6_ATTRIB 0xa377
87#define mmCB_COLOR7_ATTRIB 0xa386
88#define mmCB_COLOR0_CMASK 0xa31f
89#define mmCB_COLOR1_CMASK 0xa32e
90#define mmCB_COLOR2_CMASK 0xa33d
91#define mmCB_COLOR3_CMASK 0xa34c
92#define mmCB_COLOR4_CMASK 0xa35b
93#define mmCB_COLOR5_CMASK 0xa36a
94#define mmCB_COLOR6_CMASK 0xa379
95#define mmCB_COLOR7_CMASK 0xa388
96#define mmCB_COLOR0_CMASK_SLICE 0xa320
97#define mmCB_COLOR1_CMASK_SLICE 0xa32f
98#define mmCB_COLOR2_CMASK_SLICE 0xa33e
99#define mmCB_COLOR3_CMASK_SLICE 0xa34d
100#define mmCB_COLOR4_CMASK_SLICE 0xa35c
101#define mmCB_COLOR5_CMASK_SLICE 0xa36b
102#define mmCB_COLOR6_CMASK_SLICE 0xa37a
103#define mmCB_COLOR7_CMASK_SLICE 0xa389
104#define mmCB_COLOR0_FMASK 0xa321
105#define mmCB_COLOR1_FMASK 0xa330
106#define mmCB_COLOR2_FMASK 0xa33f
107#define mmCB_COLOR3_FMASK 0xa34e
108#define mmCB_COLOR4_FMASK 0xa35d
109#define mmCB_COLOR5_FMASK 0xa36c
110#define mmCB_COLOR6_FMASK 0xa37b
111#define mmCB_COLOR7_FMASK 0xa38a
112#define mmCB_COLOR0_FMASK_SLICE 0xa322
113#define mmCB_COLOR1_FMASK_SLICE 0xa331
114#define mmCB_COLOR2_FMASK_SLICE 0xa340
115#define mmCB_COLOR3_FMASK_SLICE 0xa34f
116#define mmCB_COLOR4_FMASK_SLICE 0xa35e
117#define mmCB_COLOR5_FMASK_SLICE 0xa36d
118#define mmCB_COLOR6_FMASK_SLICE 0xa37c
119#define mmCB_COLOR7_FMASK_SLICE 0xa38b
120#define mmCB_COLOR0_CLEAR_WORD0 0xa323
121#define mmCB_COLOR1_CLEAR_WORD0 0xa332
122#define mmCB_COLOR2_CLEAR_WORD0 0xa341
123#define mmCB_COLOR3_CLEAR_WORD0 0xa350
124#define mmCB_COLOR4_CLEAR_WORD0 0xa35f
125#define mmCB_COLOR5_CLEAR_WORD0 0xa36e
126#define mmCB_COLOR6_CLEAR_WORD0 0xa37d
127#define mmCB_COLOR7_CLEAR_WORD0 0xa38c
128#define mmCB_COLOR0_CLEAR_WORD1 0xa324
129#define mmCB_COLOR1_CLEAR_WORD1 0xa333
130#define mmCB_COLOR2_CLEAR_WORD1 0xa342
131#define mmCB_COLOR3_CLEAR_WORD1 0xa351
132#define mmCB_COLOR4_CLEAR_WORD1 0xa360
133#define mmCB_COLOR5_CLEAR_WORD1 0xa36f
134#define mmCB_COLOR6_CLEAR_WORD1 0xa37e
135#define mmCB_COLOR7_CLEAR_WORD1 0xa38d
136#define mmCB_TARGET_MASK 0xa08e
137#define mmCB_SHADER_MASK 0xa08f
138#define mmCB_HW_CONTROL 0x2684
139#define mmCB_HW_CONTROL_1 0x2685
140#define mmCB_HW_CONTROL_2 0x2686
141#define mmCB_HW_CONTROL_3 0x2683
142#define mmCB_PERFCOUNTER_FILTER 0xdc00
143#define mmCB_PERFCOUNTER0_SELECT 0xdc01
144#define mmCB_PERFCOUNTER0_SELECT1 0xdc02
145#define mmCB_PERFCOUNTER1_SELECT 0xdc03
146#define mmCB_PERFCOUNTER2_SELECT 0xdc04
147#define mmCB_PERFCOUNTER3_SELECT 0xdc05
148#define mmCB_PERFCOUNTER0_LO 0xd406
149#define mmCB_PERFCOUNTER1_LO 0xd408
150#define mmCB_PERFCOUNTER2_LO 0xd40a
151#define mmCB_PERFCOUNTER3_LO 0xd40c
152#define mmCB_PERFCOUNTER0_HI 0xd407
153#define mmCB_PERFCOUNTER1_HI 0xd409
154#define mmCB_PERFCOUNTER2_HI 0xd40b
155#define mmCB_PERFCOUNTER3_HI 0xd40d
156#define mmCB_CGTT_SCLK_CTRL 0xf0a8
157#define mmCB_DEBUG_BUS_1 0x2699
158#define mmCB_DEBUG_BUS_2 0x269a
159#define mmCB_DEBUG_BUS_3 0x269b
160#define mmCB_DEBUG_BUS_4 0x269c
161#define mmCB_DEBUG_BUS_5 0x269d
162#define mmCB_DEBUG_BUS_6 0x269e
163#define mmCB_DEBUG_BUS_7 0x269f
164#define mmCB_DEBUG_BUS_8 0x26a0
165#define mmCB_DEBUG_BUS_9 0x26a1
166#define mmCB_DEBUG_BUS_10 0x26a2
167#define mmCB_DEBUG_BUS_11 0x26a3
168#define mmCB_DEBUG_BUS_12 0x26a4
169#define mmCB_DEBUG_BUS_13 0x26a5
170#define mmCB_DEBUG_BUS_14 0x26a6
171#define mmCB_DEBUG_BUS_15 0x26a7
172#define mmCB_DEBUG_BUS_16 0x26a8
173#define mmCB_DEBUG_BUS_17 0x26a9
174#define mmCB_DEBUG_BUS_18 0x26aa
175#define mmCP_DFY_CNTL 0x3020
176#define mmCP_DFY_STAT 0x3021
177#define mmCP_DFY_ADDR_HI 0x3022
178#define mmCP_DFY_ADDR_LO 0x3023
179#define mmCP_DFY_DATA_0 0x3024
180#define mmCP_DFY_DATA_1 0x3025
181#define mmCP_DFY_DATA_2 0x3026
182#define mmCP_DFY_DATA_3 0x3027
183#define mmCP_DFY_DATA_4 0x3028
184#define mmCP_DFY_DATA_5 0x3029
185#define mmCP_DFY_DATA_6 0x302a
186#define mmCP_DFY_DATA_7 0x302b
187#define mmCP_DFY_DATA_8 0x302c
188#define mmCP_DFY_DATA_9 0x302d
189#define mmCP_DFY_DATA_10 0x302e
190#define mmCP_DFY_DATA_11 0x302f
191#define mmCP_DFY_DATA_12 0x3030
192#define mmCP_DFY_DATA_13 0x3031
193#define mmCP_DFY_DATA_14 0x3032
194#define mmCP_DFY_DATA_15 0x3033
195#define mmCP_RB0_BASE 0x3040
196#define mmCP_RB0_BASE_HI 0x30b1
197#define mmCP_RB_BASE 0x3040
198#define mmCP_RB1_BASE 0x3060
199#define mmCP_RB1_BASE_HI 0x30b2
200#define mmCP_RB2_BASE 0x3065
201#define mmCP_RB0_CNTL 0x3041
202#define mmCP_RB_CNTL 0x3041
203#define mmCP_RB1_CNTL 0x3061
204#define mmCP_RB2_CNTL 0x3066
205#define mmCP_RB_RPTR_WR 0x3042
206#define mmCP_RB0_RPTR_ADDR 0x3043
207#define mmCP_RB_RPTR_ADDR 0x3043
208#define mmCP_RB1_RPTR_ADDR 0x3062
209#define mmCP_RB2_RPTR_ADDR 0x3067
210#define mmCP_RB0_RPTR_ADDR_HI 0x3044
211#define mmCP_RB_RPTR_ADDR_HI 0x3044
212#define mmCP_RB1_RPTR_ADDR_HI 0x3063
213#define mmCP_RB2_RPTR_ADDR_HI 0x3068
214#define mmCP_RB0_WPTR 0x3045
215#define mmCP_RB_WPTR 0x3045
216#define mmCP_RB1_WPTR 0x3064
217#define mmCP_RB2_WPTR 0x3069
218#define mmCP_RB_WPTR_POLL_ADDR_LO 0x3046
219#define mmCP_RB_WPTR_POLL_ADDR_HI 0x3047
220#define mmGC_PRIV_MODE 0x3048
221#define mmCP_INT_CNTL 0x3049
222#define mmCP_INT_CNTL_RING0 0x306a
223#define mmCP_INT_CNTL_RING1 0x306b
224#define mmCP_INT_CNTL_RING2 0x306c
225#define mmCP_INT_STATUS 0x304a
226#define mmCP_INT_STATUS_RING0 0x306d
227#define mmCP_INT_STATUS_RING1 0x306e
228#define mmCP_INT_STATUS_RING2 0x306f
229#define mmCP_DEVICE_ID 0x304b
230#define mmCP_RING_PRIORITY_CNTS 0x304c
231#define mmCP_ME0_PIPE_PRIORITY_CNTS 0x304c
232#define mmCP_RING0_PRIORITY 0x304d
233#define mmCP_ME0_PIPE0_PRIORITY 0x304d
234#define mmCP_RING1_PRIORITY 0x304e
235#define mmCP_ME0_PIPE1_PRIORITY 0x304e
236#define mmCP_RING2_PRIORITY 0x304f
237#define mmCP_ME0_PIPE2_PRIORITY 0x304f
238#define mmCP_ENDIAN_SWAP 0x3050
239#define mmCP_RB_VMID 0x3051
240#define mmCP_ME0_PIPE0_VMID 0x3052
241#define mmCP_ME0_PIPE1_VMID 0x3053
242#define mmCP_PFP_UCODE_ADDR 0x3054
243#define mmCP_PFP_UCODE_DATA 0x3055
244#define mmCP_ME_RAM_RADDR 0x3056
245#define mmCP_ME_RAM_WADDR 0x3057
246#define mmCP_ME_RAM_DATA 0x3058
247#define mmCGTT_CPC_CLK_CTRL 0xf0b2
248#define mmCGTT_CPF_CLK_CTRL 0xf0b1
249#define mmCGTT_CP_CLK_CTRL 0xf0b0
250#define mmCP_CE_UCODE_ADDR 0x305a
251#define mmCP_CE_UCODE_DATA 0x305b
252#define mmCP_MEC_ME1_UCODE_ADDR 0x305c
253#define mmCP_MEC_ME1_UCODE_DATA 0x305d
254#define mmCP_MEC_ME2_UCODE_ADDR 0x305e
255#define mmCP_MEC_ME2_UCODE_DATA 0x305f
256#define mmCP_PWR_CNTL 0x3078
257#define mmCP_MEM_SLP_CNTL 0x3079
258#define mmCP_ECC_FIRSTOCCURRENCE 0x307a
259#define mmCP_ECC_FIRSTOCCURRENCE_RING0 0x307b
260#define mmCP_ECC_FIRSTOCCURRENCE_RING1 0x307c
261#define mmCP_ECC_FIRSTOCCURRENCE_RING2 0x307d
262#define mmCP_CPF_DEBUG 0x3080
263#define mmCP_FETCHER_SOURCE 0x3082
264#define mmCP_PQ_WPTR_POLL_CNTL 0x3083
265#define mmCP_PQ_WPTR_POLL_CNTL1 0x3084
266#define mmCPC_INT_CNTL 0x30b4
267#define mmCP_ME1_PIPE0_INT_CNTL 0x3085
268#define mmCP_ME1_PIPE1_INT_CNTL 0x3086
269#define mmCP_ME1_PIPE2_INT_CNTL 0x3087
270#define mmCP_ME1_PIPE3_INT_CNTL 0x3088
271#define mmCP_ME2_PIPE0_INT_CNTL 0x3089
272#define mmCP_ME2_PIPE1_INT_CNTL 0x308a
273#define mmCP_ME2_PIPE2_INT_CNTL 0x308b
274#define mmCP_ME2_PIPE3_INT_CNTL 0x308c
275#define mmCPC_INT_STATUS 0x30b5
276#define mmCP_ME1_PIPE0_INT_STATUS 0x308d
277#define mmCP_ME1_PIPE1_INT_STATUS 0x308e
278#define mmCP_ME1_PIPE2_INT_STATUS 0x308f
279#define mmCP_ME1_PIPE3_INT_STATUS 0x3090
280#define mmCP_ME2_PIPE0_INT_STATUS 0x3091
281#define mmCP_ME2_PIPE1_INT_STATUS 0x3092
282#define mmCP_ME2_PIPE2_INT_STATUS 0x3093
283#define mmCP_ME2_PIPE3_INT_STATUS 0x3094
284#define mmCP_ME1_INT_STAT_DEBUG 0x3095
285#define mmCP_ME2_INT_STAT_DEBUG 0x3096
286#define mmCP_ME1_PIPE_PRIORITY_CNTS 0x3099
287#define mmCP_ME1_PIPE0_PRIORITY 0x309a
288#define mmCP_ME1_PIPE1_PRIORITY 0x309b
289#define mmCP_ME1_PIPE2_PRIORITY 0x309c
290#define mmCP_ME1_PIPE3_PRIORITY 0x309d
291#define mmCP_ME2_PIPE_PRIORITY_CNTS 0x309e
292#define mmCP_ME2_PIPE0_PRIORITY 0x309f
293#define mmCP_ME2_PIPE1_PRIORITY 0x30a0
294#define mmCP_ME2_PIPE2_PRIORITY 0x30a1
295#define mmCP_ME2_PIPE3_PRIORITY 0x30a2
296#define mmCP_CE_PRGRM_CNTR_START 0x30a3
297#define mmCP_PFP_PRGRM_CNTR_START 0x30a4
298#define mmCP_ME_PRGRM_CNTR_START 0x30a5
299#define mmCP_MEC1_PRGRM_CNTR_START 0x30a6
300#define mmCP_MEC2_PRGRM_CNTR_START 0x30a7
301#define mmCP_CE_INTR_ROUTINE_START 0x30a8
302#define mmCP_PFP_INTR_ROUTINE_START 0x30a9
303#define mmCP_ME_INTR_ROUTINE_START 0x30aa
304#define mmCP_MEC1_INTR_ROUTINE_START 0x30ab
305#define mmCP_MEC2_INTR_ROUTINE_START 0x30ac
306#define mmCP_CONTEXT_CNTL 0x30ad
307#define mmCP_MAX_CONTEXT 0x30ae
308#define mmCP_IQ_WAIT_TIME1 0x30af
309#define mmCP_IQ_WAIT_TIME2 0x30b0
310#define mmCP_VMID_RESET 0x30b3
311#define mmCP_VMID_PREEMPT 0x30b6
312#define mmCPC_INT_CNTX_ID 0x30b7
313#define mmCP_PQ_STATUS 0x30b8
314#define mmCP_CPC_STATUS 0x2084
315#define mmCP_CPC_BUSY_STAT 0x2085
316#define mmCP_CPC_STALLED_STAT1 0x2086
317#define mmCP_CPF_STATUS 0x2087
318#define mmCP_CPF_BUSY_STAT 0x2088
319#define mmCP_CPF_STALLED_STAT1 0x2089
320#define mmCP_CPC_MC_CNTL 0x208a
321#define mmCP_CPC_GRBM_FREE_COUNT 0x208b
322#define mmCP_MEC_CNTL 0x208d
323#define mmCP_MEC_ME1_HEADER_DUMP 0x208e
324#define mmCP_MEC_ME2_HEADER_DUMP 0x208f
325#define mmCP_CPC_SCRATCH_INDEX 0x2090
326#define mmCP_CPC_SCRATCH_DATA 0x2091
327#define mmCPG_PERFCOUNTER1_SELECT 0xd800
328#define mmCPG_PERFCOUNTER1_LO 0xd000
329#define mmCPG_PERFCOUNTER1_HI 0xd001
330#define mmCPG_PERFCOUNTER0_SELECT1 0xd801
331#define mmCPG_PERFCOUNTER0_SELECT 0xd802
332#define mmCPG_PERFCOUNTER0_LO 0xd002
333#define mmCPG_PERFCOUNTER0_HI 0xd003
334#define mmCPC_PERFCOUNTER1_SELECT 0xd803
335#define mmCPC_PERFCOUNTER1_LO 0xd004
336#define mmCPC_PERFCOUNTER1_HI 0xd005
337#define mmCPC_PERFCOUNTER0_SELECT1 0xd804
338#define mmCPC_PERFCOUNTER0_SELECT 0xd809
339#define mmCPC_PERFCOUNTER0_LO 0xd006
340#define mmCPC_PERFCOUNTER0_HI 0xd007
341#define mmCPF_PERFCOUNTER1_SELECT 0xd805
342#define mmCPF_PERFCOUNTER1_LO 0xd008
343#define mmCPF_PERFCOUNTER1_HI 0xd009
344#define mmCPF_PERFCOUNTER0_SELECT1 0xd806
345#define mmCPF_PERFCOUNTER0_SELECT 0xd807
346#define mmCPF_PERFCOUNTER0_LO 0xd00a
347#define mmCPF_PERFCOUNTER0_HI 0xd00b
348#define mmCP_CPC_HALT_HYST_COUNT 0x20a7
349#define mmCP_DRAW_OBJECT 0xd810
350#define mmCP_DRAW_OBJECT_COUNTER 0xd811
351#define mmCP_DRAW_WINDOW_MASK_HI 0xd812
352#define mmCP_DRAW_WINDOW_HI 0xd813
353#define mmCP_DRAW_WINDOW_LO 0xd814
354#define mmCP_DRAW_WINDOW_CNTL 0xd815
355#define mmCP_PRT_LOD_STATS_CNTL0 0x20ad
356#define mmCP_PRT_LOD_STATS_CNTL1 0x20ae
357#define mmCP_PRT_LOD_STATS_CNTL2 0x20af
358#define mmCP_CE_COMPARE_COUNT 0x20c0
359#define mmCP_CE_DE_COUNT 0x20c1
360#define mmCP_DE_CE_COUNT 0x20c2
361#define mmCP_DE_LAST_INVAL_COUNT 0x20c3
362#define mmCP_DE_DE_COUNT 0x20c4
363#define mmCP_EOP_DONE_EVENT_CNTL 0xc0d5
364#define mmCP_EOP_DONE_DATA_CNTL 0xc0d6
365#define mmCP_EOP_DONE_ADDR_LO 0xc000
366#define mmCP_EOP_DONE_ADDR_HI 0xc001
367#define mmCP_EOP_DONE_DATA_LO 0xc002
368#define mmCP_EOP_DONE_DATA_HI 0xc003
369#define mmCP_EOP_LAST_FENCE_LO 0xc004
370#define mmCP_EOP_LAST_FENCE_HI 0xc005
371#define mmCP_STREAM_OUT_ADDR_LO 0xc006
372#define mmCP_STREAM_OUT_ADDR_HI 0xc007
373#define mmCP_NUM_PRIM_WRITTEN_COUNT0_LO 0xc008
374#define mmCP_NUM_PRIM_WRITTEN_COUNT0_HI 0xc009
375#define mmCP_NUM_PRIM_NEEDED_COUNT0_LO 0xc00a
376#define mmCP_NUM_PRIM_NEEDED_COUNT0_HI 0xc00b
377#define mmCP_NUM_PRIM_WRITTEN_COUNT1_LO 0xc00c
378#define mmCP_NUM_PRIM_WRITTEN_COUNT1_HI 0xc00d
379#define mmCP_NUM_PRIM_NEEDED_COUNT1_LO 0xc00e
380#define mmCP_NUM_PRIM_NEEDED_COUNT1_HI 0xc00f
381#define mmCP_NUM_PRIM_WRITTEN_COUNT2_LO 0xc010
382#define mmCP_NUM_PRIM_WRITTEN_COUNT2_HI 0xc011
383#define mmCP_NUM_PRIM_NEEDED_COUNT2_LO 0xc012
384#define mmCP_NUM_PRIM_NEEDED_COUNT2_HI 0xc013
385#define mmCP_NUM_PRIM_WRITTEN_COUNT3_LO 0xc014
386#define mmCP_NUM_PRIM_WRITTEN_COUNT3_HI 0xc015
387#define mmCP_NUM_PRIM_NEEDED_COUNT3_LO 0xc016
388#define mmCP_NUM_PRIM_NEEDED_COUNT3_HI 0xc017
389#define mmCP_PIPE_STATS_ADDR_LO 0xc018
390#define mmCP_PIPE_STATS_ADDR_HI 0xc019
391#define mmCP_VGT_IAVERT_COUNT_LO 0xc01a
392#define mmCP_VGT_IAVERT_COUNT_HI 0xc01b
393#define mmCP_VGT_IAPRIM_COUNT_LO 0xc01c
394#define mmCP_VGT_IAPRIM_COUNT_HI 0xc01d
395#define mmCP_VGT_GSPRIM_COUNT_LO 0xc01e
396#define mmCP_VGT_GSPRIM_COUNT_HI 0xc01f
397#define mmCP_VGT_VSINVOC_COUNT_LO 0xc020
398#define mmCP_VGT_VSINVOC_COUNT_HI 0xc021
399#define mmCP_VGT_GSINVOC_COUNT_LO 0xc022
400#define mmCP_VGT_GSINVOC_COUNT_HI 0xc023
401#define mmCP_VGT_HSINVOC_COUNT_LO 0xc024
402#define mmCP_VGT_HSINVOC_COUNT_HI 0xc025
403#define mmCP_VGT_DSINVOC_COUNT_LO 0xc026
404#define mmCP_VGT_DSINVOC_COUNT_HI 0xc027
405#define mmCP_PA_CINVOC_COUNT_LO 0xc028
406#define mmCP_PA_CINVOC_COUNT_HI 0xc029
407#define mmCP_PA_CPRIM_COUNT_LO 0xc02a
408#define mmCP_PA_CPRIM_COUNT_HI 0xc02b
409#define mmCP_SC_PSINVOC_COUNT0_LO 0xc02c
410#define mmCP_SC_PSINVOC_COUNT0_HI 0xc02d
411#define mmCP_SC_PSINVOC_COUNT1_LO 0xc02e
412#define mmCP_SC_PSINVOC_COUNT1_HI 0xc02f
413#define mmCP_VGT_CSINVOC_COUNT_LO 0xc030
414#define mmCP_VGT_CSINVOC_COUNT_HI 0xc031
415#define mmCP_STRMOUT_CNTL 0xc03f
416#define mmSCRATCH_REG0 0xc040
417#define mmSCRATCH_REG1 0xc041
418#define mmSCRATCH_REG2 0xc042
419#define mmSCRATCH_REG3 0xc043
420#define mmSCRATCH_REG4 0xc044
421#define mmSCRATCH_REG5 0xc045
422#define mmSCRATCH_REG6 0xc046
423#define mmSCRATCH_REG7 0xc047
424#define mmSCRATCH_UMSK 0xc050
425#define mmSCRATCH_ADDR 0xc051
426#define mmCP_PFP_ATOMIC_PREOP_LO 0xc052
427#define mmCP_PFP_ATOMIC_PREOP_HI 0xc053
428#define mmCP_PFP_GDS_ATOMIC0_PREOP_LO 0xc054
429#define mmCP_PFP_GDS_ATOMIC0_PREOP_HI 0xc055
430#define mmCP_PFP_GDS_ATOMIC1_PREOP_LO 0xc056
431#define mmCP_PFP_GDS_ATOMIC1_PREOP_HI 0xc057
432#define mmCP_APPEND_ADDR_LO 0xc058
433#define mmCP_APPEND_ADDR_HI 0xc059
434#define mmCP_APPEND_DATA 0xc05a
435#define mmCP_APPEND_LAST_CS_FENCE 0xc05b
436#define mmCP_APPEND_LAST_PS_FENCE 0xc05c
437#define mmCP_ATOMIC_PREOP_LO 0xc05d
438#define mmCP_ME_ATOMIC_PREOP_LO 0xc05d
439#define mmCP_ATOMIC_PREOP_HI 0xc05e
440#define mmCP_ME_ATOMIC_PREOP_HI 0xc05e
441#define mmCP_GDS_ATOMIC0_PREOP_LO 0xc05f
442#define mmCP_ME_GDS_ATOMIC0_PREOP_LO 0xc05f
443#define mmCP_GDS_ATOMIC0_PREOP_HI 0xc060
444#define mmCP_ME_GDS_ATOMIC0_PREOP_HI 0xc060
445#define mmCP_GDS_ATOMIC1_PREOP_LO 0xc061
446#define mmCP_ME_GDS_ATOMIC1_PREOP_LO 0xc061
447#define mmCP_GDS_ATOMIC1_PREOP_HI 0xc062
448#define mmCP_ME_GDS_ATOMIC1_PREOP_HI 0xc062
449#define mmCP_ME_MC_WADDR_LO 0xc069
450#define mmCP_ME_MC_WADDR_HI 0xc06a
451#define mmCP_ME_MC_WDATA_LO 0xc06b
452#define mmCP_ME_MC_WDATA_HI 0xc06c
453#define mmCP_ME_MC_RADDR_LO 0xc06d
454#define mmCP_ME_MC_RADDR_HI 0xc06e
455#define mmCP_SEM_WAIT_TIMER 0xc06f
456#define mmCP_SIG_SEM_ADDR_LO 0xc070
457#define mmCP_SIG_SEM_ADDR_HI 0xc071
458#define mmCP_WAIT_SEM_ADDR_LO 0xc075
459#define mmCP_WAIT_SEM_ADDR_HI 0xc076
460#define mmCP_WAIT_REG_MEM_TIMEOUT 0xc074
461#define mmCP_COHER_START_DELAY 0xc07b
462#define mmCP_COHER_CNTL 0xc07c
463#define mmCP_COHER_SIZE 0xc07d
464#define mmCP_COHER_SIZE_HI 0xc08c
465#define mmCP_COHER_BASE 0xc07e
466#define mmCP_COHER_BASE_HI 0xc079
467#define mmCP_COHER_STATUS 0xc07f
468#define mmCOHER_DEST_BASE_0 0xa092
469#define mmCOHER_DEST_BASE_1 0xa093
470#define mmCOHER_DEST_BASE_2 0xa07e
471#define mmCOHER_DEST_BASE_3 0xa07f
472#define mmCOHER_DEST_BASE_HI_0 0xa07a
473#define mmCOHER_DEST_BASE_HI_1 0xa07b
474#define mmCOHER_DEST_BASE_HI_2 0xa07c
475#define mmCOHER_DEST_BASE_HI_3 0xa07d
476#define mmCP_DMA_ME_SRC_ADDR 0xc080
477#define mmCP_DMA_ME_SRC_ADDR_HI 0xc081
478#define mmCP_DMA_ME_DST_ADDR 0xc082
479#define mmCP_DMA_ME_DST_ADDR_HI 0xc083
480#define mmCP_DMA_ME_CONTROL 0xc078
481#define mmCP_DMA_ME_COMMAND 0xc084
482#define mmCP_DMA_PFP_SRC_ADDR 0xc085
483#define mmCP_DMA_PFP_SRC_ADDR_HI 0xc086
484#define mmCP_DMA_PFP_DST_ADDR 0xc087
485#define mmCP_DMA_PFP_DST_ADDR_HI 0xc088
486#define mmCP_DMA_PFP_CONTROL 0xc077
487#define mmCP_DMA_PFP_COMMAND 0xc089
488#define mmCP_DMA_CNTL 0xc08a
489#define mmCP_DMA_READ_TAGS 0xc08b
490#define mmCP_PFP_IB_CONTROL 0xc08d
491#define mmCP_PFP_LOAD_CONTROL 0xc08e
492#define mmCP_SCRATCH_INDEX 0xc08f
493#define mmCP_SCRATCH_DATA 0xc090
494#define mmCP_RB_OFFSET 0xc091
495#define mmCP_IB1_OFFSET 0xc092
496#define mmCP_IB2_OFFSET 0xc093
497#define mmCP_IB1_PREAMBLE_BEGIN 0xc094
498#define mmCP_IB1_PREAMBLE_END 0xc095
499#define mmCP_IB2_PREAMBLE_BEGIN 0xc096
500#define mmCP_IB2_PREAMBLE_END 0xc097
501#define mmCP_CE_IB1_OFFSET 0xc098
502#define mmCP_CE_IB2_OFFSET 0xc099
503#define mmCP_CE_COUNTER 0xc09a
504#define mmCP_STALLED_STAT1 0x219d
505#define mmCP_STALLED_STAT2 0x219e
506#define mmCP_STALLED_STAT3 0x219c
507#define mmCP_BUSY_STAT 0x219f
508#define mmCP_STAT 0x21a0
509#define mmCP_ME_HEADER_DUMP 0x21a1
510#define mmCP_PFP_HEADER_DUMP 0x21a2
511#define mmCP_GRBM_FREE_COUNT 0x21a3
512#define mmCP_CE_HEADER_DUMP 0x21a4
513#define mmCP_MC_PACK_DELAY_CNT 0x21a7
514#define mmCP_MC_TAG_CNTL 0x21a8
515#define mmCP_MC_TAG_DATA 0x21a9
516#define mmCP_CSF_STAT 0x21b4
517#define mmCP_CSF_CNTL 0x21b5
518#define mmCP_ME_CNTL 0x21b6
519#define mmCP_CNTX_STAT 0x21b8
520#define mmCP_ME_PREEMPTION 0x21b9
521#define mmCP_RB0_RPTR 0x21c0
522#define mmCP_RB_RPTR 0x21c0
523#define mmCP_RB1_RPTR 0x21bf
524#define mmCP_RB2_RPTR 0x21be
525#define mmCP_RB_WPTR_DELAY 0x21c1
526#define mmCP_RB_WPTR_POLL_CNTL 0x21c2
527#define mmCP_CE_INIT_BASE_LO 0xc0c3
528#define mmCP_CE_INIT_BASE_HI 0xc0c4
529#define mmCP_CE_INIT_BUFSZ 0xc0c5
530#define mmCP_CE_IB1_BASE_LO 0xc0c6
531#define mmCP_CE_IB1_BASE_HI 0xc0c7
532#define mmCP_CE_IB1_BUFSZ 0xc0c8
533#define mmCP_CE_IB2_BASE_LO 0xc0c9
534#define mmCP_CE_IB2_BASE_HI 0xc0ca
535#define mmCP_CE_IB2_BUFSZ 0xc0cb
536#define mmCP_IB1_BASE_LO 0xc0cc
537#define mmCP_IB1_BASE_HI 0xc0cd
538#define mmCP_IB1_BUFSZ 0xc0ce
539#define mmCP_IB2_BASE_LO 0xc0cf
540#define mmCP_IB2_BASE_HI 0xc0d0
541#define mmCP_IB2_BUFSZ 0xc0d1
542#define mmCP_ST_BASE_LO 0xc0d2
543#define mmCP_ST_BASE_HI 0xc0d3
544#define mmCP_ST_BUFSZ 0xc0d4
545#define mmCP_ROQ_THRESHOLDS 0x21bc
546#define mmCP_MEQ_STQ_THRESHOLD 0x21bd
547#define mmCP_ROQ1_THRESHOLDS 0x21d5
548#define mmCP_ROQ2_THRESHOLDS 0x21d6
549#define mmCP_STQ_THRESHOLDS 0x21d7
550#define mmCP_QUEUE_THRESHOLDS 0x21d8
551#define mmCP_MEQ_THRESHOLDS 0x21d9
552#define mmCP_ROQ_AVAIL 0x21da
553#define mmCP_STQ_AVAIL 0x21db
554#define mmCP_ROQ2_AVAIL 0x21dc
555#define mmCP_MEQ_AVAIL 0x21dd
556#define mmCP_CMD_INDEX 0x21de
557#define mmCP_CMD_DATA 0x21df
558#define mmCP_ROQ_RB_STAT 0x21e0
559#define mmCP_ROQ_IB1_STAT 0x21e1
560#define mmCP_ROQ_IB2_STAT 0x21e2
561#define mmCP_STQ_STAT 0x21e3
562#define mmCP_STQ_WR_STAT 0x21e4
563#define mmCP_MEQ_STAT 0x21e5
564#define mmCP_CEQ1_AVAIL 0x21e6
565#define mmCP_CEQ2_AVAIL 0x21e7
566#define mmCP_CE_ROQ_RB_STAT 0x21e8
567#define mmCP_CE_ROQ_IB1_STAT 0x21e9
568#define mmCP_CE_ROQ_IB2_STAT 0x21ea
569#define mmCP_INT_STAT_DEBUG 0x21f7
570#define mmCP_PERFMON_CNTL 0xd808
571#define mmCP_PERFMON_CNTX_CNTL 0xa0d8
572#define mmCP_RINGID 0xa0d9
573#define mmCP_PIPEID 0xa0d9
574#define mmCP_VMID 0xa0da
575#define mmCP_HPD_ROQ_OFFSETS 0x3240
576#define mmCP_HPD_EOP_BASE_ADDR 0x3241
577#define mmCP_HPD_EOP_BASE_ADDR_HI 0x3242
578#define mmCP_HPD_EOP_VMID 0x3243
579#define mmCP_HPD_EOP_CONTROL 0x3244
580#define mmCP_MQD_BASE_ADDR 0x3245
581#define mmCP_MQD_BASE_ADDR_HI 0x3246
582#define mmCP_HQD_ACTIVE 0x3247
583#define mmCP_HQD_VMID 0x3248
584#define mmCP_HQD_PERSISTENT_STATE 0x3249
585#define mmCP_HQD_PIPE_PRIORITY 0x324a
586#define mmCP_HQD_QUEUE_PRIORITY 0x324b
587#define mmCP_HQD_QUANTUM 0x324c
588#define mmCP_HQD_PQ_BASE 0x324d
589#define mmCP_HQD_PQ_BASE_HI 0x324e
590#define mmCP_HQD_PQ_RPTR 0x324f
591#define mmCP_HQD_PQ_RPTR_REPORT_ADDR 0x3250
592#define mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI 0x3251
593#define mmCP_HQD_PQ_WPTR_POLL_ADDR 0x3252
594#define mmCP_HQD_PQ_WPTR_POLL_ADDR_HI 0x3253
595#define mmCP_HQD_PQ_DOORBELL_CONTROL 0x3254
596#define mmCP_HQD_PQ_WPTR 0x3255
597#define mmCP_HQD_PQ_CONTROL 0x3256
598#define mmCP_HQD_IB_BASE_ADDR 0x3257
599#define mmCP_HQD_IB_BASE_ADDR_HI 0x3258
600#define mmCP_HQD_IB_RPTR 0x3259
601#define mmCP_HQD_IB_CONTROL 0x325a
602#define mmCP_HQD_IQ_TIMER 0x325b
603#define mmCP_HQD_IQ_RPTR 0x325c
604#define mmCP_HQD_DEQUEUE_REQUEST 0x325d
605#define mmCP_HQD_DMA_OFFLOAD 0x325e
606#define mmCP_HQD_SEMA_CMD 0x325f
607#define mmCP_HQD_MSG_TYPE 0x3260
608#define mmCP_HQD_ATOMIC0_PREOP_LO 0x3261
609#define mmCP_HQD_ATOMIC0_PREOP_HI 0x3262
610#define mmCP_HQD_ATOMIC1_PREOP_LO 0x3263
611#define mmCP_HQD_ATOMIC1_PREOP_HI 0x3264
612#define mmCP_HQD_HQ_SCHEDULER0 0x3265
613#define mmCP_HQD_HQ_SCHEDULER1 0x3266
614#define mmCP_MQD_CONTROL 0x3267
615#define mmDB_Z_READ_BASE 0xa012
616#define mmDB_STENCIL_READ_BASE 0xa013
617#define mmDB_Z_WRITE_BASE 0xa014
618#define mmDB_STENCIL_WRITE_BASE 0xa015
619#define mmDB_DEPTH_INFO 0xa00f
620#define mmDB_Z_INFO 0xa010
621#define mmDB_STENCIL_INFO 0xa011
622#define mmDB_DEPTH_SIZE 0xa016
623#define mmDB_DEPTH_SLICE 0xa017
624#define mmDB_DEPTH_VIEW 0xa002
625#define mmDB_RENDER_CONTROL 0xa000
626#define mmDB_COUNT_CONTROL 0xa001
627#define mmDB_RENDER_OVERRIDE 0xa003
628#define mmDB_RENDER_OVERRIDE2 0xa004
629#define mmDB_EQAA 0xa201
630#define mmDB_SHADER_CONTROL 0xa203
631#define mmDB_DEPTH_BOUNDS_MIN 0xa008
632#define mmDB_DEPTH_BOUNDS_MAX 0xa009
633#define mmDB_STENCIL_CLEAR 0xa00a
634#define mmDB_DEPTH_CLEAR 0xa00b
635#define mmDB_HTILE_DATA_BASE 0xa005
636#define mmDB_HTILE_SURFACE 0xa2af
637#define mmDB_PRELOAD_CONTROL 0xa2b2
638#define mmDB_STENCILREFMASK 0xa10c
639#define mmDB_STENCILREFMASK_BF 0xa10d
640#define mmDB_SRESULTS_COMPARE_STATE0 0xa2b0
641#define mmDB_SRESULTS_COMPARE_STATE1 0xa2b1
642#define mmDB_DEPTH_CONTROL 0xa200
643#define mmDB_STENCIL_CONTROL 0xa10b
644#define mmDB_ALPHA_TO_MASK 0xa2dc
645#define mmDB_PERFCOUNTER0_SELECT 0xdc40
646#define mmDB_PERFCOUNTER1_SELECT 0xdc42
647#define mmDB_PERFCOUNTER2_SELECT 0xdc44
648#define mmDB_PERFCOUNTER3_SELECT 0xdc46
649#define mmDB_PERFCOUNTER0_SELECT1 0xdc41
650#define mmDB_PERFCOUNTER1_SELECT1 0xdc43
651#define mmDB_PERFCOUNTER0_LO 0xd440
652#define mmDB_PERFCOUNTER1_LO 0xd442
653#define mmDB_PERFCOUNTER2_LO 0xd444
654#define mmDB_PERFCOUNTER3_LO 0xd446
655#define mmDB_PERFCOUNTER0_HI 0xd441
656#define mmDB_PERFCOUNTER1_HI 0xd443
657#define mmDB_PERFCOUNTER2_HI 0xd445
658#define mmDB_PERFCOUNTER3_HI 0xd447
659#define mmDB_DEBUG 0x260c
660#define mmDB_DEBUG2 0x260d
661#define mmDB_DEBUG3 0x260e
662#define mmDB_DEBUG4 0x260f
663#define mmDB_CREDIT_LIMIT 0x2614
664#define mmDB_WATERMARKS 0x2615
665#define mmDB_SUBTILE_CONTROL 0x2616
666#define mmDB_FREE_CACHELINES 0x2617
667#define mmDB_FIFO_DEPTH1 0x2618
668#define mmDB_FIFO_DEPTH2 0x2619
669#define mmDB_CGTT_CLK_CTRL_0 0xf0a4
670#define mmDB_ZPASS_COUNT_LOW 0xc3fe
671#define mmDB_ZPASS_COUNT_HI 0xc3ff
672#define mmDB_RING_CONTROL 0x261b
673#define mmDB_READ_DEBUG_0 0x2620
674#define mmDB_READ_DEBUG_1 0x2621
675#define mmDB_READ_DEBUG_2 0x2622
676#define mmDB_READ_DEBUG_3 0x2623
677#define mmDB_READ_DEBUG_4 0x2624
678#define mmDB_READ_DEBUG_5 0x2625
679#define mmDB_READ_DEBUG_6 0x2626
680#define mmDB_READ_DEBUG_7 0x2627
681#define mmDB_READ_DEBUG_8 0x2628
682#define mmDB_READ_DEBUG_9 0x2629
683#define mmDB_READ_DEBUG_A 0x262a
684#define mmDB_READ_DEBUG_B 0x262b
685#define mmDB_READ_DEBUG_C 0x262c
686#define mmDB_READ_DEBUG_D 0x262d
687#define mmDB_READ_DEBUG_E 0x262e
688#define mmDB_READ_DEBUG_F 0x262f
689#define mmDB_OCCLUSION_COUNT0_LOW 0xc3c0
690#define mmDB_OCCLUSION_COUNT0_HI 0xc3c1
691#define mmDB_OCCLUSION_COUNT1_LOW 0xc3c2
692#define mmDB_OCCLUSION_COUNT1_HI 0xc3c3
693#define mmDB_OCCLUSION_COUNT2_LOW 0xc3c4
694#define mmDB_OCCLUSION_COUNT2_HI 0xc3c5
695#define mmDB_OCCLUSION_COUNT3_LOW 0xc3c6
696#define mmDB_OCCLUSION_COUNT3_HI 0xc3c7
697#define mmCC_RB_REDUNDANCY 0x263c
698#define mmCC_RB_BACKEND_DISABLE 0x263d
699#define mmGC_USER_RB_REDUNDANCY 0x26de
700#define mmGC_USER_RB_BACKEND_DISABLE 0x26df
701#define mmGB_ADDR_CONFIG 0x263e
702#define mmGB_BACKEND_MAP 0x263f
703#define mmGB_GPU_ID 0x2640
704#define mmCC_RB_DAISY_CHAIN 0x2641
705#define mmGB_TILE_MODE0 0x2644
706#define mmGB_TILE_MODE1 0x2645
707#define mmGB_TILE_MODE2 0x2646
708#define mmGB_TILE_MODE3 0x2647
709#define mmGB_TILE_MODE4 0x2648
710#define mmGB_TILE_MODE5 0x2649
711#define mmGB_TILE_MODE6 0x264a
712#define mmGB_TILE_MODE7 0x264b
713#define mmGB_TILE_MODE8 0x264c
714#define mmGB_TILE_MODE9 0x264d
715#define mmGB_TILE_MODE10 0x264e
716#define mmGB_TILE_MODE11 0x264f
717#define mmGB_TILE_MODE12 0x2650
718#define mmGB_TILE_MODE13 0x2651
719#define mmGB_TILE_MODE14 0x2652
720#define mmGB_TILE_MODE15 0x2653
721#define mmGB_TILE_MODE16 0x2654
722#define mmGB_TILE_MODE17 0x2655
723#define mmGB_TILE_MODE18 0x2656
724#define mmGB_TILE_MODE19 0x2657
725#define mmGB_TILE_MODE20 0x2658
726#define mmGB_TILE_MODE21 0x2659
727#define mmGB_TILE_MODE22 0x265a
728#define mmGB_TILE_MODE23 0x265b
729#define mmGB_TILE_MODE24 0x265c
730#define mmGB_TILE_MODE25 0x265d
731#define mmGB_TILE_MODE26 0x265e
732#define mmGB_TILE_MODE27 0x265f
733#define mmGB_TILE_MODE28 0x2660
734#define mmGB_TILE_MODE29 0x2661
735#define mmGB_TILE_MODE30 0x2662
736#define mmGB_TILE_MODE31 0x2663
737#define mmGB_MACROTILE_MODE0 0x2664
738#define mmGB_MACROTILE_MODE1 0x2665
739#define mmGB_MACROTILE_MODE2 0x2666
740#define mmGB_MACROTILE_MODE3 0x2667
741#define mmGB_MACROTILE_MODE4 0x2668
742#define mmGB_MACROTILE_MODE5 0x2669
743#define mmGB_MACROTILE_MODE6 0x266a
744#define mmGB_MACROTILE_MODE7 0x266b
745#define mmGB_MACROTILE_MODE8 0x266c
746#define mmGB_MACROTILE_MODE9 0x266d
747#define mmGB_MACROTILE_MODE10 0x266e
748#define mmGB_MACROTILE_MODE11 0x266f
749#define mmGB_MACROTILE_MODE12 0x2670
750#define mmGB_MACROTILE_MODE13 0x2671
751#define mmGB_MACROTILE_MODE14 0x2672
752#define mmGB_MACROTILE_MODE15 0x2673
753#define mmGB_EDC_MODE 0x307e
754#define mmCC_GC_EDC_CONFIG 0x3098
755#define mmRAS_SIGNATURE_CONTROL 0x3380
756#define mmRAS_SIGNATURE_MASK 0x3381
757#define mmRAS_SX_SIGNATURE0 0x3382
758#define mmRAS_SX_SIGNATURE1 0x3383
759#define mmRAS_SX_SIGNATURE2 0x3384
760#define mmRAS_SX_SIGNATURE3 0x3385
761#define mmRAS_DB_SIGNATURE0 0x338b
762#define mmRAS_PA_SIGNATURE0 0x338c
763#define mmRAS_VGT_SIGNATURE0 0x338d
764#define mmRAS_SQ_SIGNATURE0 0x338e
765#define mmRAS_SC_SIGNATURE0 0x338f
766#define mmRAS_SC_SIGNATURE1 0x3390
767#define mmRAS_SC_SIGNATURE2 0x3391
768#define mmRAS_SC_SIGNATURE3 0x3392
769#define mmRAS_SC_SIGNATURE4 0x3393
770#define mmRAS_SC_SIGNATURE5 0x3394
771#define mmRAS_SC_SIGNATURE6 0x3395
772#define mmRAS_SC_SIGNATURE7 0x3396
773#define mmRAS_IA_SIGNATURE0 0x3397
774#define mmRAS_IA_SIGNATURE1 0x3398
775#define mmRAS_SPI_SIGNATURE0 0x3399
776#define mmRAS_SPI_SIGNATURE1 0x339a
777#define mmRAS_TA_SIGNATURE0 0x339b
778#define mmRAS_TD_SIGNATURE0 0x339c
779#define mmRAS_CB_SIGNATURE0 0x339d
780#define mmRAS_BCI_SIGNATURE0 0x339e
781#define mmRAS_BCI_SIGNATURE1 0x339f
782#define mmGRBM_CAM_INDEX 0x3000
783#define mmGRBM_CAM_DATA 0x3001
784#define mmGRBM_CNTL 0x2000
785#define mmGRBM_SKEW_CNTL 0x2001
786#define mmGRBM_PWR_CNTL 0x2003
787#define mmGRBM_STATUS 0x2004
788#define mmGRBM_STATUS2 0x2002
789#define mmGRBM_STATUS_SE0 0x2005
790#define mmGRBM_STATUS_SE1 0x2006
791#define mmGRBM_STATUS_SE2 0x200e
792#define mmGRBM_STATUS_SE3 0x200f
793#define mmGRBM_SOFT_RESET 0x2008
794#define mmGRBM_DEBUG_CNTL 0x2009
795#define mmGRBM_DEBUG_DATA 0x200a
796#define mmGRBM_GFX_INDEX 0xc200
797#define mmGRBM_GFX_CLKEN_CNTL 0x200c
798#define mmGRBM_WAIT_IDLE_CLOCKS 0x200d
799#define mmGRBM_DEBUG 0x2014
800#define mmGRBM_DEBUG_SNAPSHOT 0x2015
801#define mmGRBM_READ_ERROR 0x2016
802#define mmGRBM_READ_ERROR2 0x2017
803#define mmGRBM_INT_CNTL 0x2018
804#define mmGRBM_PERFCOUNTER0_SELECT 0xd840
805#define mmGRBM_PERFCOUNTER1_SELECT 0xd841
806#define mmGRBM_SE0_PERFCOUNTER_SELECT 0xd842
807#define mmGRBM_SE1_PERFCOUNTER_SELECT 0xd843
808#define mmGRBM_SE2_PERFCOUNTER_SELECT 0xd844
809#define mmGRBM_SE3_PERFCOUNTER_SELECT 0xd845
810#define mmGRBM_PERFCOUNTER0_LO 0xd040
811#define mmGRBM_PERFCOUNTER0_HI 0xd041
812#define mmGRBM_PERFCOUNTER1_LO 0xd043
813#define mmGRBM_PERFCOUNTER1_HI 0xd044
814#define mmGRBM_SE0_PERFCOUNTER_LO 0xd045
815#define mmGRBM_SE0_PERFCOUNTER_HI 0xd046
816#define mmGRBM_SE1_PERFCOUNTER_LO 0xd047
817#define mmGRBM_SE1_PERFCOUNTER_HI 0xd048
818#define mmGRBM_SE2_PERFCOUNTER_LO 0xd049
819#define mmGRBM_SE2_PERFCOUNTER_HI 0xd04a
820#define mmGRBM_SE3_PERFCOUNTER_LO 0xd04b
821#define mmGRBM_SE3_PERFCOUNTER_HI 0xd04c
822#define mmGRBM_SCRATCH_REG0 0x2040
823#define mmGRBM_SCRATCH_REG1 0x2041
824#define mmGRBM_SCRATCH_REG2 0x2042
825#define mmGRBM_SCRATCH_REG3 0x2043
826#define mmGRBM_SCRATCH_REG4 0x2044
827#define mmGRBM_SCRATCH_REG5 0x2045
828#define mmGRBM_SCRATCH_REG6 0x2046
829#define mmGRBM_SCRATCH_REG7 0x2047
830#define mmDEBUG_INDEX 0x203c
831#define mmDEBUG_DATA 0x203d
832#define mmGRBM_NOWHERE 0x203f
833#define mmPA_CL_VPORT_XSCALE 0xa10f
834#define mmPA_CL_VPORT_XOFFSET 0xa110
835#define mmPA_CL_VPORT_YSCALE 0xa111
836#define mmPA_CL_VPORT_YOFFSET 0xa112
837#define mmPA_CL_VPORT_ZSCALE 0xa113
838#define mmPA_CL_VPORT_ZOFFSET 0xa114
839#define mmPA_CL_VPORT_XSCALE_1 0xa115
840#define mmPA_CL_VPORT_XSCALE_2 0xa11b
841#define mmPA_CL_VPORT_XSCALE_3 0xa121
842#define mmPA_CL_VPORT_XSCALE_4 0xa127
843#define mmPA_CL_VPORT_XSCALE_5 0xa12d
844#define mmPA_CL_VPORT_XSCALE_6 0xa133
845#define mmPA_CL_VPORT_XSCALE_7 0xa139
846#define mmPA_CL_VPORT_XSCALE_8 0xa13f
847#define mmPA_CL_VPORT_XSCALE_9 0xa145
848#define mmPA_CL_VPORT_XSCALE_10 0xa14b
849#define mmPA_CL_VPORT_XSCALE_11 0xa151
850#define mmPA_CL_VPORT_XSCALE_12 0xa157
851#define mmPA_CL_VPORT_XSCALE_13 0xa15d
852#define mmPA_CL_VPORT_XSCALE_14 0xa163
853#define mmPA_CL_VPORT_XSCALE_15 0xa169
854#define mmPA_CL_VPORT_XOFFSET_1 0xa116
855#define mmPA_CL_VPORT_XOFFSET_2 0xa11c
856#define mmPA_CL_VPORT_XOFFSET_3 0xa122
857#define mmPA_CL_VPORT_XOFFSET_4 0xa128
858#define mmPA_CL_VPORT_XOFFSET_5 0xa12e
859#define mmPA_CL_VPORT_XOFFSET_6 0xa134
860#define mmPA_CL_VPORT_XOFFSET_7 0xa13a
861#define mmPA_CL_VPORT_XOFFSET_8 0xa140
862#define mmPA_CL_VPORT_XOFFSET_9 0xa146
863#define mmPA_CL_VPORT_XOFFSET_10 0xa14c
864#define mmPA_CL_VPORT_XOFFSET_11 0xa152
865#define mmPA_CL_VPORT_XOFFSET_12 0xa158
866#define mmPA_CL_VPORT_XOFFSET_13 0xa15e
867#define mmPA_CL_VPORT_XOFFSET_14 0xa164
868#define mmPA_CL_VPORT_XOFFSET_15 0xa16a
869#define mmPA_CL_VPORT_YSCALE_1 0xa117
870#define mmPA_CL_VPORT_YSCALE_2 0xa11d
871#define mmPA_CL_VPORT_YSCALE_3 0xa123
872#define mmPA_CL_VPORT_YSCALE_4 0xa129
873#define mmPA_CL_VPORT_YSCALE_5 0xa12f
874#define mmPA_CL_VPORT_YSCALE_6 0xa135
875#define mmPA_CL_VPORT_YSCALE_7 0xa13b
876#define mmPA_CL_VPORT_YSCALE_8 0xa141
877#define mmPA_CL_VPORT_YSCALE_9 0xa147
878#define mmPA_CL_VPORT_YSCALE_10 0xa14d
879#define mmPA_CL_VPORT_YSCALE_11 0xa153
880#define mmPA_CL_VPORT_YSCALE_12 0xa159
881#define mmPA_CL_VPORT_YSCALE_13 0xa15f
882#define mmPA_CL_VPORT_YSCALE_14 0xa165
883#define mmPA_CL_VPORT_YSCALE_15 0xa16b
884#define mmPA_CL_VPORT_YOFFSET_1 0xa118
885#define mmPA_CL_VPORT_YOFFSET_2 0xa11e
886#define mmPA_CL_VPORT_YOFFSET_3 0xa124
887#define mmPA_CL_VPORT_YOFFSET_4 0xa12a
888#define mmPA_CL_VPORT_YOFFSET_5 0xa130
889#define mmPA_CL_VPORT_YOFFSET_6 0xa136
890#define mmPA_CL_VPORT_YOFFSET_7 0xa13c
891#define mmPA_CL_VPORT_YOFFSET_8 0xa142
892#define mmPA_CL_VPORT_YOFFSET_9 0xa148
893#define mmPA_CL_VPORT_YOFFSET_10 0xa14e
894#define mmPA_CL_VPORT_YOFFSET_11 0xa154
895#define mmPA_CL_VPORT_YOFFSET_12 0xa15a
896#define mmPA_CL_VPORT_YOFFSET_13 0xa160
897#define mmPA_CL_VPORT_YOFFSET_14 0xa166
898#define mmPA_CL_VPORT_YOFFSET_15 0xa16c
899#define mmPA_CL_VPORT_ZSCALE_1 0xa119
900#define mmPA_CL_VPORT_ZSCALE_2 0xa11f
901#define mmPA_CL_VPORT_ZSCALE_3 0xa125
902#define mmPA_CL_VPORT_ZSCALE_4 0xa12b
903#define mmPA_CL_VPORT_ZSCALE_5 0xa131
904#define mmPA_CL_VPORT_ZSCALE_6 0xa137
905#define mmPA_CL_VPORT_ZSCALE_7 0xa13d
906#define mmPA_CL_VPORT_ZSCALE_8 0xa143
907#define mmPA_CL_VPORT_ZSCALE_9 0xa149
908#define mmPA_CL_VPORT_ZSCALE_10 0xa14f
909#define mmPA_CL_VPORT_ZSCALE_11 0xa155
910#define mmPA_CL_VPORT_ZSCALE_12 0xa15b
911#define mmPA_CL_VPORT_ZSCALE_13 0xa161
912#define mmPA_CL_VPORT_ZSCALE_14 0xa167
913#define mmPA_CL_VPORT_ZSCALE_15 0xa16d
914#define mmPA_CL_VPORT_ZOFFSET_1 0xa11a
915#define mmPA_CL_VPORT_ZOFFSET_2 0xa120
916#define mmPA_CL_VPORT_ZOFFSET_3 0xa126
917#define mmPA_CL_VPORT_ZOFFSET_4 0xa12c
918#define mmPA_CL_VPORT_ZOFFSET_5 0xa132
919#define mmPA_CL_VPORT_ZOFFSET_6 0xa138
920#define mmPA_CL_VPORT_ZOFFSET_7 0xa13e
921#define mmPA_CL_VPORT_ZOFFSET_8 0xa144
922#define mmPA_CL_VPORT_ZOFFSET_9 0xa14a
923#define mmPA_CL_VPORT_ZOFFSET_10 0xa150
924#define mmPA_CL_VPORT_ZOFFSET_11 0xa156
925#define mmPA_CL_VPORT_ZOFFSET_12 0xa15c
926#define mmPA_CL_VPORT_ZOFFSET_13 0xa162
927#define mmPA_CL_VPORT_ZOFFSET_14 0xa168
928#define mmPA_CL_VPORT_ZOFFSET_15 0xa16e
929#define mmPA_CL_VTE_CNTL 0xa206
930#define mmPA_CL_VS_OUT_CNTL 0xa207
931#define mmPA_CL_NANINF_CNTL 0xa208
932#define mmPA_CL_CLIP_CNTL 0xa204
933#define mmPA_CL_GB_VERT_CLIP_ADJ 0xa2fa
934#define mmPA_CL_GB_VERT_DISC_ADJ 0xa2fb
935#define mmPA_CL_GB_HORZ_CLIP_ADJ 0xa2fc
936#define mmPA_CL_GB_HORZ_DISC_ADJ 0xa2fd
937#define mmPA_CL_UCP_0_X 0xa16f
938#define mmPA_CL_UCP_0_Y 0xa170
939#define mmPA_CL_UCP_0_Z 0xa171
940#define mmPA_CL_UCP_0_W 0xa172
941#define mmPA_CL_UCP_1_X 0xa173
942#define mmPA_CL_UCP_1_Y 0xa174
943#define mmPA_CL_UCP_1_Z 0xa175
944#define mmPA_CL_UCP_1_W 0xa176
945#define mmPA_CL_UCP_2_X 0xa177
946#define mmPA_CL_UCP_2_Y 0xa178
947#define mmPA_CL_UCP_2_Z 0xa179
948#define mmPA_CL_UCP_2_W 0xa17a
949#define mmPA_CL_UCP_3_X 0xa17b
950#define mmPA_CL_UCP_3_Y 0xa17c
951#define mmPA_CL_UCP_3_Z 0xa17d
952#define mmPA_CL_UCP_3_W 0xa17e
953#define mmPA_CL_UCP_4_X 0xa17f
954#define mmPA_CL_UCP_4_Y 0xa180
955#define mmPA_CL_UCP_4_Z 0xa181
956#define mmPA_CL_UCP_4_W 0xa182
957#define mmPA_CL_UCP_5_X 0xa183
958#define mmPA_CL_UCP_5_Y 0xa184
959#define mmPA_CL_UCP_5_Z 0xa185
960#define mmPA_CL_UCP_5_W 0xa186
961#define mmPA_CL_POINT_X_RAD 0xa1f5
962#define mmPA_CL_POINT_Y_RAD 0xa1f6
963#define mmPA_CL_POINT_SIZE 0xa1f7
964#define mmPA_CL_POINT_CULL_RAD 0xa1f8
965#define mmPA_CL_ENHANCE 0x2285
966#define mmPA_CL_RESET_DEBUG 0x2286
967#define mmPA_SU_VTX_CNTL 0xa2f9
968#define mmPA_SU_POINT_SIZE 0xa280
969#define mmPA_SU_POINT_MINMAX 0xa281
970#define mmPA_SU_LINE_CNTL 0xa282
971#define mmPA_SU_LINE_STIPPLE_CNTL 0xa209
972#define mmPA_SU_LINE_STIPPLE_SCALE 0xa20a
973#define mmPA_SU_PRIM_FILTER_CNTL 0xa20b
974#define mmPA_SU_SC_MODE_CNTL 0xa205
975#define mmPA_SU_POLY_OFFSET_DB_FMT_CNTL 0xa2de
976#define mmPA_SU_POLY_OFFSET_CLAMP 0xa2df
977#define mmPA_SU_POLY_OFFSET_FRONT_SCALE 0xa2e0
978#define mmPA_SU_POLY_OFFSET_FRONT_OFFSET 0xa2e1
979#define mmPA_SU_POLY_OFFSET_BACK_SCALE 0xa2e2
980#define mmPA_SU_POLY_OFFSET_BACK_OFFSET 0xa2e3
981#define mmPA_SU_HARDWARE_SCREEN_OFFSET 0xa08d
982#define mmPA_SU_LINE_STIPPLE_VALUE 0xc280
983#define mmPA_SU_PERFCOUNTER0_SELECT 0xd900
984#define mmPA_SU_PERFCOUNTER0_SELECT1 0xd901
985#define mmPA_SU_PERFCOUNTER1_SELECT 0xd902
986#define mmPA_SU_PERFCOUNTER1_SELECT1 0xd903
987#define mmPA_SU_PERFCOUNTER2_SELECT 0xd904
988#define mmPA_SU_PERFCOUNTER3_SELECT 0xd905
989#define mmPA_SU_PERFCOUNTER0_LO 0xd100
990#define mmPA_SU_PERFCOUNTER0_HI 0xd101
991#define mmPA_SU_PERFCOUNTER1_LO 0xd102
992#define mmPA_SU_PERFCOUNTER1_HI 0xd103
993#define mmPA_SU_PERFCOUNTER2_LO 0xd104
994#define mmPA_SU_PERFCOUNTER2_HI 0xd105
995#define mmPA_SU_PERFCOUNTER3_LO 0xd106
996#define mmPA_SU_PERFCOUNTER3_HI 0xd107
997#define mmPA_SC_AA_CONFIG 0xa2f8
998#define mmPA_SC_AA_MASK_X0Y0_X1Y0 0xa30e
999#define mmPA_SC_AA_MASK_X0Y1_X1Y1 0xa30f
1000#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0 0xa2fe
1001#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1 0xa2ff
1002#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2 0xa300
1003#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3 0xa301
1004#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0 0xa302
1005#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1 0xa303
1006#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2 0xa304
1007#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3 0xa305
1008#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0 0xa306
1009#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1 0xa307
1010#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2 0xa308
1011#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3 0xa309
1012#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0 0xa30a
1013#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1 0xa30b
1014#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2 0xa30c
1015#define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3 0xa30d
1016#define mmPA_SC_CENTROID_PRIORITY_0 0xa2f5
1017#define mmPA_SC_CENTROID_PRIORITY_1 0xa2f6
1018#define mmPA_SC_CLIPRECT_0_TL 0xa084
1019#define mmPA_SC_CLIPRECT_0_BR 0xa085
1020#define mmPA_SC_CLIPRECT_1_TL 0xa086
1021#define mmPA_SC_CLIPRECT_1_BR 0xa087
1022#define mmPA_SC_CLIPRECT_2_TL 0xa088
1023#define mmPA_SC_CLIPRECT_2_BR 0xa089
1024#define mmPA_SC_CLIPRECT_3_TL 0xa08a
1025#define mmPA_SC_CLIPRECT_3_BR 0xa08b
1026#define mmPA_SC_CLIPRECT_RULE 0xa083
1027#define mmPA_SC_EDGERULE 0xa08c
1028#define mmPA_SC_LINE_CNTL 0xa2f7
1029#define mmPA_SC_LINE_STIPPLE 0xa283
1030#define mmPA_SC_MODE_CNTL_0 0xa292
1031#define mmPA_SC_MODE_CNTL_1 0xa293
1032#define mmPA_SC_RASTER_CONFIG 0xa0d4
1033#define mmPA_SC_RASTER_CONFIG_1 0xa0d5
1034#define mmPA_SC_SCREEN_EXTENT_CONTROL 0xa0d6
1035#define mmPA_SC_GENERIC_SCISSOR_TL 0xa090
1036#define mmPA_SC_GENERIC_SCISSOR_BR 0xa091
1037#define mmPA_SC_SCREEN_SCISSOR_TL 0xa00c
1038#define mmPA_SC_SCREEN_SCISSOR_BR 0xa00d
1039#define mmPA_SC_WINDOW_OFFSET 0xa080
1040#define mmPA_SC_WINDOW_SCISSOR_TL 0xa081
1041#define mmPA_SC_WINDOW_SCISSOR_BR 0xa082
1042#define mmPA_SC_VPORT_SCISSOR_0_TL 0xa094
1043#define mmPA_SC_VPORT_SCISSOR_1_TL 0xa096
1044#define mmPA_SC_VPORT_SCISSOR_2_TL 0xa098
1045#define mmPA_SC_VPORT_SCISSOR_3_TL 0xa09a
1046#define mmPA_SC_VPORT_SCISSOR_4_TL 0xa09c
1047#define mmPA_SC_VPORT_SCISSOR_5_TL 0xa09e
1048#define mmPA_SC_VPORT_SCISSOR_6_TL 0xa0a0
1049#define mmPA_SC_VPORT_SCISSOR_7_TL 0xa0a2
1050#define mmPA_SC_VPORT_SCISSOR_8_TL 0xa0a4
1051#define mmPA_SC_VPORT_SCISSOR_9_TL 0xa0a6
1052#define mmPA_SC_VPORT_SCISSOR_10_TL 0xa0a8
1053#define mmPA_SC_VPORT_SCISSOR_11_TL 0xa0aa
1054#define mmPA_SC_VPORT_SCISSOR_12_TL 0xa0ac
1055#define mmPA_SC_VPORT_SCISSOR_13_TL 0xa0ae
1056#define mmPA_SC_VPORT_SCISSOR_14_TL 0xa0b0
1057#define mmPA_SC_VPORT_SCISSOR_15_TL 0xa0b2
1058#define mmPA_SC_VPORT_SCISSOR_0_BR 0xa095
1059#define mmPA_SC_VPORT_SCISSOR_1_BR 0xa097
1060#define mmPA_SC_VPORT_SCISSOR_2_BR 0xa099
1061#define mmPA_SC_VPORT_SCISSOR_3_BR 0xa09b
1062#define mmPA_SC_VPORT_SCISSOR_4_BR 0xa09d
1063#define mmPA_SC_VPORT_SCISSOR_5_BR 0xa09f
1064#define mmPA_SC_VPORT_SCISSOR_6_BR 0xa0a1
1065#define mmPA_SC_VPORT_SCISSOR_7_BR 0xa0a3
1066#define mmPA_SC_VPORT_SCISSOR_8_BR 0xa0a5
1067#define mmPA_SC_VPORT_SCISSOR_9_BR 0xa0a7
1068#define mmPA_SC_VPORT_SCISSOR_10_BR 0xa0a9
1069#define mmPA_SC_VPORT_SCISSOR_11_BR 0xa0ab
1070#define mmPA_SC_VPORT_SCISSOR_12_BR 0xa0ad
1071#define mmPA_SC_VPORT_SCISSOR_13_BR 0xa0af
1072#define mmPA_SC_VPORT_SCISSOR_14_BR 0xa0b1
1073#define mmPA_SC_VPORT_SCISSOR_15_BR 0xa0b3
1074#define mmPA_SC_VPORT_ZMIN_0 0xa0b4
1075#define mmPA_SC_VPORT_ZMIN_1 0xa0b6
1076#define mmPA_SC_VPORT_ZMIN_2 0xa0b8
1077#define mmPA_SC_VPORT_ZMIN_3 0xa0ba
1078#define mmPA_SC_VPORT_ZMIN_4 0xa0bc
1079#define mmPA_SC_VPORT_ZMIN_5 0xa0be
1080#define mmPA_SC_VPORT_ZMIN_6 0xa0c0
1081#define mmPA_SC_VPORT_ZMIN_7 0xa0c2
1082#define mmPA_SC_VPORT_ZMIN_8 0xa0c4
1083#define mmPA_SC_VPORT_ZMIN_9 0xa0c6
1084#define mmPA_SC_VPORT_ZMIN_10 0xa0c8
1085#define mmPA_SC_VPORT_ZMIN_11 0xa0ca
1086#define mmPA_SC_VPORT_ZMIN_12 0xa0cc
1087#define mmPA_SC_VPORT_ZMIN_13 0xa0ce
1088#define mmPA_SC_VPORT_ZMIN_14 0xa0d0
1089#define mmPA_SC_VPORT_ZMIN_15 0xa0d2
1090#define mmPA_SC_VPORT_ZMAX_0 0xa0b5
1091#define mmPA_SC_VPORT_ZMAX_1 0xa0b7
1092#define mmPA_SC_VPORT_ZMAX_2 0xa0b9
1093#define mmPA_SC_VPORT_ZMAX_3 0xa0bb
1094#define mmPA_SC_VPORT_ZMAX_4 0xa0bd
1095#define mmPA_SC_VPORT_ZMAX_5 0xa0bf
1096#define mmPA_SC_VPORT_ZMAX_6 0xa0c1
1097#define mmPA_SC_VPORT_ZMAX_7 0xa0c3
1098#define mmPA_SC_VPORT_ZMAX_8 0xa0c5
1099#define mmPA_SC_VPORT_ZMAX_9 0xa0c7
1100#define mmPA_SC_VPORT_ZMAX_10 0xa0c9
1101#define mmPA_SC_VPORT_ZMAX_11 0xa0cb
1102#define mmPA_SC_VPORT_ZMAX_12 0xa0cd
1103#define mmPA_SC_VPORT_ZMAX_13 0xa0cf
1104#define mmPA_SC_VPORT_ZMAX_14 0xa0d1
1105#define mmPA_SC_VPORT_ZMAX_15 0xa0d3
1106#define mmPA_SC_ENHANCE 0x22fc
1107#define mmPA_SC_FIFO_SIZE 0x22f3
1108#define mmPA_SC_IF_FIFO_SIZE 0x22f5
1109#define mmPA_SC_FORCE_EOV_MAX_CNTS 0x22c9
1110#define mmPA_SC_LINE_STIPPLE_STATE 0xc281
1111#define mmPA_SC_SCREEN_EXTENT_MIN_0 0xc284
1112#define mmPA_SC_SCREEN_EXTENT_MAX_0 0xc285
1113#define mmPA_SC_SCREEN_EXTENT_MIN_1 0xc286
1114#define mmPA_SC_SCREEN_EXTENT_MAX_1 0xc28b
1115#define mmPA_SC_PERFCOUNTER0_SELECT 0xd940
1116#define mmPA_SC_PERFCOUNTER0_SELECT1 0xd941
1117#define mmPA_SC_PERFCOUNTER1_SELECT 0xd942
1118#define mmPA_SC_PERFCOUNTER2_SELECT 0xd943
1119#define mmPA_SC_PERFCOUNTER3_SELECT 0xd944
1120#define mmPA_SC_PERFCOUNTER4_SELECT 0xd945
1121#define mmPA_SC_PERFCOUNTER5_SELECT 0xd946
1122#define mmPA_SC_PERFCOUNTER6_SELECT 0xd947
1123#define mmPA_SC_PERFCOUNTER7_SELECT 0xd948
1124#define mmPA_SC_PERFCOUNTER0_LO 0xd140
1125#define mmPA_SC_PERFCOUNTER0_HI 0xd141
1126#define mmPA_SC_PERFCOUNTER1_LO 0xd142
1127#define mmPA_SC_PERFCOUNTER1_HI 0xd143
1128#define mmPA_SC_PERFCOUNTER2_LO 0xd144
1129#define mmPA_SC_PERFCOUNTER2_HI 0xd145
1130#define mmPA_SC_PERFCOUNTER3_LO 0xd146
1131#define mmPA_SC_PERFCOUNTER3_HI 0xd147
1132#define mmPA_SC_PERFCOUNTER4_LO 0xd148
1133#define mmPA_SC_PERFCOUNTER4_HI 0xd149
1134#define mmPA_SC_PERFCOUNTER5_LO 0xd14a
1135#define mmPA_SC_PERFCOUNTER5_HI 0xd14b
1136#define mmPA_SC_PERFCOUNTER6_LO 0xd14c
1137#define mmPA_SC_PERFCOUNTER6_HI 0xd14d
1138#define mmPA_SC_PERFCOUNTER7_LO 0xd14e
1139#define mmPA_SC_PERFCOUNTER7_HI 0xd14f
1140#define mmPA_SC_P3D_TRAP_SCREEN_HV_EN 0xc2a0
1141#define mmPA_SC_P3D_TRAP_SCREEN_H 0xc2a1
1142#define mmPA_SC_P3D_TRAP_SCREEN_V 0xc2a2
1143#define mmPA_SC_P3D_TRAP_SCREEN_OCCURRENCE 0xc2a3
1144#define mmPA_SC_P3D_TRAP_SCREEN_COUNT 0xc2a4
1145#define mmPA_SC_HP3D_TRAP_SCREEN_HV_EN 0xc2a8
1146#define mmPA_SC_HP3D_TRAP_SCREEN_H 0xc2a9
1147#define mmPA_SC_HP3D_TRAP_SCREEN_V 0xc2aa
1148#define mmPA_SC_HP3D_TRAP_SCREEN_OCCURRENCE 0xc2ab
1149#define mmPA_SC_HP3D_TRAP_SCREEN_COUNT 0xc2ac
1150#define mmPA_SC_TRAP_SCREEN_HV_EN 0xc2b0
1151#define mmPA_SC_TRAP_SCREEN_H 0xc2b1
1152#define mmPA_SC_TRAP_SCREEN_V 0xc2b2
1153#define mmPA_SC_TRAP_SCREEN_OCCURRENCE 0xc2b3
1154#define mmPA_SC_TRAP_SCREEN_COUNT 0xc2b4
1155#define mmPA_SC_P3D_TRAP_SCREEN_HV_LOCK 0x22c0
1156#define mmPA_SC_HP3D_TRAP_SCREEN_HV_LOCK 0x22c1
1157#define mmPA_SC_TRAP_SCREEN_HV_LOCK 0x22c2
1158#define mmPA_CL_CNTL_STATUS 0x2284
1159#define mmPA_SU_CNTL_STATUS 0x2294
1160#define mmPA_SC_FIFO_DEPTH_CNTL 0x2295
1161#define mmCGTT_PA_CLK_CTRL 0xf088
1162#define mmCGTT_SC_CLK_CTRL 0xf089
1163#define mmPA_SU_DEBUG_CNTL 0x2280
1164#define mmPA_SU_DEBUG_DATA 0x2281
1165#define mmPA_SC_DEBUG_CNTL 0x22f6
1166#define mmPA_SC_DEBUG_DATA 0x22f7
1167#define ixCLIPPER_DEBUG_REG00 0x0
1168#define ixCLIPPER_DEBUG_REG01 0x1
1169#define ixCLIPPER_DEBUG_REG02 0x2
1170#define ixCLIPPER_DEBUG_REG03 0x3
1171#define ixCLIPPER_DEBUG_REG04 0x4
1172#define ixCLIPPER_DEBUG_REG05 0x5
1173#define ixCLIPPER_DEBUG_REG06 0x6
1174#define ixCLIPPER_DEBUG_REG07 0x7
1175#define ixCLIPPER_DEBUG_REG08 0x8
1176#define ixCLIPPER_DEBUG_REG09 0x9
1177#define ixCLIPPER_DEBUG_REG10 0xa
1178#define ixCLIPPER_DEBUG_REG11 0xb
1179#define ixCLIPPER_DEBUG_REG12 0xc
1180#define ixCLIPPER_DEBUG_REG13 0xd
1181#define ixCLIPPER_DEBUG_REG14 0xe
1182#define ixCLIPPER_DEBUG_REG15 0xf
1183#define ixCLIPPER_DEBUG_REG16 0x10
1184#define ixCLIPPER_DEBUG_REG17 0x11
1185#define ixCLIPPER_DEBUG_REG18 0x12
1186#define ixCLIPPER_DEBUG_REG19 0x13
1187#define ixSXIFCCG_DEBUG_REG0 0x14
1188#define ixSXIFCCG_DEBUG_REG1 0x15
1189#define ixSXIFCCG_DEBUG_REG2 0x16
1190#define ixSXIFCCG_DEBUG_REG3 0x17
1191#define ixSETUP_DEBUG_REG0 0x18
1192#define ixSETUP_DEBUG_REG1 0x19
1193#define ixSETUP_DEBUG_REG2 0x1a
1194#define ixSETUP_DEBUG_REG3 0x1b
1195#define ixSETUP_DEBUG_REG4 0x1c
1196#define ixSETUP_DEBUG_REG5 0x1d
1197#define ixPA_SC_DEBUG_REG0 0x0
1198#define ixPA_SC_DEBUG_REG1 0x1
1199#define mmCOMPUTE_DISPATCH_INITIATOR 0x2e00
1200#define mmCOMPUTE_DIM_X 0x2e01
1201#define mmCOMPUTE_DIM_Y 0x2e02
1202#define mmCOMPUTE_DIM_Z 0x2e03
1203#define mmCOMPUTE_START_X 0x2e04
1204#define mmCOMPUTE_START_Y 0x2e05
1205#define mmCOMPUTE_START_Z 0x2e06
1206#define mmCOMPUTE_NUM_THREAD_X 0x2e07
1207#define mmCOMPUTE_NUM_THREAD_Y 0x2e08
1208#define mmCOMPUTE_NUM_THREAD_Z 0x2e09
1209#define mmCOMPUTE_PIPELINESTAT_ENABLE 0x2e0a
1210#define mmCOMPUTE_PERFCOUNT_ENABLE 0x2e0b
1211#define mmCOMPUTE_PGM_LO 0x2e0c
1212#define mmCOMPUTE_PGM_HI 0x2e0d
1213#define mmCOMPUTE_TBA_LO 0x2e0e
1214#define mmCOMPUTE_TBA_HI 0x2e0f
1215#define mmCOMPUTE_TMA_LO 0x2e10
1216#define mmCOMPUTE_TMA_HI 0x2e11
1217#define mmCOMPUTE_PGM_RSRC1 0x2e12
1218#define mmCOMPUTE_PGM_RSRC2 0x2e13
1219#define mmCOMPUTE_VMID 0x2e14
1220#define mmCOMPUTE_RESOURCE_LIMITS 0x2e15
1221#define mmCOMPUTE_STATIC_THREAD_MGMT_SE0 0x2e16
1222#define mmCOMPUTE_STATIC_THREAD_MGMT_SE1 0x2e17
1223#define mmCOMPUTE_TMPRING_SIZE 0x2e18
1224#define mmCOMPUTE_STATIC_THREAD_MGMT_SE2 0x2e19
1225#define mmCOMPUTE_STATIC_THREAD_MGMT_SE3 0x2e1a
1226#define mmCOMPUTE_RESTART_X 0x2e1b
1227#define mmCOMPUTE_RESTART_Y 0x2e1c
1228#define mmCOMPUTE_RESTART_Z 0x2e1d
1229#define mmCOMPUTE_THREAD_TRACE_ENABLE 0x2e1e
1230#define mmCOMPUTE_MISC_RESERVED 0x2e1f
1231#define mmCOMPUTE_USER_DATA_0 0x2e40
1232#define mmCOMPUTE_USER_DATA_1 0x2e41
1233#define mmCOMPUTE_USER_DATA_2 0x2e42
1234#define mmCOMPUTE_USER_DATA_3 0x2e43
1235#define mmCOMPUTE_USER_DATA_4 0x2e44
1236#define mmCOMPUTE_USER_DATA_5 0x2e45
1237#define mmCOMPUTE_USER_DATA_6 0x2e46
1238#define mmCOMPUTE_USER_DATA_7 0x2e47
1239#define mmCOMPUTE_USER_DATA_8 0x2e48
1240#define mmCOMPUTE_USER_DATA_9 0x2e49
1241#define mmCOMPUTE_USER_DATA_10 0x2e4a
1242#define mmCOMPUTE_USER_DATA_11 0x2e4b
1243#define mmCOMPUTE_USER_DATA_12 0x2e4c
1244#define mmCOMPUTE_USER_DATA_13 0x2e4d
1245#define mmCOMPUTE_USER_DATA_14 0x2e4e
1246#define mmCOMPUTE_USER_DATA_15 0x2e4f
1247#define mmCSPRIV_CONNECT 0x0
1248#define mmCSPRIV_THREAD_TRACE_TG0 0x1e
1249#define mmCSPRIV_THREAD_TRACE_TG1 0x1e
1250#define mmCSPRIV_THREAD_TRACE_TG2 0x1e
1251#define mmCSPRIV_THREAD_TRACE_TG3 0x1e
1252#define mmCSPRIV_THREAD_TRACE_EVENT 0x1f
1253#define mmRLC_CNTL 0x30c0
1254#define mmRLC_DEBUG_SELECT 0x30c1
1255#define mmRLC_DEBUG 0x30c2
1256#define mmRLC_MC_CNTL 0x30c3
1257#define mmRLC_STAT 0x30c4
1258#define mmRLC_SAFE_MODE 0x313a
1259#define mmRLC_SOFT_RESET_GPU 0x30c5
1260#define mmRLC_MEM_SLP_CNTL 0x30c6
1261#define mmRLC_PERFMON_CNTL 0xdcc0
1262#define mmRLC_PERFCOUNTER0_SELECT 0xdcc1
1263#define mmRLC_PERFCOUNTER1_SELECT 0xdcc2
1264#define mmRLC_PERFCOUNTER0_LO 0xd480
1265#define mmRLC_PERFCOUNTER1_LO 0xd482
1266#define mmRLC_PERFCOUNTER0_HI 0xd481
1267#define mmRLC_PERFCOUNTER1_HI 0xd483
1268#define mmCGTT_RLC_CLK_CTRL 0xf0b8
1269#define mmRLC_LB_CNTL 0x30d9
1270#define mmRLC_LB_CNTR_MAX 0x30d2
1271#define mmRLC_LB_CNTR_INIT 0x30db
1272#define mmRLC_LOAD_BALANCE_CNTR 0x30dc
1273#define mmRLC_SAVE_AND_RESTORE_BASE 0x30dd
1274#define mmRLC_JUMP_TABLE_RESTORE 0x30de
1275#define mmRLC_DRIVER_CPDMA_STATUS 0x30de
1276#define mmRLC_PG_DELAY_2 0x30df
1277#define mmRLC_GPM_DEBUG_SELECT 0x30e0
1278#define mmRLC_GPM_DEBUG 0x30e1
1279#define mmRLC_GPM_UCODE_ADDR 0x30e2
1280#define mmRLC_GPM_UCODE_DATA 0x30e3
1281#define mmRLC_GPU_CLOCK_COUNT_LSB 0x30e4
1282#define mmRLC_GPU_CLOCK_COUNT_MSB 0x30e5
1283#define mmRLC_CAPTURE_GPU_CLOCK_COUNT 0x30e6
1284#define mmRLC_UCODE_CNTL 0x30e7
1285#define mmRLC_GPM_STAT 0x3100
1286#define mmRLC_GPU_CLOCK_32_RES_SEL 0x3101
1287#define mmRLC_GPU_CLOCK_32 0x3102
1288#define mmRLC_PG_CNTL 0x3103
1289#define mmRLC_GPM_THREAD_PRIORITY 0x3104
1290#define mmRLC_GPM_THREAD_ENABLE 0x3105
1291#define mmRLC_GPM_VMID_THREAD0 0x3106
1292#define mmRLC_GPM_VMID_THREAD1 0x3107
1293#define mmRLC_CGTT_MGCG_OVERRIDE 0x3108
1294#define mmRLC_CGCG_CGLS_CTRL 0x3109
1295#define mmRLC_CGCG_RAMP_CTRL 0x310a
1296#define mmRLC_DYN_PG_STATUS 0x310b
1297#define mmRLC_DYN_PG_REQUEST 0x310c
1298#define mmRLC_PG_DELAY 0x310d
1299#define mmRLC_CU_STATUS 0x310e
1300#define mmRLC_LB_INIT_CU_MASK 0x310f
1301#define mmRLC_LB_ALWAYS_ACTIVE_CU_MASK 0x3110
1302#define mmRLC_LB_PARAMS 0x3111
1303#define mmRLC_THREAD1_DELAY 0x3112
1304#define mmRLC_PG_ALWAYS_ON_CU_MASK 0x3113
1305#define mmRLC_MAX_PG_CU 0x3114
1306#define mmRLC_AUTO_PG_CTRL 0x3115
1307#define mmRLC_SMU_GRBM_REG_SAVE_CTRL 0x3116
1308#define mmRLC_SMU_PG_CTRL 0x3117
1309#define mmRLC_SMU_PG_WAKE_UP_CTRL 0x3118
1310#define mmRLC_SERDES_RD_MASTER_INDEX 0x3119
1311#define mmRLC_SERDES_RD_DATA_0 0x311a
1312#define mmRLC_SERDES_RD_DATA_1 0x311b
1313#define mmRLC_SERDES_RD_DATA_2 0x311c
1314#define mmRLC_SERDES_WR_CU_MASTER_MASK 0x311d
1315#define mmRLC_SERDES_WR_NONCU_MASTER_MASK 0x311e
1316#define mmRLC_SERDES_WR_CTRL 0x311f
1317#define mmRLC_SERDES_WR_DATA 0x3120
1318#define mmRLC_SERDES_CU_MASTER_BUSY 0x3121
1319#define mmRLC_SERDES_NONCU_MASTER_BUSY 0x3122
1320#define mmRLC_GPM_GENERAL_0 0x3123
1321#define mmRLC_GPM_GENERAL_1 0x3124
1322#define mmRLC_GPM_GENERAL_2 0x3125
1323#define mmRLC_GPM_GENERAL_3 0x3126
1324#define mmRLC_GPM_GENERAL_4 0x3127
1325#define mmRLC_GPM_GENERAL_5 0x3128
1326#define mmRLC_GPM_GENERAL_6 0x3129
1327#define mmRLC_GPM_GENERAL_7 0x312a
1328#define mmRLC_GPM_CU_PD_TIMEOUT 0x312b
1329#define mmRLC_GPM_SCRATCH_ADDR 0x312c
1330#define mmRLC_GPM_SCRATCH_DATA 0x312d
1331#define mmRLC_STATIC_PG_STATUS 0x312e
1332#define mmRLC_GPM_PERF_COUNT_0 0x312f
1333#define mmRLC_GPM_PERF_COUNT_1 0x3130
1334#define mmRLC_GPR_REG1 0x3139
1335#define mmRLC_GPR_REG2 0x313a
1336#define mmRLC_SPM_VMID 0x3131
1337#define mmRLC_SPM_INT_CNTL 0x3132
1338#define mmRLC_SPM_INT_STATUS 0x3133
1339#define mmRLC_SPM_DEBUG_SELECT 0x3134
1340#define mmRLC_SPM_DEBUG 0x3135
1341#define mmRLC_GPM_LOG_ADDR 0x3136
1342#define mmRLC_GPM_LOG_SIZE 0x3137
1343#define mmRLC_GPM_LOG_CONT 0x3138
1344#define mmRLC_SPM_PERFMON_CNTL 0xdc80
1345#define mmRLC_SPM_PERFMON_RING_BASE_LO 0xdc81
1346#define mmRLC_SPM_PERFMON_RING_BASE_HI 0xdc82
1347#define mmRLC_SPM_PERFMON_RING_SIZE 0xdc83
1348#define mmRLC_SPM_PERFMON_SEGMENT_SIZE 0xdc84
1349#define mmRLC_SPM_SE_MUXSEL_ADDR 0xdc85
1350#define mmRLC_SPM_SE_MUXSEL_DATA 0xdc86
1351#define mmRLC_SPM_CPG_PERFMON_SAMPLE_DELAY 0xdc87
1352#define mmRLC_SPM_CPC_PERFMON_SAMPLE_DELAY 0xdc88
1353#define mmRLC_SPM_CPF_PERFMON_SAMPLE_DELAY 0xdc89
1354#define mmRLC_SPM_CB_PERFMON_SAMPLE_DELAY 0xdc8a
1355#define mmRLC_SPM_DB_PERFMON_SAMPLE_DELAY 0xdc8b
1356#define mmRLC_SPM_PA_PERFMON_SAMPLE_DELAY 0xdc8c
1357#define mmRLC_SPM_GDS_PERFMON_SAMPLE_DELAY 0xdc8d
1358#define mmRLC_SPM_IA_PERFMON_SAMPLE_DELAY 0xdc8e
1359#define mmRLC_SPM_SC_PERFMON_SAMPLE_DELAY 0xdc90
1360#define mmRLC_SPM_TCC_PERFMON_SAMPLE_DELAY 0xdc91
1361#define mmRLC_SPM_TCA_PERFMON_SAMPLE_DELAY 0xdc92
1362#define mmRLC_SPM_TCP_PERFMON_SAMPLE_DELAY 0xdc93
1363#define mmRLC_SPM_TA_PERFMON_SAMPLE_DELAY 0xdc94
1364#define mmRLC_SPM_TD_PERFMON_SAMPLE_DELAY 0xdc95
1365#define mmRLC_SPM_VGT_PERFMON_SAMPLE_DELAY 0xdc96
1366#define mmRLC_SPM_SPI_PERFMON_SAMPLE_DELAY 0xdc97
1367#define mmRLC_SPM_SQG_PERFMON_SAMPLE_DELAY 0xdc98
1368#define mmRLC_SPM_TCS_PERFMON_SAMPLE_DELAY 0xdc99
1369#define mmRLC_SPM_SX_PERFMON_SAMPLE_DELAY 0xdc9a
1370#define mmRLC_SPM_GLOBAL_MUXSEL_ADDR 0xdc9b
1371#define mmRLC_SPM_GLOBAL_MUXSEL_DATA 0xdc9c
1372#define mmRLC_SPM_RING_RDPTR 0xdc9d
1373#define mmRLC_SPM_SEGMENT_THRESHOLD 0xdc9e
1374#define mmRLC_SPM_DBR0_PERFMON_SAMPLE_DELAY 0xdc9f
1375#define mmRLC_SPM_DBR1_PERFMON_SAMPLE_DELAY 0xdca0
1376#define mmRLC_SPM_CBR0_PERFMON_SAMPLE_DELAY 0xdca1
1377#define mmRLC_SPM_CBR1_PERFMON_SAMPLE_DELAY 0xdca2
1378#define mmSPI_PS_INPUT_CNTL_0 0xa191
1379#define mmSPI_PS_INPUT_CNTL_1 0xa192
1380#define mmSPI_PS_INPUT_CNTL_2 0xa193
1381#define mmSPI_PS_INPUT_CNTL_3 0xa194
1382#define mmSPI_PS_INPUT_CNTL_4 0xa195
1383#define mmSPI_PS_INPUT_CNTL_5 0xa196
1384#define mmSPI_PS_INPUT_CNTL_6 0xa197
1385#define mmSPI_PS_INPUT_CNTL_7 0xa198
1386#define mmSPI_PS_INPUT_CNTL_8 0xa199
1387#define mmSPI_PS_INPUT_CNTL_9 0xa19a
1388#define mmSPI_PS_INPUT_CNTL_10 0xa19b
1389#define mmSPI_PS_INPUT_CNTL_11 0xa19c
1390#define mmSPI_PS_INPUT_CNTL_12 0xa19d
1391#define mmSPI_PS_INPUT_CNTL_13 0xa19e
1392#define mmSPI_PS_INPUT_CNTL_14 0xa19f
1393#define mmSPI_PS_INPUT_CNTL_15 0xa1a0
1394#define mmSPI_PS_INPUT_CNTL_16 0xa1a1
1395#define mmSPI_PS_INPUT_CNTL_17 0xa1a2
1396#define mmSPI_PS_INPUT_CNTL_18 0xa1a3
1397#define mmSPI_PS_INPUT_CNTL_19 0xa1a4
1398#define mmSPI_PS_INPUT_CNTL_20 0xa1a5
1399#define mmSPI_PS_INPUT_CNTL_21 0xa1a6
1400#define mmSPI_PS_INPUT_CNTL_22 0xa1a7
1401#define mmSPI_PS_INPUT_CNTL_23 0xa1a8
1402#define mmSPI_PS_INPUT_CNTL_24 0xa1a9
1403#define mmSPI_PS_INPUT_CNTL_25 0xa1aa
1404#define mmSPI_PS_INPUT_CNTL_26 0xa1ab
1405#define mmSPI_PS_INPUT_CNTL_27 0xa1ac
1406#define mmSPI_PS_INPUT_CNTL_28 0xa1ad
1407#define mmSPI_PS_INPUT_CNTL_29 0xa1ae
1408#define mmSPI_PS_INPUT_CNTL_30 0xa1af
1409#define mmSPI_PS_INPUT_CNTL_31 0xa1b0
1410#define mmSPI_VS_OUT_CONFIG 0xa1b1
1411#define mmSPI_PS_INPUT_ENA 0xa1b3
1412#define mmSPI_PS_INPUT_ADDR 0xa1b4
1413#define mmSPI_INTERP_CONTROL_0 0xa1b5
1414#define mmSPI_PS_IN_CONTROL 0xa1b6
1415#define mmSPI_BARYC_CNTL 0xa1b8
1416#define mmSPI_TMPRING_SIZE 0xa1ba
1417#define mmSPI_SHADER_POS_FORMAT 0xa1c3
1418#define mmSPI_SHADER_Z_FORMAT 0xa1c4
1419#define mmSPI_SHADER_COL_FORMAT 0xa1c5
1420#define mmSPI_ARB_PRIORITY 0x31c0
1421#define mmSPI_ARB_CYCLES_0 0x31c1
1422#define mmSPI_ARB_CYCLES_1 0x31c2
1423#define mmSPI_CDBG_SYS_GFX 0x31c3
1424#define mmSPI_CDBG_SYS_HP3D 0x31c4
1425#define mmSPI_CDBG_SYS_CS0 0x31c5
1426#define mmSPI_CDBG_SYS_CS1 0x31c6
1427#define mmSPI_WCL_PIPE_PERCENT_GFX 0x31c7
1428#define mmSPI_WCL_PIPE_PERCENT_HP3D 0x31c8
1429#define mmSPI_WCL_PIPE_PERCENT_CS0 0x31c9
1430#define mmSPI_WCL_PIPE_PERCENT_CS1 0x31ca
1431#define mmSPI_WCL_PIPE_PERCENT_CS2 0x31cb
1432#define mmSPI_WCL_PIPE_PERCENT_CS3 0x31cc
1433#define mmSPI_WCL_PIPE_PERCENT_CS4 0x31cd
1434#define mmSPI_WCL_PIPE_PERCENT_CS5 0x31ce
1435#define mmSPI_WCL_PIPE_PERCENT_CS6 0x31cf
1436#define mmSPI_WCL_PIPE_PERCENT_CS7 0x31d0
1437#define mmSPI_GDBG_WAVE_CNTL 0x31d1
1438#define mmSPI_GDBG_TRAP_CONFIG 0x31d2
1439#define mmSPI_GDBG_TRAP_MASK 0x31d3
1440#define mmSPI_GDBG_TBA_LO 0x31d4
1441#define mmSPI_GDBG_TBA_HI 0x31d5
1442#define mmSPI_GDBG_TMA_LO 0x31d6
1443#define mmSPI_GDBG_TMA_HI 0x31d7
1444#define mmSPI_GDBG_TRAP_DATA0 0x31d8
1445#define mmSPI_GDBG_TRAP_DATA1 0x31d9
1446#define mmSPI_RESET_DEBUG 0x31da
1447#define mmSPI_COMPUTE_QUEUE_RESET 0x31db
1448#define mmSPI_RESOURCE_RESERVE_CU_0 0x31dc
1449#define mmSPI_RESOURCE_RESERVE_CU_1 0x31dd
1450#define mmSPI_RESOURCE_RESERVE_CU_2 0x31de
1451#define mmSPI_RESOURCE_RESERVE_CU_3 0x31df
1452#define mmSPI_RESOURCE_RESERVE_CU_4 0x31e0
1453#define mmSPI_RESOURCE_RESERVE_CU_5 0x31e1
1454#define mmSPI_RESOURCE_RESERVE_CU_6 0x31e2
1455#define mmSPI_RESOURCE_RESERVE_CU_7 0x31e3
1456#define mmSPI_RESOURCE_RESERVE_CU_8 0x31e4
1457#define mmSPI_RESOURCE_RESERVE_CU_9 0x31e5
1458#define mmSPI_RESOURCE_RESERVE_CU_10 0x31f0
1459#define mmSPI_RESOURCE_RESERVE_CU_11 0x31f1
1460#define mmSPI_RESOURCE_RESERVE_EN_CU_0 0x31e6
1461#define mmSPI_RESOURCE_RESERVE_EN_CU_1 0x31e7
1462#define mmSPI_RESOURCE_RESERVE_EN_CU_2 0x31e8
1463#define mmSPI_RESOURCE_RESERVE_EN_CU_3 0x31e9
1464#define mmSPI_RESOURCE_RESERVE_EN_CU_4 0x31ea
1465#define mmSPI_RESOURCE_RESERVE_EN_CU_5 0x31eb
1466#define mmSPI_RESOURCE_RESERVE_EN_CU_6 0x31ec
1467#define mmSPI_RESOURCE_RESERVE_EN_CU_7 0x31ed
1468#define mmSPI_RESOURCE_RESERVE_EN_CU_8 0x31ee
1469#define mmSPI_RESOURCE_RESERVE_EN_CU_9 0x31ef
1470#define mmSPI_RESOURCE_RESERVE_EN_CU_10 0x31f2
1471#define mmSPI_RESOURCE_RESERVE_EN_CU_11 0x31f3
1472#define mmSPI_PS_MAX_WAVE_ID 0x243a
1473#define mmSPI_CONFIG_CNTL 0x2440
1474#define mmSPI_DEBUG_CNTL 0x2441
1475#define mmSPI_DEBUG_READ 0x2442
1476#define mmSPI_PERFCOUNTER0_SELECT 0xd980
1477#define mmSPI_PERFCOUNTER1_SELECT 0xd981
1478#define mmSPI_PERFCOUNTER2_SELECT 0xd982
1479#define mmSPI_PERFCOUNTER3_SELECT 0xd983
1480#define mmSPI_PERFCOUNTER0_SELECT1 0xd984
1481#define mmSPI_PERFCOUNTER1_SELECT1 0xd985
1482#define mmSPI_PERFCOUNTER2_SELECT1 0xd986
1483#define mmSPI_PERFCOUNTER3_SELECT1 0xd987
1484#define mmSPI_PERFCOUNTER4_SELECT 0xd988
1485#define mmSPI_PERFCOUNTER5_SELECT 0xd989
1486#define mmSPI_PERFCOUNTER_BINS 0xd98a
1487#define mmSPI_PERFCOUNTER0_HI 0xd180
1488#define mmSPI_PERFCOUNTER0_LO 0xd181
1489#define mmSPI_PERFCOUNTER1_HI 0xd182
1490#define mmSPI_PERFCOUNTER1_LO 0xd183
1491#define mmSPI_PERFCOUNTER2_HI 0xd184
1492#define mmSPI_PERFCOUNTER2_LO 0xd185
1493#define mmSPI_PERFCOUNTER3_HI 0xd186
1494#define mmSPI_PERFCOUNTER3_LO 0xd187
1495#define mmSPI_PERFCOUNTER4_HI 0xd188
1496#define mmSPI_PERFCOUNTER4_LO 0xd189
1497#define mmSPI_PERFCOUNTER5_HI 0xd18a
1498#define mmSPI_PERFCOUNTER5_LO 0xd18b
1499#define mmSPI_CONFIG_CNTL_1 0x244f
1500#define mmSPI_DEBUG_BUSY 0x2450
1501#define mmCGTS_SM_CTRL_REG 0xf000
1502#define mmCGTS_RD_CTRL_REG 0xf001
1503#define mmCGTS_RD_REG 0xf002
1504#define mmCGTS_TCC_DISABLE 0xf003
1505#define mmCGTS_USER_TCC_DISABLE 0xf004
1506#define mmCGTS_CU0_SP0_CTRL_REG 0xf008
1507#define mmCGTS_CU0_LDS_SQ_CTRL_REG 0xf009
1508#define mmCGTS_CU0_TA_SQC_CTRL_REG 0xf00a
1509#define mmCGTS_CU0_SP1_CTRL_REG 0xf00b
1510#define mmCGTS_CU0_TD_TCP_CTRL_REG 0xf00c
1511#define mmCGTS_CU1_SP0_CTRL_REG 0xf00d
1512#define mmCGTS_CU1_LDS_SQ_CTRL_REG 0xf00e
1513#define mmCGTS_CU1_TA_CTRL_REG 0xf00f
1514#define mmCGTS_CU1_SP1_CTRL_REG 0xf010
1515#define mmCGTS_CU1_TD_TCP_CTRL_REG 0xf011
1516#define mmCGTS_CU2_SP0_CTRL_REG 0xf012
1517#define mmCGTS_CU2_LDS_SQ_CTRL_REG 0xf013
1518#define mmCGTS_CU2_TA_CTRL_REG 0xf014
1519#define mmCGTS_CU2_SP1_CTRL_REG 0xf015
1520#define mmCGTS_CU2_TD_TCP_CTRL_REG 0xf016
1521#define mmCGTS_CU3_SP0_CTRL_REG 0xf017
1522#define mmCGTS_CU3_LDS_SQ_CTRL_REG 0xf018
1523#define mmCGTS_CU3_TA_CTRL_REG 0xf019
1524#define mmCGTS_CU3_SP1_CTRL_REG 0xf01a
1525#define mmCGTS_CU3_TD_TCP_CTRL_REG 0xf01b
1526#define mmCGTS_CU4_SP0_CTRL_REG 0xf01c
1527#define mmCGTS_CU4_LDS_SQ_CTRL_REG 0xf01d
1528#define mmCGTS_CU4_TA_SQC_CTRL_REG 0xf01e
1529#define mmCGTS_CU4_SP1_CTRL_REG 0xf01f
1530#define mmCGTS_CU4_TD_TCP_CTRL_REG 0xf020
1531#define mmCGTS_CU5_SP0_CTRL_REG 0xf021
1532#define mmCGTS_CU5_LDS_SQ_CTRL_REG 0xf022
1533#define mmCGTS_CU5_TA_CTRL_REG 0xf023
1534#define mmCGTS_CU5_SP1_CTRL_REG 0xf024
1535#define mmCGTS_CU5_TD_TCP_CTRL_REG 0xf025
1536#define mmCGTS_CU6_SP0_CTRL_REG 0xf026
1537#define mmCGTS_CU6_LDS_SQ_CTRL_REG 0xf027
1538#define mmCGTS_CU6_TA_CTRL_REG 0xf028
1539#define mmCGTS_CU6_SP1_CTRL_REG 0xf029
1540#define mmCGTS_CU6_TD_TCP_CTRL_REG 0xf02a
1541#define mmCGTS_CU7_SP0_CTRL_REG 0xf02b
1542#define mmCGTS_CU7_LDS_SQ_CTRL_REG 0xf02c
1543#define mmCGTS_CU7_TA_CTRL_REG 0xf02d
1544#define mmCGTS_CU7_SP1_CTRL_REG 0xf02e
1545#define mmCGTS_CU7_TD_TCP_CTRL_REG 0xf02f
1546#define mmCGTS_CU8_SP0_CTRL_REG 0xf030
1547#define mmCGTS_CU8_LDS_SQ_CTRL_REG 0xf031
1548#define mmCGTS_CU8_TA_SQC_CTRL_REG 0xf032
1549#define mmCGTS_CU8_SP1_CTRL_REG 0xf033
1550#define mmCGTS_CU8_TD_TCP_CTRL_REG 0xf034
1551#define mmCGTS_CU9_SP0_CTRL_REG 0xf035
1552#define mmCGTS_CU9_LDS_SQ_CTRL_REG 0xf036
1553#define mmCGTS_CU9_TA_CTRL_REG 0xf037
1554#define mmCGTS_CU9_SP1_CTRL_REG 0xf038
1555#define mmCGTS_CU9_TD_TCP_CTRL_REG 0xf039
1556#define mmCGTS_CU10_SP0_CTRL_REG 0xf03a
1557#define mmCGTS_CU10_LDS_SQ_CTRL_REG 0xf03b
1558#define mmCGTS_CU10_TA_CTRL_REG 0xf03c
1559#define mmCGTS_CU10_SP1_CTRL_REG 0xf03d
1560#define mmCGTS_CU10_TD_TCP_CTRL_REG 0xf03e
1561#define mmCGTS_CU11_SP0_CTRL_REG 0xf03f
1562#define mmCGTS_CU11_LDS_SQ_CTRL_REG 0xf040
1563#define mmCGTS_CU11_TA_CTRL_REG 0xf041
1564#define mmCGTS_CU11_SP1_CTRL_REG 0xf042
1565#define mmCGTS_CU11_TD_TCP_CTRL_REG 0xf043
1566#define mmCGTS_CU12_SP0_CTRL_REG 0xf044
1567#define mmCGTS_CU12_LDS_SQ_CTRL_REG 0xf045
1568#define mmCGTS_CU12_TA_SQC_CTRL_REG 0xf046
1569#define mmCGTS_CU12_SP1_CTRL_REG 0xf047
1570#define mmCGTS_CU12_TD_TCP_CTRL_REG 0xf048
1571#define mmCGTS_CU13_SP0_CTRL_REG 0xf049
1572#define mmCGTS_CU13_LDS_SQ_CTRL_REG 0xf04a
1573#define mmCGTS_CU13_TA_CTRL_REG 0xf04b
1574#define mmCGTS_CU13_SP1_CTRL_REG 0xf04c
1575#define mmCGTS_CU13_TD_TCP_CTRL_REG 0xf04d
1576#define mmCGTS_CU14_SP0_CTRL_REG 0xf04e
1577#define mmCGTS_CU14_LDS_SQ_CTRL_REG 0xf04f
1578#define mmCGTS_CU14_TA_CTRL_REG 0xf050
1579#define mmCGTS_CU14_SP1_CTRL_REG 0xf051
1580#define mmCGTS_CU14_TD_TCP_CTRL_REG 0xf052
1581#define mmCGTS_CU15_SP0_CTRL_REG 0xf053
1582#define mmCGTS_CU15_LDS_SQ_CTRL_REG 0xf054
1583#define mmCGTS_CU15_TA_CTRL_REG 0xf055
1584#define mmCGTS_CU15_SP1_CTRL_REG 0xf056
1585#define mmCGTS_CU15_TD_TCP_CTRL_REG 0xf057
1586#define mmCGTT_SPI_CLK_CTRL 0xf080
1587#define mmCGTT_PC_CLK_CTRL 0xf081
1588#define mmCGTT_BCI_CLK_CTRL 0xf082
1589#define mmSPI_WF_LIFETIME_CNTL 0x24aa
1590#define mmSPI_WF_LIFETIME_LIMIT_0 0x24ab
1591#define mmSPI_WF_LIFETIME_LIMIT_1 0x24ac
1592#define mmSPI_WF_LIFETIME_LIMIT_2 0x24ad
1593#define mmSPI_WF_LIFETIME_LIMIT_3 0x24ae
1594#define mmSPI_WF_LIFETIME_LIMIT_4 0x24af
1595#define mmSPI_WF_LIFETIME_LIMIT_5 0x24b0
1596#define mmSPI_WF_LIFETIME_LIMIT_6 0x24b1
1597#define mmSPI_WF_LIFETIME_LIMIT_7 0x24b2
1598#define mmSPI_WF_LIFETIME_LIMIT_8 0x24b3
1599#define mmSPI_WF_LIFETIME_LIMIT_9 0x24b4
1600#define mmSPI_WF_LIFETIME_STATUS_0 0x24b5
1601#define mmSPI_WF_LIFETIME_STATUS_1 0x24b6
1602#define mmSPI_WF_LIFETIME_STATUS_2 0x24b7
1603#define mmSPI_WF_LIFETIME_STATUS_3 0x24b8
1604#define mmSPI_WF_LIFETIME_STATUS_4 0x24b9
1605#define mmSPI_WF_LIFETIME_STATUS_5 0x24ba
1606#define mmSPI_WF_LIFETIME_STATUS_6 0x24bb
1607#define mmSPI_WF_LIFETIME_STATUS_7 0x24bc
1608#define mmSPI_WF_LIFETIME_STATUS_8 0x24bd
1609#define mmSPI_WF_LIFETIME_STATUS_9 0x24be
1610#define mmSPI_WF_LIFETIME_STATUS_10 0x24bf
1611#define mmSPI_WF_LIFETIME_STATUS_11 0x24c0
1612#define mmSPI_WF_LIFETIME_STATUS_12 0x24c1
1613#define mmSPI_WF_LIFETIME_STATUS_13 0x24c2
1614#define mmSPI_WF_LIFETIME_STATUS_14 0x24c3
1615#define mmSPI_WF_LIFETIME_STATUS_15 0x24c4
1616#define mmSPI_WF_LIFETIME_STATUS_16 0x24c5
1617#define mmSPI_WF_LIFETIME_STATUS_17 0x24c6
1618#define mmSPI_WF_LIFETIME_STATUS_18 0x24c7
1619#define mmSPI_WF_LIFETIME_STATUS_19 0x24c8
1620#define mmSPI_WF_LIFETIME_STATUS_20 0x24c9
1621#define mmSPI_WF_LIFETIME_DEBUG 0x24ca
1622#define mmSPI_SLAVE_DEBUG_BUSY 0x24d3
1623#define mmSPI_LB_CTR_CTRL 0x24d4
1624#define mmSPI_LB_CU_MASK 0x24d5
1625#define mmSPI_LB_DATA_REG 0x24d6
1626#define mmSPI_PG_ENABLE_STATIC_CU_MASK 0x24d7
1627#define mmSPI_GDS_CREDITS 0x24d8
1628#define mmSPI_SX_EXPORT_BUFFER_SIZES 0x24d9
1629#define mmSPI_SX_SCOREBOARD_BUFFER_SIZES 0x24da
1630#define mmSPI_CSQ_WF_ACTIVE_STATUS 0x24db
1631#define mmSPI_CSQ_WF_ACTIVE_COUNT_0 0x24dc
1632#define mmSPI_CSQ_WF_ACTIVE_COUNT_1 0x24dd
1633#define mmSPI_CSQ_WF_ACTIVE_COUNT_2 0x24de
1634#define mmSPI_CSQ_WF_ACTIVE_COUNT_3 0x24df
1635#define mmSPI_CSQ_WF_ACTIVE_COUNT_4 0x24e0
1636#define mmSPI_CSQ_WF_ACTIVE_COUNT_5 0x24e1
1637#define mmSPI_CSQ_WF_ACTIVE_COUNT_6 0x24e2
1638#define mmSPI_CSQ_WF_ACTIVE_COUNT_7 0x24e3
1639#define mmBCI_DEBUG_READ 0x24eb
1640#define mmSPI_P0_TRAP_SCREEN_PSBA_LO 0x24ec
1641#define mmSPI_P0_TRAP_SCREEN_PSBA_HI 0x24ed
1642#define mmSPI_P0_TRAP_SCREEN_PSMA_LO 0x24ee
1643#define mmSPI_P0_TRAP_SCREEN_PSMA_HI 0x24ef
1644#define mmSPI_P0_TRAP_SCREEN_GPR_MIN 0x24f0
1645#define mmSPI_P1_TRAP_SCREEN_PSBA_LO 0x24f1
1646#define mmSPI_P1_TRAP_SCREEN_PSBA_HI 0x24f2
1647#define mmSPI_P1_TRAP_SCREEN_PSMA_LO 0x24f3
1648#define mmSPI_P1_TRAP_SCREEN_PSMA_HI 0x24f4
1649#define mmSPI_P1_TRAP_SCREEN_GPR_MIN 0x24f5
1650#define mmSPI_SHADER_TBA_LO_PS 0x2c00
1651#define mmSPI_SHADER_TBA_HI_PS 0x2c01
1652#define mmSPI_SHADER_TMA_LO_PS 0x2c02
1653#define mmSPI_SHADER_TMA_HI_PS 0x2c03
1654#define mmSPI_SHADER_PGM_LO_PS 0x2c08
1655#define mmSPI_SHADER_PGM_HI_PS 0x2c09
1656#define mmSPI_SHADER_PGM_RSRC1_PS 0x2c0a
1657#define mmSPI_SHADER_PGM_RSRC2_PS 0x2c0b
1658#define mmSPI_SHADER_PGM_RSRC3_PS 0x2c07
1659#define mmSPI_SHADER_USER_DATA_PS_0 0x2c0c
1660#define mmSPI_SHADER_USER_DATA_PS_1 0x2c0d
1661#define mmSPI_SHADER_USER_DATA_PS_2 0x2c0e
1662#define mmSPI_SHADER_USER_DATA_PS_3 0x2c0f
1663#define mmSPI_SHADER_USER_DATA_PS_4 0x2c10
1664#define mmSPI_SHADER_USER_DATA_PS_5 0x2c11
1665#define mmSPI_SHADER_USER_DATA_PS_6 0x2c12
1666#define mmSPI_SHADER_USER_DATA_PS_7 0x2c13
1667#define mmSPI_SHADER_USER_DATA_PS_8 0x2c14
1668#define mmSPI_SHADER_USER_DATA_PS_9 0x2c15
1669#define mmSPI_SHADER_USER_DATA_PS_10 0x2c16
1670#define mmSPI_SHADER_USER_DATA_PS_11 0x2c17
1671#define mmSPI_SHADER_USER_DATA_PS_12 0x2c18
1672#define mmSPI_SHADER_USER_DATA_PS_13 0x2c19
1673#define mmSPI_SHADER_USER_DATA_PS_14 0x2c1a
1674#define mmSPI_SHADER_USER_DATA_PS_15 0x2c1b
1675#define mmSPI_SHADER_TBA_LO_VS 0x2c40
1676#define mmSPI_SHADER_TBA_HI_VS 0x2c41
1677#define mmSPI_SHADER_TMA_LO_VS 0x2c42
1678#define mmSPI_SHADER_TMA_HI_VS 0x2c43
1679#define mmSPI_SHADER_PGM_LO_VS 0x2c48
1680#define mmSPI_SHADER_PGM_HI_VS 0x2c49
1681#define mmSPI_SHADER_PGM_RSRC1_VS 0x2c4a
1682#define mmSPI_SHADER_PGM_RSRC2_VS 0x2c4b
1683#define mmSPI_SHADER_PGM_RSRC3_VS 0x2c46
1684#define mmSPI_SHADER_LATE_ALLOC_VS 0x2c47
1685#define mmSPI_SHADER_USER_DATA_VS_0 0x2c4c
1686#define mmSPI_SHADER_USER_DATA_VS_1 0x2c4d
1687#define mmSPI_SHADER_USER_DATA_VS_2 0x2c4e
1688#define mmSPI_SHADER_USER_DATA_VS_3 0x2c4f
1689#define mmSPI_SHADER_USER_DATA_VS_4 0x2c50
1690#define mmSPI_SHADER_USER_DATA_VS_5 0x2c51
1691#define mmSPI_SHADER_USER_DATA_VS_6 0x2c52
1692#define mmSPI_SHADER_USER_DATA_VS_7 0x2c53
1693#define mmSPI_SHADER_USER_DATA_VS_8 0x2c54
1694#define mmSPI_SHADER_USER_DATA_VS_9 0x2c55
1695#define mmSPI_SHADER_USER_DATA_VS_10 0x2c56
1696#define mmSPI_SHADER_USER_DATA_VS_11 0x2c57
1697#define mmSPI_SHADER_USER_DATA_VS_12 0x2c58
1698#define mmSPI_SHADER_USER_DATA_VS_13 0x2c59
1699#define mmSPI_SHADER_USER_DATA_VS_14 0x2c5a
1700#define mmSPI_SHADER_USER_DATA_VS_15 0x2c5b
1701#define mmSPI_SHADER_PGM_RSRC2_ES_VS 0x2c7c
1702#define mmSPI_SHADER_PGM_RSRC2_LS_VS 0x2c7d
1703#define mmSPI_SHADER_TBA_LO_GS 0x2c80
1704#define mmSPI_SHADER_TBA_HI_GS 0x2c81
1705#define mmSPI_SHADER_TMA_LO_GS 0x2c82
1706#define mmSPI_SHADER_TMA_HI_GS 0x2c83
1707#define mmSPI_SHADER_PGM_LO_GS 0x2c88
1708#define mmSPI_SHADER_PGM_HI_GS 0x2c89
1709#define mmSPI_SHADER_PGM_RSRC1_GS 0x2c8a
1710#define mmSPI_SHADER_PGM_RSRC2_GS 0x2c8b
1711#define mmSPI_SHADER_PGM_RSRC3_GS 0x2c87
1712#define mmSPI_SHADER_USER_DATA_GS_0 0x2c8c
1713#define mmSPI_SHADER_USER_DATA_GS_1 0x2c8d
1714#define mmSPI_SHADER_USER_DATA_GS_2 0x2c8e
1715#define mmSPI_SHADER_USER_DATA_GS_3 0x2c8f
1716#define mmSPI_SHADER_USER_DATA_GS_4 0x2c90
1717#define mmSPI_SHADER_USER_DATA_GS_5 0x2c91
1718#define mmSPI_SHADER_USER_DATA_GS_6 0x2c92
1719#define mmSPI_SHADER_USER_DATA_GS_7 0x2c93
1720#define mmSPI_SHADER_USER_DATA_GS_8 0x2c94
1721#define mmSPI_SHADER_USER_DATA_GS_9 0x2c95
1722#define mmSPI_SHADER_USER_DATA_GS_10 0x2c96
1723#define mmSPI_SHADER_USER_DATA_GS_11 0x2c97
1724#define mmSPI_SHADER_USER_DATA_GS_12 0x2c98
1725#define mmSPI_SHADER_USER_DATA_GS_13 0x2c99
1726#define mmSPI_SHADER_USER_DATA_GS_14 0x2c9a
1727#define mmSPI_SHADER_USER_DATA_GS_15 0x2c9b
1728#define mmSPI_SHADER_PGM_RSRC2_ES_GS 0x2cbc
1729#define mmSPI_SHADER_TBA_LO_ES 0x2cc0
1730#define mmSPI_SHADER_TBA_HI_ES 0x2cc1
1731#define mmSPI_SHADER_TMA_LO_ES 0x2cc2
1732#define mmSPI_SHADER_TMA_HI_ES 0x2cc3
1733#define mmSPI_SHADER_PGM_LO_ES 0x2cc8
1734#define mmSPI_SHADER_PGM_HI_ES 0x2cc9
1735#define mmSPI_SHADER_PGM_RSRC1_ES 0x2cca
1736#define mmSPI_SHADER_PGM_RSRC2_ES 0x2ccb
1737#define mmSPI_SHADER_PGM_RSRC3_ES 0x2cc7
1738#define mmSPI_SHADER_USER_DATA_ES_0 0x2ccc
1739#define mmSPI_SHADER_USER_DATA_ES_1 0x2ccd
1740#define mmSPI_SHADER_USER_DATA_ES_2 0x2cce
1741#define mmSPI_SHADER_USER_DATA_ES_3 0x2ccf
1742#define mmSPI_SHADER_USER_DATA_ES_4 0x2cd0
1743#define mmSPI_SHADER_USER_DATA_ES_5 0x2cd1
1744#define mmSPI_SHADER_USER_DATA_ES_6 0x2cd2
1745#define mmSPI_SHADER_USER_DATA_ES_7 0x2cd3
1746#define mmSPI_SHADER_USER_DATA_ES_8 0x2cd4
1747#define mmSPI_SHADER_USER_DATA_ES_9 0x2cd5
1748#define mmSPI_SHADER_USER_DATA_ES_10 0x2cd6
1749#define mmSPI_SHADER_USER_DATA_ES_11 0x2cd7
1750#define mmSPI_SHADER_USER_DATA_ES_12 0x2cd8
1751#define mmSPI_SHADER_USER_DATA_ES_13 0x2cd9
1752#define mmSPI_SHADER_USER_DATA_ES_14 0x2cda
1753#define mmSPI_SHADER_USER_DATA_ES_15 0x2cdb
1754#define mmSPI_SHADER_PGM_RSRC2_LS_ES 0x2cfd
1755#define mmSPI_SHADER_TBA_LO_HS 0x2d00
1756#define mmSPI_SHADER_TBA_HI_HS 0x2d01
1757#define mmSPI_SHADER_TMA_LO_HS 0x2d02
1758#define mmSPI_SHADER_TMA_HI_HS 0x2d03
1759#define mmSPI_SHADER_PGM_LO_HS 0x2d08
1760#define mmSPI_SHADER_PGM_HI_HS 0x2d09
1761#define mmSPI_SHADER_PGM_RSRC1_HS 0x2d0a
1762#define mmSPI_SHADER_PGM_RSRC2_HS 0x2d0b
1763#define mmSPI_SHADER_PGM_RSRC3_HS 0x2d07
1764#define mmSPI_SHADER_USER_DATA_HS_0 0x2d0c
1765#define mmSPI_SHADER_USER_DATA_HS_1 0x2d0d
1766#define mmSPI_SHADER_USER_DATA_HS_2 0x2d0e
1767#define mmSPI_SHADER_USER_DATA_HS_3 0x2d0f
1768#define mmSPI_SHADER_USER_DATA_HS_4 0x2d10
1769#define mmSPI_SHADER_USER_DATA_HS_5 0x2d11
1770#define mmSPI_SHADER_USER_DATA_HS_6 0x2d12
1771#define mmSPI_SHADER_USER_DATA_HS_7 0x2d13
1772#define mmSPI_SHADER_USER_DATA_HS_8 0x2d14
1773#define mmSPI_SHADER_USER_DATA_HS_9 0x2d15
1774#define mmSPI_SHADER_USER_DATA_HS_10 0x2d16
1775#define mmSPI_SHADER_USER_DATA_HS_11 0x2d17
1776#define mmSPI_SHADER_USER_DATA_HS_12 0x2d18
1777#define mmSPI_SHADER_USER_DATA_HS_13 0x2d19
1778#define mmSPI_SHADER_USER_DATA_HS_14 0x2d1a
1779#define mmSPI_SHADER_USER_DATA_HS_15 0x2d1b
1780#define mmSPI_SHADER_PGM_RSRC2_LS_HS 0x2d3d
1781#define mmSPI_SHADER_TBA_LO_LS 0x2d40
1782#define mmSPI_SHADER_TBA_HI_LS 0x2d41
1783#define mmSPI_SHADER_TMA_LO_LS 0x2d42
1784#define mmSPI_SHADER_TMA_HI_LS 0x2d43
1785#define mmSPI_SHADER_PGM_LO_LS 0x2d48
1786#define mmSPI_SHADER_PGM_HI_LS 0x2d49
1787#define mmSPI_SHADER_PGM_RSRC1_LS 0x2d4a
1788#define mmSPI_SHADER_PGM_RSRC2_LS 0x2d4b
1789#define mmSPI_SHADER_PGM_RSRC3_LS 0x2d47
1790#define mmSPI_SHADER_USER_DATA_LS_0 0x2d4c
1791#define mmSPI_SHADER_USER_DATA_LS_1 0x2d4d
1792#define mmSPI_SHADER_USER_DATA_LS_2 0x2d4e
1793#define mmSPI_SHADER_USER_DATA_LS_3 0x2d4f
1794#define mmSPI_SHADER_USER_DATA_LS_4 0x2d50
1795#define mmSPI_SHADER_USER_DATA_LS_5 0x2d51
1796#define mmSPI_SHADER_USER_DATA_LS_6 0x2d52
1797#define mmSPI_SHADER_USER_DATA_LS_7 0x2d53
1798#define mmSPI_SHADER_USER_DATA_LS_8 0x2d54
1799#define mmSPI_SHADER_USER_DATA_LS_9 0x2d55
1800#define mmSPI_SHADER_USER_DATA_LS_10 0x2d56
1801#define mmSPI_SHADER_USER_DATA_LS_11 0x2d57
1802#define mmSPI_SHADER_USER_DATA_LS_12 0x2d58
1803#define mmSPI_SHADER_USER_DATA_LS_13 0x2d59
1804#define mmSPI_SHADER_USER_DATA_LS_14 0x2d5a
1805#define mmSPI_SHADER_USER_DATA_LS_15 0x2d5b
1806#define mmSQ_CONFIG 0x2300
1807#define mmSQC_CONFIG 0x2301
1808#define mmSQC_CACHES 0xc348
1809#define mmSQ_RANDOM_WAVE_PRI 0x2303
1810#define mmSQ_REG_CREDITS 0x2304
1811#define mmSQ_FIFO_SIZES 0x2305
1812#define mmSQ_INTERRUPT_AUTO_MASK 0x2314
1813#define mmSQ_INTERRUPT_MSG_CTRL 0x2315
1814#define mmSQ_PERFCOUNTER_CTRL 0xd9e0
1815#define mmSQ_PERFCOUNTER_MASK 0xd9e1
1816#define mmSQ_PERFCOUNTER_CTRL2 0xd9e2
1817#define mmCC_SQC_BANK_DISABLE 0x2307
1818#define mmUSER_SQC_BANK_DISABLE 0x2308
1819#define mmSQ_PERFCOUNTER0_LO 0xd1c0
1820#define mmSQ_PERFCOUNTER1_LO 0xd1c2
1821#define mmSQ_PERFCOUNTER2_LO 0xd1c4
1822#define mmSQ_PERFCOUNTER3_LO 0xd1c6
1823#define mmSQ_PERFCOUNTER4_LO 0xd1c8
1824#define mmSQ_PERFCOUNTER5_LO 0xd1ca
1825#define mmSQ_PERFCOUNTER6_LO 0xd1cc
1826#define mmSQ_PERFCOUNTER7_LO 0xd1ce
1827#define mmSQ_PERFCOUNTER8_LO 0xd1d0
1828#define mmSQ_PERFCOUNTER9_LO 0xd1d2
1829#define mmSQ_PERFCOUNTER10_LO 0xd1d4
1830#define mmSQ_PERFCOUNTER11_LO 0xd1d6
1831#define mmSQ_PERFCOUNTER12_LO 0xd1d8
1832#define mmSQ_PERFCOUNTER13_LO 0xd1da
1833#define mmSQ_PERFCOUNTER14_LO 0xd1dc
1834#define mmSQ_PERFCOUNTER15_LO 0xd1de
1835#define mmSQ_PERFCOUNTER0_HI 0xd1c1
1836#define mmSQ_PERFCOUNTER1_HI 0xd1c3
1837#define mmSQ_PERFCOUNTER2_HI 0xd1c5
1838#define mmSQ_PERFCOUNTER3_HI 0xd1c7
1839#define mmSQ_PERFCOUNTER4_HI 0xd1c9
1840#define mmSQ_PERFCOUNTER5_HI 0xd1cb
1841#define mmSQ_PERFCOUNTER6_HI 0xd1cd
1842#define mmSQ_PERFCOUNTER7_HI 0xd1cf
1843#define mmSQ_PERFCOUNTER8_HI 0xd1d1
1844#define mmSQ_PERFCOUNTER9_HI 0xd1d3
1845#define mmSQ_PERFCOUNTER10_HI 0xd1d5
1846#define mmSQ_PERFCOUNTER11_HI 0xd1d7
1847#define mmSQ_PERFCOUNTER12_HI 0xd1d9
1848#define mmSQ_PERFCOUNTER13_HI 0xd1db
1849#define mmSQ_PERFCOUNTER14_HI 0xd1dd
1850#define mmSQ_PERFCOUNTER15_HI 0xd1df
1851#define mmSQ_PERFCOUNTER0_SELECT 0xd9c0
1852#define mmSQ_PERFCOUNTER1_SELECT 0xd9c1
1853#define mmSQ_PERFCOUNTER2_SELECT 0xd9c2
1854#define mmSQ_PERFCOUNTER3_SELECT 0xd9c3
1855#define mmSQ_PERFCOUNTER4_SELECT 0xd9c4
1856#define mmSQ_PERFCOUNTER5_SELECT 0xd9c5
1857#define mmSQ_PERFCOUNTER6_SELECT 0xd9c6
1858#define mmSQ_PERFCOUNTER7_SELECT 0xd9c7
1859#define mmSQ_PERFCOUNTER8_SELECT 0xd9c8
1860#define mmSQ_PERFCOUNTER9_SELECT 0xd9c9
1861#define mmSQ_PERFCOUNTER10_SELECT 0xd9ca
1862#define mmSQ_PERFCOUNTER11_SELECT 0xd9cb
1863#define mmSQ_PERFCOUNTER12_SELECT 0xd9cc
1864#define mmSQ_PERFCOUNTER13_SELECT 0xd9cd
1865#define mmSQ_PERFCOUNTER14_SELECT 0xd9ce
1866#define mmSQ_PERFCOUNTER15_SELECT 0xd9cf
1867#define mmCGTT_SQ_CLK_CTRL 0xf08c
1868#define mmCGTT_SQG_CLK_CTRL 0xf08d
1869#define mmSQ_ALU_CLK_CTRL 0xf08e
1870#define mmSQ_TEX_CLK_CTRL 0xf08f
1871#define mmSQ_LDS_CLK_CTRL 0xf090
1872#define mmSQ_POWER_THROTTLE 0xf091
1873#define mmSQ_POWER_THROTTLE2 0xf092
1874#define mmSQ_TIME_HI 0x237c
1875#define mmSQ_TIME_LO 0x237d
1876#define mmSQ_THREAD_TRACE_BASE 0x2380
1877#define mmSQ_THREAD_TRACE_BASE2 0x2385
1878#define mmSQ_THREAD_TRACE_SIZE 0x2381
1879#define mmSQ_THREAD_TRACE_MASK 0x2382
1880#define mmSQ_THREAD_TRACE_USERDATA_0 0xc340
1881#define mmSQ_THREAD_TRACE_USERDATA_1 0xc341
1882#define mmSQ_THREAD_TRACE_USERDATA_2 0xc342
1883#define mmSQ_THREAD_TRACE_USERDATA_3 0xc343
1884#define mmSQ_THREAD_TRACE_MODE 0x238e
1885#define mmSQ_THREAD_TRACE_CTRL 0x238f
1886#define mmSQ_THREAD_TRACE_TOKEN_MASK 0x2383
1887#define mmSQ_THREAD_TRACE_TOKEN_MASK2 0x2386
1888#define mmSQ_THREAD_TRACE_PERF_MASK 0x2384
1889#define mmSQ_THREAD_TRACE_WPTR 0x238c
1890#define mmSQ_THREAD_TRACE_STATUS 0x238d
1891#define mmSQ_THREAD_TRACE_CNTR 0x2390
1892#define mmSQ_THREAD_TRACE_HIWATER 0x2392
1893#define mmSQ_LB_CTR_CTRL 0x2398
1894#define mmSQ_LB_DATA_ALU_CYCLES 0x2399
1895#define mmSQ_LB_DATA_TEX_CYCLES 0x239a
1896#define mmSQ_LB_DATA_ALU_STALLS 0x239b
1897#define mmSQ_LB_DATA_TEX_STALLS 0x239c
1898#define mmSQC_SECDED_CNT 0x23a0
1899#define mmSQ_SEC_CNT 0x23a1
1900#define mmSQ_DED_CNT 0x23a2
1901#define mmSQ_DED_INFO 0x23a3
1902#define mmSQ_BUF_RSRC_WORD0 0x23c0
1903#define mmSQ_BUF_RSRC_WORD1 0x23c1
1904#define mmSQ_BUF_RSRC_WORD2 0x23c2
1905#define mmSQ_BUF_RSRC_WORD3 0x23c3
1906#define mmSQ_IMG_RSRC_WORD0 0x23c4
1907#define mmSQ_IMG_RSRC_WORD1 0x23c5
1908#define mmSQ_IMG_RSRC_WORD2 0x23c6
1909#define mmSQ_IMG_RSRC_WORD3 0x23c7
1910#define mmSQ_IMG_RSRC_WORD4 0x23c8
1911#define mmSQ_IMG_RSRC_WORD5 0x23c9
1912#define mmSQ_IMG_RSRC_WORD6 0x23ca
1913#define mmSQ_IMG_RSRC_WORD7 0x23cb
1914#define mmSQ_IMG_SAMP_WORD0 0x23cc
1915#define mmSQ_IMG_SAMP_WORD1 0x23cd
1916#define mmSQ_IMG_SAMP_WORD2 0x23ce
1917#define mmSQ_IMG_SAMP_WORD3 0x23cf
1918#define mmSQ_FLAT_SCRATCH_WORD0 0x23d0
1919#define mmSQ_FLAT_SCRATCH_WORD1 0x23d1
1920#define mmSQ_IND_INDEX 0x2378
1921#define mmSQ_IND_CMD 0x237a
1922#define mmSQ_CMD 0x237b
1923#define mmSQ_IND_DATA 0x2379
1924#define mmSQ_REG_TIMESTAMP 0x2374
1925#define mmSQ_CMD_TIMESTAMP 0x2375
1926#define mmSQ_HV_VMID_CTRL 0xf840
1927#define ixSQ_WAVE_INST_DW0 0x1a
1928#define ixSQ_WAVE_INST_DW1 0x1b
1929#define ixSQ_WAVE_PC_LO 0x18
1930#define ixSQ_WAVE_PC_HI 0x19
1931#define ixSQ_WAVE_IB_DBG0 0x1c
1932#define ixSQ_WAVE_EXEC_LO 0x27e
1933#define ixSQ_WAVE_EXEC_HI 0x27f
1934#define ixSQ_WAVE_STATUS 0x12
1935#define ixSQ_WAVE_MODE 0x11
1936#define ixSQ_WAVE_TRAPSTS 0x13
1937#define ixSQ_WAVE_HW_ID 0x14
1938#define ixSQ_WAVE_GPR_ALLOC 0x15
1939#define ixSQ_WAVE_LDS_ALLOC 0x16
1940#define ixSQ_WAVE_IB_STS 0x17
1941#define ixSQ_WAVE_M0 0x27c
1942#define ixSQ_WAVE_TBA_LO 0x26c
1943#define ixSQ_WAVE_TBA_HI 0x26d
1944#define ixSQ_WAVE_TMA_LO 0x26e
1945#define ixSQ_WAVE_TMA_HI 0x26f
1946#define ixSQ_WAVE_TTMP0 0x270
1947#define ixSQ_WAVE_TTMP1 0x271
1948#define ixSQ_WAVE_TTMP2 0x272
1949#define ixSQ_WAVE_TTMP3 0x273
1950#define ixSQ_WAVE_TTMP4 0x274
1951#define ixSQ_WAVE_TTMP5 0x275
1952#define ixSQ_WAVE_TTMP6 0x276
1953#define ixSQ_WAVE_TTMP7 0x277
1954#define ixSQ_WAVE_TTMP8 0x278
1955#define ixSQ_WAVE_TTMP9 0x279
1956#define ixSQ_WAVE_TTMP10 0x27a
1957#define ixSQ_WAVE_TTMP11 0x27b
1958#define mmSQ_DEBUG_STS_GLOBAL 0x2309
1959#define mmSQ_DEBUG_STS_GLOBAL2 0x2310
1960#define mmSQ_DEBUG_STS_GLOBAL3 0x2311
1961#define ixSQ_DEBUG_STS_LOCAL 0x8
1962#define ixSQ_DEBUG_CTRL_LOCAL 0x9
1963#define mmSH_MEM_BASES 0x230a
1964#define mmSH_MEM_APE1_BASE 0x230b
1965#define mmSH_MEM_APE1_LIMIT 0x230c
1966#define mmSH_MEM_CONFIG 0x230d
1967#define mmSQC_POLICY 0x230e
1968#define mmSQC_VOLATILE 0x230f
1969#define mmSQ_THREAD_TRACE_WORD_CMN 0x23b0
1970#define mmSQ_THREAD_TRACE_WORD_INST 0x23b0
1971#define mmSQ_THREAD_TRACE_WORD_INST_PC_1_OF_2 0x23b0
1972#define mmSQ_THREAD_TRACE_WORD_INST_PC_2_OF_2 0x23b1
1973#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2 0x23b0
1974#define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2 0x23b1
1975#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2 0x23b0
1976#define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2 0x23b1
1977#define mmSQ_THREAD_TRACE_WORD_WAVE 0x23b0
1978#define mmSQ_THREAD_TRACE_WORD_MISC 0x23b0
1979#define mmSQ_THREAD_TRACE_WORD_WAVE_START 0x23b0
1980#define mmSQ_THREAD_TRACE_WORD_REG_1_OF_2 0x23b0
1981#define mmSQ_THREAD_TRACE_WORD_REG_2_OF_2 0x23b0
1982#define mmSQ_THREAD_TRACE_WORD_REG_CS_1_OF_2 0x23b0
1983#define mmSQ_THREAD_TRACE_WORD_REG_CS_2_OF_2 0x23b0
1984#define mmSQ_THREAD_TRACE_WORD_EVENT 0x23b0
1985#define mmSQ_THREAD_TRACE_WORD_ISSUE 0x23b0
1986#define mmSQ_THREAD_TRACE_WORD_PERF_1_OF_2 0x23b0
1987#define mmSQ_THREAD_TRACE_WORD_PERF_2_OF_2 0x23b1
1988#define ixSQ_INTERRUPT_WORD_CMN 0x20c0
1989#define ixSQ_INTERRUPT_WORD_AUTO 0x20c0
1990#define ixSQ_INTERRUPT_WORD_WAVE 0x20c0
1991#define mmSQ_SOP2 0x237f
1992#define mmSQ_VOP1 0x237f
1993#define mmSQ_MTBUF_1 0x237f
1994#define mmSQ_EXP_1 0x237f
1995#define mmSQ_MUBUF_1 0x237f
1996#define mmSQ_INST 0x237f
1997#define mmSQ_EXP_0 0x237f
1998#define mmSQ_MUBUF_0 0x237f
1999#define mmSQ_VOP3_0 0x237f
2000#define mmSQ_VOP2 0x237f
2001#define mmSQ_MTBUF_0 0x237f
2002#define mmSQ_SOPP 0x237f
2003#define mmSQ_FLAT_0 0x237f
2004#define mmSQ_VOP3_0_SDST_ENC 0x237f
2005#define mmSQ_MIMG_1 0x237f
2006#define mmSQ_SMRD 0x237f
2007#define mmSQ_SOP1 0x237f
2008#define mmSQ_SOPC 0x237f
2009#define mmSQ_FLAT_1 0x237f
2010#define mmSQ_DS_1 0x237f
2011#define mmSQ_VOP3_1 0x237f
2012#define mmSQ_MIMG_0 0x237f
2013#define mmSQ_SOPK 0x237f
2014#define mmSQ_DS_0 0x237f
2015#define mmSQ_VOPC 0x237f
2016#define mmSQ_VINTRP 0x237f
2017#define mmCGTT_SX_CLK_CTRL0 0xf094
2018#define mmCGTT_SX_CLK_CTRL1 0xf095
2019#define mmCGTT_SX_CLK_CTRL2 0xf096
2020#define mmCGTT_SX_CLK_CTRL3 0xf097
2021#define mmCGTT_SX_CLK_CTRL4 0xf098
2022#define mmSX_DEBUG_BUSY 0x2414
2023#define mmSX_DEBUG_BUSY_2 0x2415
2024#define mmSX_DEBUG_BUSY_3 0x2416
2025#define mmSX_DEBUG_BUSY_4 0x2417
2026#define mmSX_DEBUG_1 0x2418
2027#define mmSX_PERFCOUNTER0_SELECT 0xda40
2028#define mmSX_PERFCOUNTER1_SELECT 0xda41
2029#define mmSX_PERFCOUNTER2_SELECT 0xda42
2030#define mmSX_PERFCOUNTER3_SELECT 0xda43
2031#define mmSX_PERFCOUNTER0_SELECT1 0xda44
2032#define mmSX_PERFCOUNTER1_SELECT1 0xda45
2033#define mmSX_PERFCOUNTER0_LO 0xd240
2034#define mmSX_PERFCOUNTER0_HI 0xd241
2035#define mmSX_PERFCOUNTER1_LO 0xd242
2036#define mmSX_PERFCOUNTER1_HI 0xd243
2037#define mmSX_PERFCOUNTER2_LO 0xd244
2038#define mmSX_PERFCOUNTER2_HI 0xd245
2039#define mmSX_PERFCOUNTER3_LO 0xd246
2040#define mmSX_PERFCOUNTER3_HI 0xd247
2041#define mmTCC_CTRL 0x2b80
2042#define mmTCC_EDC_COUNTER 0x2b82
2043#define mmTCC_REDUNDANCY 0x2b83
2044#define mmTCC_CGTT_SCLK_CTRL 0xf0ac
2045#define mmTCA_CGTT_SCLK_CTRL 0xf0ad
2046#define mmTCS_CGTT_SCLK_CTRL 0xf0ae
2047#define mmTCC_PERFCOUNTER0_SELECT 0xdb80
2048#define mmTCC_PERFCOUNTER1_SELECT 0xdb82
2049#define mmTCC_PERFCOUNTER0_SELECT1 0xdb81
2050#define mmTCC_PERFCOUNTER1_SELECT1 0xdb83
2051#define mmTCC_PERFCOUNTER2_SELECT 0xdb84
2052#define mmTCC_PERFCOUNTER3_SELECT 0xdb85
2053#define mmTCC_PERFCOUNTER0_LO 0xd380
2054#define mmTCC_PERFCOUNTER1_LO 0xd382
2055#define mmTCC_PERFCOUNTER2_LO 0xd384
2056#define mmTCC_PERFCOUNTER3_LO 0xd386
2057#define mmTCC_PERFCOUNTER0_HI 0xd381
2058#define mmTCC_PERFCOUNTER1_HI 0xd383
2059#define mmTCC_PERFCOUNTER2_HI 0xd385
2060#define mmTCC_PERFCOUNTER3_HI 0xd387
2061#define mmTCA_CTRL 0x2bc0
2062#define mmTCA_PERFCOUNTER0_SELECT 0xdb90
2063#define mmTCA_PERFCOUNTER1_SELECT 0xdb92
2064#define mmTCA_PERFCOUNTER0_SELECT1 0xdb91
2065#define mmTCA_PERFCOUNTER1_SELECT1 0xdb93
2066#define mmTCA_PERFCOUNTER2_SELECT 0xdb94
2067#define mmTCA_PERFCOUNTER3_SELECT 0xdb95
2068#define mmTCA_PERFCOUNTER0_LO 0xd390
2069#define mmTCA_PERFCOUNTER1_LO 0xd392
2070#define mmTCA_PERFCOUNTER2_LO 0xd394
2071#define mmTCA_PERFCOUNTER3_LO 0xd396
2072#define mmTCA_PERFCOUNTER0_HI 0xd391
2073#define mmTCA_PERFCOUNTER1_HI 0xd393
2074#define mmTCA_PERFCOUNTER2_HI 0xd395
2075#define mmTCA_PERFCOUNTER3_HI 0xd397
2076#define mmTCS_CTRL 0x2be0
2077#define mmTCS_PERFCOUNTER0_SELECT 0xdba0
2078#define mmTCS_PERFCOUNTER0_SELECT1 0xdba1
2079#define mmTCS_PERFCOUNTER1_SELECT 0xdba2
2080#define mmTCS_PERFCOUNTER2_SELECT 0xdba3
2081#define mmTCS_PERFCOUNTER3_SELECT 0xdba4
2082#define mmTCS_PERFCOUNTER0_LO 0xd3a0
2083#define mmTCS_PERFCOUNTER1_LO 0xd3a2
2084#define mmTCS_PERFCOUNTER2_LO 0xd3a4
2085#define mmTCS_PERFCOUNTER3_LO 0xd3a6
2086#define mmTCS_PERFCOUNTER0_HI 0xd3a1
2087#define mmTCS_PERFCOUNTER1_HI 0xd3a3
2088#define mmTCS_PERFCOUNTER2_HI 0xd3a5
2089#define mmTCS_PERFCOUNTER3_HI 0xd3a7
2090#define mmTA_BC_BASE_ADDR 0xa020
2091#define mmTA_BC_BASE_ADDR_HI 0xa021
2092#define mmTD_CNTL 0x2525
2093#define mmTD_STATUS 0x2526
2094#define mmTD_DEBUG_INDEX 0x2528
2095#define mmTD_DEBUG_DATA 0x2529
2096#define mmTD_PERFCOUNTER0_SELECT 0xdb00
2097#define mmTD_PERFCOUNTER1_SELECT 0xdb02
2098#define mmTD_PERFCOUNTER0_SELECT1 0xdb01
2099#define mmTD_PERFCOUNTER0_LO 0xd300
2100#define mmTD_PERFCOUNTER1_LO 0xd302
2101#define mmTD_PERFCOUNTER0_HI 0xd301
2102#define mmTD_PERFCOUNTER1_HI 0xd303
2103#define mmTD_SCRATCH 0x2533
2104#define mmTA_CNTL 0x2541
2105#define mmTA_CNTL_AUX 0x2542
2106#define mmTA_RESERVED_010C 0x2543
2107#define mmTA_CS_BC_BASE_ADDR 0xc380
2108#define mmTA_CS_BC_BASE_ADDR_HI 0xc381
2109#define mmTA_STATUS 0x2548
2110#define mmTA_DEBUG_INDEX 0x254c
2111#define mmTA_DEBUG_DATA 0x254d
2112#define mmTA_PERFCOUNTER0_SELECT 0xdac0
2113#define mmTA_PERFCOUNTER1_SELECT 0xdac2
2114#define mmTA_PERFCOUNTER0_SELECT1 0xdac1
2115#define mmTA_PERFCOUNTER0_LO 0xd2c0
2116#define mmTA_PERFCOUNTER1_LO 0xd2c2
2117#define mmTA_PERFCOUNTER0_HI 0xd2c1
2118#define mmTA_PERFCOUNTER1_HI 0xd2c3
2119#define mmTA_SCRATCH 0x2564
2120#define mmSH_HIDDEN_PRIVATE_BASE_VMID 0x2580
2121#define mmSH_STATIC_MEM_CONFIG 0x2581
2122#define mmTCP_INVALIDATE 0x2b00
2123#define mmTCP_STATUS 0x2b01
2124#define mmTCP_CNTL 0x2b02
2125#define mmTCP_CHAN_STEER_LO 0x2b03
2126#define mmTCP_CHAN_STEER_HI 0x2b04
2127#define mmTCP_ADDR_CONFIG 0x2b05
2128#define mmTCP_CREDIT 0x2b06
2129#define mmTCP_PERFCOUNTER0_SELECT 0xdb40
2130#define mmTCP_PERFCOUNTER1_SELECT 0xdb42
2131#define mmTCP_PERFCOUNTER0_SELECT1 0xdb41
2132#define mmTCP_PERFCOUNTER1_SELECT1 0xdb43
2133#define mmTCP_PERFCOUNTER2_SELECT 0xdb44
2134#define mmTCP_PERFCOUNTER3_SELECT 0xdb45
2135#define mmTCP_PERFCOUNTER0_LO 0xd340
2136#define mmTCP_PERFCOUNTER1_LO 0xd342
2137#define mmTCP_PERFCOUNTER2_LO 0xd344
2138#define mmTCP_PERFCOUNTER3_LO 0xd346
2139#define mmTCP_PERFCOUNTER0_HI 0xd341
2140#define mmTCP_PERFCOUNTER1_HI 0xd343
2141#define mmTCP_PERFCOUNTER2_HI 0xd345
2142#define mmTCP_PERFCOUNTER3_HI 0xd347
2143#define mmTCP_BUFFER_ADDR_HASH_CNTL 0x2b16
2144#define mmTCP_EDC_COUNTER 0x2b17
2145#define mmTC_CFG_L1_LOAD_POLICY0 0x2b1a
2146#define mmTC_CFG_L1_LOAD_POLICY1 0x2b1b
2147#define mmTC_CFG_L1_STORE_POLICY 0x2b1c
2148#define mmTC_CFG_L2_LOAD_POLICY0 0x2b1d
2149#define mmTC_CFG_L2_LOAD_POLICY1 0x2b1e
2150#define mmTC_CFG_L2_STORE_POLICY0 0x2b1f
2151#define mmTC_CFG_L2_STORE_POLICY1 0x2b20
2152#define mmTC_CFG_L2_ATOMIC_POLICY 0x2b21
2153#define mmTC_CFG_L1_VOLATILE 0x2b22
2154#define mmTC_CFG_L2_VOLATILE 0x2b23
2155#define mmTCP_WATCH0_ADDR_H 0x32a0
2156#define mmTCP_WATCH1_ADDR_H 0x32a3
2157#define mmTCP_WATCH2_ADDR_H 0x32a6
2158#define mmTCP_WATCH3_ADDR_H 0x32a9
2159#define mmTCP_WATCH0_ADDR_L 0x32a1
2160#define mmTCP_WATCH1_ADDR_L 0x32a4
2161#define mmTCP_WATCH2_ADDR_L 0x32a7
2162#define mmTCP_WATCH3_ADDR_L 0x32aa
2163#define mmTCP_WATCH0_CNTL 0x32a2
2164#define mmTCP_WATCH1_CNTL 0x32a5
2165#define mmTCP_WATCH2_CNTL 0x32a8
2166#define mmTCP_WATCH3_CNTL 0x32ab
2167#define mmTD_CGTT_CTRL 0xf09c
2168#define mmTA_CGTT_CTRL 0xf09d
2169#define mmCGTT_TCP_CLK_CTRL 0xf09e
2170#define mmCGTT_TCI_CLK_CTRL 0xf09f
2171#define mmTCI_STATUS 0x2b61
2172#define mmTCI_CNTL_1 0x2b62
2173#define mmTCI_CNTL_2 0x2b63
2174#define mmGDS_CONFIG 0x25c0
2175#define mmGDS_CNTL_STATUS 0x25c1
2176#define mmGDS_ENHANCE2 0x25c2
2177#define mmGDS_PROTECTION_FAULT 0x25c3
2178#define mmGDS_VM_PROTECTION_FAULT 0x25c4
2179#define mmGDS_SECDED_CNT 0x25c5
2180#define mmGDS_GRBM_SECDED_CNT 0x25c6
2181#define mmGDS_OA_DED 0x25c7
2182#define mmGDS_DEBUG_CNTL 0x25c8
2183#define mmGDS_DEBUG_DATA 0x25c9
2184#define mmCGTT_GDS_CLK_CTRL 0xf0a0
2185#define mmGDS_RD_ADDR 0xc400
2186#define mmGDS_RD_DATA 0xc401
2187#define mmGDS_RD_BURST_ADDR 0xc402
2188#define mmGDS_RD_BURST_COUNT 0xc403
2189#define mmGDS_RD_BURST_DATA 0xc404
2190#define mmGDS_WR_ADDR 0xc405
2191#define mmGDS_WR_DATA 0xc406
2192#define mmGDS_WR_BURST_ADDR 0xc407
2193#define mmGDS_WR_BURST_DATA 0xc408
2194#define mmGDS_WRITE_COMPLETE 0xc409
2195#define mmGDS_ATOM_CNTL 0xc40a
2196#define mmGDS_ATOM_COMPLETE 0xc40b
2197#define mmGDS_ATOM_BASE 0xc40c
2198#define mmGDS_ATOM_SIZE 0xc40d
2199#define mmGDS_ATOM_OFFSET0 0xc40e
2200#define mmGDS_ATOM_OFFSET1 0xc40f
2201#define mmGDS_ATOM_DST 0xc410
2202#define mmGDS_ATOM_OP 0xc411
2203#define mmGDS_ATOM_SRC0 0xc412
2204#define mmGDS_ATOM_SRC0_U 0xc413
2205#define mmGDS_ATOM_SRC1 0xc414
2206#define mmGDS_ATOM_SRC1_U 0xc415
2207#define mmGDS_ATOM_READ0 0xc416
2208#define mmGDS_ATOM_READ0_U 0xc417
2209#define mmGDS_ATOM_READ1 0xc418
2210#define mmGDS_ATOM_READ1_U 0xc419
2211#define mmGDS_GWS_RESOURCE_CNTL 0xc41a
2212#define mmGDS_GWS_RESOURCE 0xc41b
2213#define mmGDS_GWS_RESOURCE_CNT 0xc41c
2214#define mmGDS_OA_CNTL 0xc41d
2215#define mmGDS_OA_COUNTER 0xc41e
2216#define mmGDS_OA_ADDRESS 0xc41f
2217#define mmGDS_OA_INCDEC 0xc420
2218#define mmGDS_OA_RING_SIZE 0xc421
2219#define ixGDS_DEBUG_REG0 0x0
2220#define ixGDS_DEBUG_REG1 0x1
2221#define ixGDS_DEBUG_REG2 0x2
2222#define ixGDS_DEBUG_REG3 0x3
2223#define ixGDS_DEBUG_REG4 0x4
2224#define ixGDS_DEBUG_REG5 0x5
2225#define ixGDS_DEBUG_REG6 0x6
2226#define mmGDS_PERFCOUNTER0_SELECT 0xda80
2227#define mmGDS_PERFCOUNTER1_SELECT 0xda81
2228#define mmGDS_PERFCOUNTER2_SELECT 0xda82
2229#define mmGDS_PERFCOUNTER3_SELECT 0xda83
2230#define mmGDS_PERFCOUNTER0_LO 0xd280
2231#define mmGDS_PERFCOUNTER1_LO 0xd282
2232#define mmGDS_PERFCOUNTER2_LO 0xd284
2233#define mmGDS_PERFCOUNTER3_LO 0xd286
2234#define mmGDS_PERFCOUNTER0_HI 0xd281
2235#define mmGDS_PERFCOUNTER1_HI 0xd283
2236#define mmGDS_PERFCOUNTER2_HI 0xd285
2237#define mmGDS_PERFCOUNTER3_HI 0xd287
2238#define mmGDS_PERFCOUNTER0_SELECT1 0xda84
2239#define mmGDS_VMID0_BASE 0x3300
2240#define mmGDS_VMID1_BASE 0x3302
2241#define mmGDS_VMID2_BASE 0x3304
2242#define mmGDS_VMID3_BASE 0x3306
2243#define mmGDS_VMID4_BASE 0x3308
2244#define mmGDS_VMID5_BASE 0x330a
2245#define mmGDS_VMID6_BASE 0x330c
2246#define mmGDS_VMID7_BASE 0x330e
2247#define mmGDS_VMID8_BASE 0x3310
2248#define mmGDS_VMID9_BASE 0x3312
2249#define mmGDS_VMID10_BASE 0x3314
2250#define mmGDS_VMID11_BASE 0x3316
2251#define mmGDS_VMID12_BASE 0x3318
2252#define mmGDS_VMID13_BASE 0x331a
2253#define mmGDS_VMID14_BASE 0x331c
2254#define mmGDS_VMID15_BASE 0x331e
2255#define mmGDS_VMID0_SIZE 0x3301
2256#define mmGDS_VMID1_SIZE 0x3303
2257#define mmGDS_VMID2_SIZE 0x3305
2258#define mmGDS_VMID3_SIZE 0x3307
2259#define mmGDS_VMID4_SIZE 0x3309
2260#define mmGDS_VMID5_SIZE 0x330b
2261#define mmGDS_VMID6_SIZE 0x330d
2262#define mmGDS_VMID7_SIZE 0x330f
2263#define mmGDS_VMID8_SIZE 0x3311
2264#define mmGDS_VMID9_SIZE 0x3313
2265#define mmGDS_VMID10_SIZE 0x3315
2266#define mmGDS_VMID11_SIZE 0x3317
2267#define mmGDS_VMID12_SIZE 0x3319
2268#define mmGDS_VMID13_SIZE 0x331b
2269#define mmGDS_VMID14_SIZE 0x331d
2270#define mmGDS_VMID15_SIZE 0x331f
2271#define mmGDS_GWS_VMID0 0x3320
2272#define mmGDS_GWS_VMID1 0x3321
2273#define mmGDS_GWS_VMID2 0x3322
2274#define mmGDS_GWS_VMID3 0x3323
2275#define mmGDS_GWS_VMID4 0x3324
2276#define mmGDS_GWS_VMID5 0x3325
2277#define mmGDS_GWS_VMID6 0x3326
2278#define mmGDS_GWS_VMID7 0x3327
2279#define mmGDS_GWS_VMID8 0x3328
2280#define mmGDS_GWS_VMID9 0x3329
2281#define mmGDS_GWS_VMID10 0x332a
2282#define mmGDS_GWS_VMID11 0x332b
2283#define mmGDS_GWS_VMID12 0x332c
2284#define mmGDS_GWS_VMID13 0x332d
2285#define mmGDS_GWS_VMID14 0x332e
2286#define mmGDS_GWS_VMID15 0x332f
2287#define mmGDS_OA_VMID0 0x3330
2288#define mmGDS_OA_VMID1 0x3331
2289#define mmGDS_OA_VMID2 0x3332
2290#define mmGDS_OA_VMID3 0x3333
2291#define mmGDS_OA_VMID4 0x3334
2292#define mmGDS_OA_VMID5 0x3335
2293#define mmGDS_OA_VMID6 0x3336
2294#define mmGDS_OA_VMID7 0x3337
2295#define mmGDS_OA_VMID8 0x3338
2296#define mmGDS_OA_VMID9 0x3339
2297#define mmGDS_OA_VMID10 0x333a
2298#define mmGDS_OA_VMID11 0x333b
2299#define mmGDS_OA_VMID12 0x333c
2300#define mmGDS_OA_VMID13 0x333d
2301#define mmGDS_OA_VMID14 0x333e
2302#define mmGDS_OA_VMID15 0x333f
2303#define mmGDS_GWS_RESET0 0x3344
2304#define mmGDS_GWS_RESET1 0x3345
2305#define mmGDS_GWS_RESOURCE_RESET 0x3346
2306#define mmGDS_COMPUTE_MAX_WAVE_ID 0x3348
2307#define mmGDS_OA_RESET_MASK 0x3349
2308#define mmGDS_OA_RESET 0x334a
2309#define mmGDS_ENHANCE 0x334b
2310#define mmGDS_OA_CGPG_RESTORE 0x334c
2311#define mmCS_COPY_STATE 0xa1f3
2312#define mmGFX_COPY_STATE 0xa1f4
2313#define mmVGT_DRAW_INITIATOR 0xa1fc
2314#define mmVGT_EVENT_INITIATOR 0xa2a4
2315#define mmVGT_EVENT_ADDRESS_REG 0xa1fe
2316#define mmVGT_DMA_BASE_HI 0xa1f9
2317#define mmVGT_DMA_BASE 0xa1fa
2318#define mmVGT_DMA_INDEX_TYPE 0xa29f
2319#define mmVGT_DMA_NUM_INSTANCES 0xa2a2
2320#define mmIA_ENHANCE 0xa29c
2321#define mmVGT_DMA_SIZE 0xa29d
2322#define mmVGT_DMA_MAX_SIZE 0xa29e
2323#define mmVGT_DMA_PRIMITIVE_TYPE 0x2271
2324#define mmVGT_DMA_CONTROL 0x2272
2325#define mmVGT_IMMED_DATA 0xa1fd
2326#define mmVGT_INDEX_TYPE 0xc243
2327#define mmVGT_NUM_INDICES 0xc24c
2328#define mmVGT_NUM_INSTANCES 0xc24d
2329#define mmVGT_PRIMITIVE_TYPE 0xc242
2330#define mmVGT_PRIMITIVEID_EN 0xa2a1
2331#define mmVGT_PRIMITIVEID_RESET 0xa2a3
2332#define mmVGT_VTX_CNT_EN 0xa2ae
2333#define mmVGT_REUSE_OFF 0xa2ad
2334#define mmVGT_INSTANCE_STEP_RATE_0 0xa2a8
2335#define mmVGT_INSTANCE_STEP_RATE_1 0xa2a9
2336#define mmVGT_MAX_VTX_INDX 0xa100
2337#define mmVGT_MIN_VTX_INDX 0xa101
2338#define mmVGT_INDX_OFFSET 0xa102
2339#define mmVGT_VERTEX_REUSE_BLOCK_CNTL 0xa316
2340#define mmVGT_OUT_DEALLOC_CNTL 0xa317
2341#define mmVGT_MULTI_PRIM_IB_RESET_INDX 0xa103
2342#define mmVGT_MULTI_PRIM_IB_RESET_EN 0xa2a5
2343#define mmVGT_ENHANCE 0xa294
2344#define mmVGT_OUTPUT_PATH_CNTL 0xa284
2345#define mmVGT_HOS_CNTL 0xa285
2346#define mmVGT_HOS_MAX_TESS_LEVEL 0xa286
2347#define mmVGT_HOS_MIN_TESS_LEVEL 0xa287
2348#define mmVGT_HOS_REUSE_DEPTH 0xa288
2349#define mmVGT_GROUP_PRIM_TYPE 0xa289
2350#define mmVGT_GROUP_FIRST_DECR 0xa28a
2351#define mmVGT_GROUP_DECR 0xa28b
2352#define mmVGT_GROUP_VECT_0_CNTL 0xa28c
2353#define mmVGT_GROUP_VECT_1_CNTL 0xa28d
2354#define mmVGT_GROUP_VECT_0_FMT_CNTL 0xa28e
2355#define mmVGT_GROUP_VECT_1_FMT_CNTL 0xa28f
2356#define mmVGT_VTX_VECT_EJECT_REG 0x222c
2357#define mmVGT_DMA_DATA_FIFO_DEPTH 0x222d
2358#define mmVGT_DMA_REQ_FIFO_DEPTH 0x222e
2359#define mmVGT_DRAW_INIT_FIFO_DEPTH 0x222f
2360#define mmVGT_LAST_COPY_STATE 0x2230
2361#define mmCC_GC_SHADER_ARRAY_CONFIG 0x226f
2362#define mmGC_USER_SHADER_ARRAY_CONFIG 0x2270
2363#define mmVGT_GS_MODE 0xa290
2364#define mmVGT_GS_ONCHIP_CNTL 0xa291
2365#define mmVGT_GS_OUT_PRIM_TYPE 0xa29b
2366#define mmVGT_CACHE_INVALIDATION 0x2231
2367#define mmVGT_RESET_DEBUG 0x2232
2368#define mmVGT_STRMOUT_DELAY 0x2233
2369#define mmVGT_FIFO_DEPTHS 0x2234
2370#define mmVGT_GS_PER_ES 0xa295
2371#define mmVGT_ES_PER_GS 0xa296
2372#define mmVGT_GS_PER_VS 0xa297
2373#define mmVGT_GS_VERTEX_REUSE 0x2235
2374#define mmVGT_MC_LAT_CNTL 0x2236
2375#define mmIA_CNTL_STATUS 0x2237
2376#define mmVGT_STRMOUT_CONFIG 0xa2e5
2377#define mmVGT_STRMOUT_BUFFER_SIZE_0 0xa2b4
2378#define mmVGT_STRMOUT_BUFFER_SIZE_1 0xa2b8
2379#define mmVGT_STRMOUT_BUFFER_SIZE_2 0xa2bc
2380#define mmVGT_STRMOUT_BUFFER_SIZE_3 0xa2c0
2381#define mmVGT_STRMOUT_BUFFER_OFFSET_0 0xa2b7
2382#define mmVGT_STRMOUT_BUFFER_OFFSET_1 0xa2bb
2383#define mmVGT_STRMOUT_BUFFER_OFFSET_2 0xa2bf
2384#define mmVGT_STRMOUT_BUFFER_OFFSET_3 0xa2c3
2385#define mmVGT_STRMOUT_VTX_STRIDE_0 0xa2b5
2386#define mmVGT_STRMOUT_VTX_STRIDE_1 0xa2b9
2387#define mmVGT_STRMOUT_VTX_STRIDE_2 0xa2bd
2388#define mmVGT_STRMOUT_VTX_STRIDE_3 0xa2c1
2389#define mmVGT_STRMOUT_BUFFER_CONFIG 0xa2e6
2390#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_0 0xc244
2391#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_1 0xc245
2392#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_2 0xc246
2393#define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_3 0xc247
2394#define mmVGT_STRMOUT_DRAW_OPAQUE_OFFSET 0xa2ca
2395#define mmVGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE 0xa2cb
2396#define mmVGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE 0xa2cc
2397#define mmVGT_GS_MAX_VERT_OUT 0xa2ce
2398#define mmIA_VMID_OVERRIDE 0x2260
2399#define mmVGT_SHADER_STAGES_EN 0xa2d5
2400#define mmVGT_DISPATCH_DRAW_INDEX 0xa2dd
2401#define mmVGT_LS_HS_CONFIG 0xa2d6
2402#define mmVGT_DMA_LS_HS_CONFIG 0x2273
2403#define mmVGT_TF_PARAM 0xa2db
2404#define mmVGT_TF_RING_SIZE 0xc24e
2405#define mmVGT_SYS_CONFIG 0x2263
2406#define mmVGT_HS_OFFCHIP_PARAM 0xc24f
2407#define mmVGT_TF_MEMORY_BASE 0xc250
2408#define mmVGT_GS_INSTANCE_CNT 0xa2e4
2409#define mmIA_MULTI_VGT_PARAM 0xa2aa
2410#define mmVGT_VS_MAX_WAVE_ID 0x2268
2411#define mmVGT_ESGS_RING_SIZE 0xc240
2412#define mmVGT_GSVS_RING_SIZE 0xc241
2413#define mmVGT_GSVS_RING_OFFSET_1 0xa298
2414#define mmVGT_GSVS_RING_OFFSET_2 0xa299
2415#define mmVGT_GSVS_RING_OFFSET_3 0xa29a
2416#define mmVGT_ESGS_RING_ITEMSIZE 0xa2ab
2417#define mmVGT_GSVS_RING_ITEMSIZE 0xa2ac
2418#define mmVGT_GS_VERT_ITEMSIZE 0xa2d7
2419#define mmVGT_GS_VERT_ITEMSIZE_1 0xa2d8
2420#define mmVGT_GS_VERT_ITEMSIZE_2 0xa2d9
2421#define mmVGT_GS_VERT_ITEMSIZE_3 0xa2da
2422#define mmWD_CNTL_STATUS 0x223f
2423#define mmWD_ENHANCE 0xa2a0
2424#define mmGFX_PIPE_CONTROL 0x226d
2425#define mmGFX_PIPE_PRIORITY 0xf87f
2426#define mmCGTT_VGT_CLK_CTRL 0xf084
2427#define mmCGTT_IA_CLK_CTRL 0xf085
2428#define mmCGTT_WD_CLK_CTRL 0xf086
2429#define mmVGT_DEBUG_CNTL 0x2238
2430#define mmVGT_DEBUG_DATA 0x2239
2431#define mmIA_DEBUG_CNTL 0x223a
2432#define mmIA_DEBUG_DATA 0x223b
2433#define mmVGT_CNTL_STATUS 0x223c
2434#define mmWD_DEBUG_CNTL 0x223d
2435#define mmWD_DEBUG_DATA 0x223e
2436#define mmCC_GC_PRIM_CONFIG 0x2240
2437#define mmGC_USER_PRIM_CONFIG 0x2241
2438#define ixWD_DEBUG_REG0 0x0
2439#define ixWD_DEBUG_REG1 0x1
2440#define ixWD_DEBUG_REG2 0x2
2441#define ixWD_DEBUG_REG3 0x3
2442#define ixWD_DEBUG_REG4 0x4
2443#define ixWD_DEBUG_REG5 0x5
2444#define ixIA_DEBUG_REG0 0x0
2445#define ixIA_DEBUG_REG1 0x1
2446#define ixIA_DEBUG_REG2 0x2
2447#define ixIA_DEBUG_REG3 0x3
2448#define ixIA_DEBUG_REG4 0x4
2449#define ixIA_DEBUG_REG5 0x5
2450#define ixIA_DEBUG_REG6 0x6
2451#define ixIA_DEBUG_REG7 0x7
2452#define ixIA_DEBUG_REG8 0x8
2453#define ixIA_DEBUG_REG9 0x9
2454#define ixVGT_DEBUG_REG0 0x0
2455#define ixVGT_DEBUG_REG1 0x1
2456#define ixVGT_DEBUG_REG2 0x1e
2457#define ixVGT_DEBUG_REG3 0x1f
2458#define ixVGT_DEBUG_REG4 0x20
2459#define ixVGT_DEBUG_REG5 0x21
2460#define ixVGT_DEBUG_REG6 0x22
2461#define ixVGT_DEBUG_REG7 0x23
2462#define ixVGT_DEBUG_REG8 0x8
2463#define ixVGT_DEBUG_REG9 0x9
2464#define ixVGT_DEBUG_REG10 0xa
2465#define ixVGT_DEBUG_REG11 0xb
2466#define ixVGT_DEBUG_REG12 0xc
2467#define ixVGT_DEBUG_REG13 0xd
2468#define ixVGT_DEBUG_REG14 0xe
2469#define ixVGT_DEBUG_REG15 0xf
2470#define ixVGT_DEBUG_REG16 0x10
2471#define ixVGT_DEBUG_REG17 0x11
2472#define ixVGT_DEBUG_REG18 0x7
2473#define ixVGT_DEBUG_REG19 0x13
2474#define ixVGT_DEBUG_REG20 0x14
2475#define ixVGT_DEBUG_REG21 0x15
2476#define ixVGT_DEBUG_REG22 0x16
2477#define ixVGT_DEBUG_REG23 0x17
2478#define ixVGT_DEBUG_REG24 0x18
2479#define ixVGT_DEBUG_REG25 0x19
2480#define ixVGT_DEBUG_REG26 0x24
2481#define ixVGT_DEBUG_REG27 0x1b
2482#define ixVGT_DEBUG_REG28 0x1c
2483#define ixVGT_DEBUG_REG29 0x1d
2484#define ixVGT_DEBUG_REG30 0x25
2485#define ixVGT_DEBUG_REG31 0x26
2486#define ixVGT_DEBUG_REG32 0x27
2487#define ixVGT_DEBUG_REG33 0x28
2488#define ixVGT_DEBUG_REG34 0x29
2489#define ixVGT_DEBUG_REG35 0x2a
2490#define mmVGT_PERFCOUNTER_SEID_MASK 0xd894
2491#define mmVGT_PERFCOUNTER0_SELECT 0xd88c
2492#define mmVGT_PERFCOUNTER1_SELECT 0xd88d
2493#define mmVGT_PERFCOUNTER2_SELECT 0xd88e
2494#define mmVGT_PERFCOUNTER3_SELECT 0xd88f
2495#define mmVGT_PERFCOUNTER0_SELECT1 0xd890
2496#define mmVGT_PERFCOUNTER1_SELECT1 0xd891
2497#define mmVGT_PERFCOUNTER0_LO 0xd090
2498#define mmVGT_PERFCOUNTER1_LO 0xd092
2499#define mmVGT_PERFCOUNTER2_LO 0xd094
2500#define mmVGT_PERFCOUNTER3_LO 0xd096
2501#define mmVGT_PERFCOUNTER0_HI 0xd091
2502#define mmVGT_PERFCOUNTER1_HI 0xd093
2503#define mmVGT_PERFCOUNTER2_HI 0xd095
2504#define mmVGT_PERFCOUNTER3_HI 0xd097
2505#define mmIA_PERFCOUNTER0_SELECT 0xd884
2506#define mmIA_PERFCOUNTER1_SELECT 0xd885
2507#define mmIA_PERFCOUNTER2_SELECT 0xd886
2508#define mmIA_PERFCOUNTER3_SELECT 0xd887
2509#define mmIA_PERFCOUNTER0_SELECT1 0xd888
2510#define mmIA_PERFCOUNTER0_LO 0xd088
2511#define mmIA_PERFCOUNTER1_LO 0xd08a
2512#define mmIA_PERFCOUNTER2_LO 0xd08c
2513#define mmIA_PERFCOUNTER3_LO 0xd08e
2514#define mmIA_PERFCOUNTER0_HI 0xd089
2515#define mmIA_PERFCOUNTER1_HI 0xd08b
2516#define mmIA_PERFCOUNTER2_HI 0xd08d
2517#define mmIA_PERFCOUNTER3_HI 0xd08f
2518#define mmWD_PERFCOUNTER0_SELECT 0xd880
2519#define mmWD_PERFCOUNTER1_SELECT 0xd881
2520#define mmWD_PERFCOUNTER2_SELECT 0xd882
2521#define mmWD_PERFCOUNTER3_SELECT 0xd883
2522#define mmWD_PERFCOUNTER0_LO 0xd080
2523#define mmWD_PERFCOUNTER1_LO 0xd082
2524#define mmWD_PERFCOUNTER2_LO 0xd084
2525#define mmWD_PERFCOUNTER3_LO 0xd086
2526#define mmWD_PERFCOUNTER0_HI 0xd081
2527#define mmWD_PERFCOUNTER1_HI 0xd083
2528#define mmWD_PERFCOUNTER2_HI 0xd085
2529#define mmWD_PERFCOUNTER3_HI 0xd087
2530#define mmDIDT_IND_INDEX 0x3280
2531#define mmDIDT_IND_DATA 0x3281
2532#define ixDIDT_SQ_CTRL0 0x0
2533#define ixDIDT_SQ_CTRL1 0x1
2534#define ixDIDT_SQ_CTRL2 0x2
2535#define ixDIDT_SQ_WEIGHT0_3 0x10
2536#define ixDIDT_SQ_WEIGHT4_7 0x11
2537#define ixDIDT_SQ_WEIGHT8_11 0x12
2538#define ixDIDT_DB_CTRL0 0x20
2539#define ixDIDT_DB_CTRL1 0x21
2540#define ixDIDT_DB_CTRL2 0x22
2541#define ixDIDT_DB_WEIGHT0_3 0x30
2542#define ixDIDT_DB_WEIGHT4_7 0x31
2543#define ixDIDT_DB_WEIGHT8_11 0x32
2544#define ixDIDT_TD_CTRL0 0x40
2545#define ixDIDT_TD_CTRL1 0x41
2546#define ixDIDT_TD_CTRL2 0x42
2547#define ixDIDT_TD_WEIGHT0_3 0x50
2548#define ixDIDT_TD_WEIGHT4_7 0x51
2549#define ixDIDT_TD_WEIGHT8_11 0x52
2550#define ixDIDT_TCP_CTRL0 0x60
2551#define ixDIDT_TCP_CTRL1 0x61
2552#define ixDIDT_TCP_CTRL2 0x62
2553#define ixDIDT_TCP_WEIGHT0_3 0x70
2554#define ixDIDT_TCP_WEIGHT4_7 0x71
2555#define ixDIDT_TCP_WEIGHT8_11 0x72
2556
2557#endif /* GFX_7_2_D_H */
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_enum.h b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_enum.h
new file mode 100644
index 000000000000..9d4347dd6125
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_enum.h
@@ -0,0 +1,6274 @@
1/*
2 * GFX_7_2 Register documentation
3 *
4 * Copyright (C) 2014 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef GFX_7_2_ENUM_H
25#define GFX_7_2_ENUM_H
26
27typedef enum SurfaceNumber {
28 NUMBER_UNORM = 0x0,
29 NUMBER_SNORM = 0x1,
30 NUMBER_USCALED = 0x2,
31 NUMBER_SSCALED = 0x3,
32 NUMBER_UINT = 0x4,
33 NUMBER_SINT = 0x5,
34 NUMBER_SRGB = 0x6,
35 NUMBER_FLOAT = 0x7,
36} SurfaceNumber;
37typedef enum SurfaceSwap {
38 SWAP_STD = 0x0,
39 SWAP_ALT = 0x1,
40 SWAP_STD_REV = 0x2,
41 SWAP_ALT_REV = 0x3,
42} SurfaceSwap;
43typedef enum CBMode {
44 CB_DISABLE = 0x0,
45 CB_NORMAL = 0x1,
46 CB_ELIMINATE_FAST_CLEAR = 0x2,
47 CB_RESOLVE = 0x3,
48 CB_DECOMPRESS = 0x4,
49 CB_FMASK_DECOMPRESS = 0x5,
50} CBMode;
51typedef enum RoundMode {
52 ROUND_BY_HALF = 0x0,
53 ROUND_TRUNCATE = 0x1,
54} RoundMode;
55typedef enum SourceFormat {
56 EXPORT_4C_32BPC = 0x0,
57 EXPORT_4C_16BPC = 0x1,
58 EXPORT_2C_32BPC_GR = 0x2,
59 EXPORT_2C_32BPC_AR = 0x3,
60} SourceFormat;
61typedef enum BlendOp {
62 BLEND_ZERO = 0x0,
63 BLEND_ONE = 0x1,
64 BLEND_SRC_COLOR = 0x2,
65 BLEND_ONE_MINUS_SRC_COLOR = 0x3,
66 BLEND_SRC_ALPHA = 0x4,
67 BLEND_ONE_MINUS_SRC_ALPHA = 0x5,
68 BLEND_DST_ALPHA = 0x6,
69 BLEND_ONE_MINUS_DST_ALPHA = 0x7,
70 BLEND_DST_COLOR = 0x8,
71 BLEND_ONE_MINUS_DST_COLOR = 0x9,
72 BLEND_SRC_ALPHA_SATURATE = 0xa,
73 BLEND_BOTH_SRC_ALPHA = 0xb,
74 BLEND_BOTH_INV_SRC_ALPHA = 0xc,
75 BLEND_CONSTANT_COLOR = 0xd,
76 BLEND_ONE_MINUS_CONSTANT_COLOR = 0xe,
77 BLEND_SRC1_COLOR = 0xf,
78 BLEND_INV_SRC1_COLOR = 0x10,
79 BLEND_SRC1_ALPHA = 0x11,
80 BLEND_INV_SRC1_ALPHA = 0x12,
81 BLEND_CONSTANT_ALPHA = 0x13,
82 BLEND_ONE_MINUS_CONSTANT_ALPHA = 0x14,
83} BlendOp;
84typedef enum CombFunc {
85 COMB_DST_PLUS_SRC = 0x0,
86 COMB_SRC_MINUS_DST = 0x1,
87 COMB_MIN_DST_SRC = 0x2,
88 COMB_MAX_DST_SRC = 0x3,
89 COMB_DST_MINUS_SRC = 0x4,
90} CombFunc;
91typedef enum BlendOpt {
92 FORCE_OPT_AUTO = 0x0,
93 FORCE_OPT_DISABLE = 0x1,
94 FORCE_OPT_ENABLE_IF_SRC_A_0 = 0x2,
95 FORCE_OPT_ENABLE_IF_SRC_RGB_0 = 0x3,
96 FORCE_OPT_ENABLE_IF_SRC_ARGB_0 = 0x4,
97 FORCE_OPT_ENABLE_IF_SRC_A_1 = 0x5,
98 FORCE_OPT_ENABLE_IF_SRC_RGB_1 = 0x6,
99 FORCE_OPT_ENABLE_IF_SRC_ARGB_1 = 0x7,
100} BlendOpt;
101typedef enum CmaskCode {
102 CMASK_CLR00_F0 = 0x0,
103 CMASK_CLR00_F1 = 0x1,
104 CMASK_CLR00_F2 = 0x2,
105 CMASK_CLR00_FX = 0x3,
106 CMASK_CLR01_F0 = 0x4,
107 CMASK_CLR01_F1 = 0x5,
108 CMASK_CLR01_F2 = 0x6,
109 CMASK_CLR01_FX = 0x7,
110 CMASK_CLR10_F0 = 0x8,
111 CMASK_CLR10_F1 = 0x9,
112 CMASK_CLR10_F2 = 0xa,
113 CMASK_CLR10_FX = 0xb,
114 CMASK_CLR11_F0 = 0xc,
115 CMASK_CLR11_F1 = 0xd,
116 CMASK_CLR11_F2 = 0xe,
117 CMASK_CLR11_FX = 0xf,
118} CmaskCode;
119typedef enum CBPerfSel {
120 CB_PERF_SEL_NONE = 0x0,
121 CB_PERF_SEL_BUSY = 0x1,
122 CB_PERF_SEL_CORE_SCLK_VLD = 0x2,
123 CB_PERF_SEL_REG_SCLK0_VLD = 0x3,
124 CB_PERF_SEL_REG_SCLK1_VLD = 0x4,
125 CB_PERF_SEL_DRAWN_QUAD = 0x5,
126 CB_PERF_SEL_DRAWN_PIXEL = 0x6,
127 CB_PERF_SEL_DRAWN_QUAD_FRAGMENT = 0x7,
128 CB_PERF_SEL_DRAWN_TILE = 0x8,
129 CB_PERF_SEL_DB_CB_TILE_VALID_READY = 0x9,
130 CB_PERF_SEL_DB_CB_TILE_VALID_READYB = 0xa,
131 CB_PERF_SEL_DB_CB_TILE_VALIDB_READY = 0xb,
132 CB_PERF_SEL_DB_CB_TILE_VALIDB_READYB = 0xc,
133 CB_PERF_SEL_CM_FC_TILE_VALID_READY = 0xd,
134 CB_PERF_SEL_CM_FC_TILE_VALID_READYB = 0xe,
135 CB_PERF_SEL_CM_FC_TILE_VALIDB_READY = 0xf,
136 CB_PERF_SEL_CM_FC_TILE_VALIDB_READYB = 0x10,
137 CB_PERF_SEL_MERGE_TILE_ONLY_VALID_READY = 0x11,
138 CB_PERF_SEL_MERGE_TILE_ONLY_VALID_READYB = 0x12,
139 CB_PERF_SEL_DB_CB_LQUAD_VALID_READY = 0x13,
140 CB_PERF_SEL_DB_CB_LQUAD_VALID_READYB = 0x14,
141 CB_PERF_SEL_DB_CB_LQUAD_VALIDB_READY = 0x15,
142 CB_PERF_SEL_DB_CB_LQUAD_VALIDB_READYB = 0x16,
143 CB_PERF_SEL_LQUAD_NO_TILE = 0x17,
144 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_R = 0x18,
145 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_AR = 0x19,
146 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_GR = 0x1a,
147 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_32_ABGR = 0x1b,
148 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_FP16_ABGR = 0x1c,
149 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_SIGNED16_ABGR = 0x1d,
150 CB_PERF_SEL_LQUAD_FORMAT_IS_EXPORT_UNSIGNED16_ABGR= 0x1e,
151 CB_PERF_SEL_QUAD_KILLED_BY_EXTRA_PIXEL_EXPORT = 0x1f,
152 CB_PERF_SEL_QUAD_KILLED_BY_COLOR_INVALID = 0x20,
153 CB_PERF_SEL_QUAD_KILLED_BY_NULL_TARGET_SHADER_MASK= 0x21,
154 CB_PERF_SEL_QUAD_KILLED_BY_NULL_SAMPLE_MASK = 0x22,
155 CB_PERF_SEL_QUAD_KILLED_BY_DISCARD_PIXEL = 0x23,
156 CB_PERF_SEL_FC_CLEAR_QUAD_VALID_READY = 0x24,
157 CB_PERF_SEL_FC_CLEAR_QUAD_VALID_READYB = 0x25,
158 CB_PERF_SEL_FC_CLEAR_QUAD_VALIDB_READY = 0x26,
159 CB_PERF_SEL_FC_CLEAR_QUAD_VALIDB_READYB = 0x27,
160 CB_PERF_SEL_FOP_IN_VALID_READY = 0x28,
161 CB_PERF_SEL_FOP_IN_VALID_READYB = 0x29,
162 CB_PERF_SEL_FOP_IN_VALIDB_READY = 0x2a,
163 CB_PERF_SEL_FOP_IN_VALIDB_READYB = 0x2b,
164 CB_PERF_SEL_FC_CC_QUADFRAG_VALID_READY = 0x2c,
165 CB_PERF_SEL_FC_CC_QUADFRAG_VALID_READYB = 0x2d,
166 CB_PERF_SEL_FC_CC_QUADFRAG_VALIDB_READY = 0x2e,
167 CB_PERF_SEL_FC_CC_QUADFRAG_VALIDB_READYB = 0x2f,
168 CB_PERF_SEL_CC_IB_SR_FRAG_VALID_READY = 0x30,
169 CB_PERF_SEL_CC_IB_SR_FRAG_VALID_READYB = 0x31,
170 CB_PERF_SEL_CC_IB_SR_FRAG_VALIDB_READY = 0x32,
171 CB_PERF_SEL_CC_IB_SR_FRAG_VALIDB_READYB = 0x33,
172 CB_PERF_SEL_CC_IB_TB_FRAG_VALID_READY = 0x34,
173 CB_PERF_SEL_CC_IB_TB_FRAG_VALID_READYB = 0x35,
174 CB_PERF_SEL_CC_IB_TB_FRAG_VALIDB_READY = 0x36,
175 CB_PERF_SEL_CC_IB_TB_FRAG_VALIDB_READYB = 0x37,
176 CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALID_READY = 0x38,
177 CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALID_READYB = 0x39,
178 CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALIDB_READY = 0x3a,
179 CB_PERF_SEL_CC_RB_BC_EVENFRAG_VALIDB_READYB = 0x3b,
180 CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALID_READY = 0x3c,
181 CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALID_READYB = 0x3d,
182 CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALIDB_READY = 0x3e,
183 CB_PERF_SEL_CC_RB_BC_ODDFRAG_VALIDB_READYB = 0x3f,
184 CB_PERF_SEL_CC_BC_CS_FRAG_VALID = 0x40,
185 CB_PERF_SEL_CM_CACHE_HIT = 0x41,
186 CB_PERF_SEL_CM_CACHE_TAG_MISS = 0x42,
187 CB_PERF_SEL_CM_CACHE_SECTOR_MISS = 0x43,
188 CB_PERF_SEL_CM_CACHE_REEVICTION_STALL = 0x44,
189 CB_PERF_SEL_CM_CACHE_EVICT_NONZERO_INFLIGHT_STALL= 0x45,
190 CB_PERF_SEL_CM_CACHE_REPLACE_PENDING_EVICT_STALL = 0x46,
191 CB_PERF_SEL_CM_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL= 0x47,
192 CB_PERF_SEL_CM_CACHE_READ_OUTPUT_STALL = 0x48,
193 CB_PERF_SEL_CM_CACHE_WRITE_OUTPUT_STALL = 0x49,
194 CB_PERF_SEL_CM_CACHE_ACK_OUTPUT_STALL = 0x4a,
195 CB_PERF_SEL_CM_CACHE_STALL = 0x4b,
196 CB_PERF_SEL_CM_CACHE_FLUSH = 0x4c,
197 CB_PERF_SEL_CM_CACHE_TAGS_FLUSHED = 0x4d,
198 CB_PERF_SEL_CM_CACHE_SECTORS_FLUSHED = 0x4e,
199 CB_PERF_SEL_CM_CACHE_DIRTY_SECTORS_FLUSHED = 0x4f,
200 CB_PERF_SEL_FC_CACHE_HIT = 0x50,
201 CB_PERF_SEL_FC_CACHE_TAG_MISS = 0x51,
202 CB_PERF_SEL_FC_CACHE_SECTOR_MISS = 0x52,
203 CB_PERF_SEL_FC_CACHE_REEVICTION_STALL = 0x53,
204 CB_PERF_SEL_FC_CACHE_EVICT_NONZERO_INFLIGHT_STALL= 0x54,
205 CB_PERF_SEL_FC_CACHE_REPLACE_PENDING_EVICT_STALL = 0x55,
206 CB_PERF_SEL_FC_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL= 0x56,
207 CB_PERF_SEL_FC_CACHE_READ_OUTPUT_STALL = 0x57,
208 CB_PERF_SEL_FC_CACHE_WRITE_OUTPUT_STALL = 0x58,
209 CB_PERF_SEL_FC_CACHE_ACK_OUTPUT_STALL = 0x59,
210 CB_PERF_SEL_FC_CACHE_STALL = 0x5a,
211 CB_PERF_SEL_FC_CACHE_FLUSH = 0x5b,
212 CB_PERF_SEL_FC_CACHE_TAGS_FLUSHED = 0x5c,
213 CB_PERF_SEL_FC_CACHE_SECTORS_FLUSHED = 0x5d,
214 CB_PERF_SEL_FC_CACHE_DIRTY_SECTORS_FLUSHED = 0x5e,
215 CB_PERF_SEL_CC_CACHE_HIT = 0x5f,
216 CB_PERF_SEL_CC_CACHE_TAG_MISS = 0x60,
217 CB_PERF_SEL_CC_CACHE_SECTOR_MISS = 0x61,
218 CB_PERF_SEL_CC_CACHE_REEVICTION_STALL = 0x62,
219 CB_PERF_SEL_CC_CACHE_EVICT_NONZERO_INFLIGHT_STALL= 0x63,
220 CB_PERF_SEL_CC_CACHE_REPLACE_PENDING_EVICT_STALL = 0x64,
221 CB_PERF_SEL_CC_CACHE_INFLIGHT_COUNTER_MAXIMUM_STALL= 0x65,
222 CB_PERF_SEL_CC_CACHE_READ_OUTPUT_STALL = 0x66,
223 CB_PERF_SEL_CC_CACHE_WRITE_OUTPUT_STALL = 0x67,
224 CB_PERF_SEL_CC_CACHE_ACK_OUTPUT_STALL = 0x68,
225 CB_PERF_SEL_CC_CACHE_STALL = 0x69,
226 CB_PERF_SEL_CC_CACHE_FLUSH = 0x6a,
227 CB_PERF_SEL_CC_CACHE_TAGS_FLUSHED = 0x6b,
228 CB_PERF_SEL_CC_CACHE_SECTORS_FLUSHED = 0x6c,
229 CB_PERF_SEL_CC_CACHE_DIRTY_SECTORS_FLUSHED = 0x6d,
230 CB_PERF_SEL_CC_CACHE_WA_TO_RMW_CONVERSION = 0x6e,
231 CB_PERF_SEL_CB_TAP_WRREQ_VALID_READY = 0x6f,
232 CB_PERF_SEL_CB_TAP_WRREQ_VALID_READYB = 0x70,
233 CB_PERF_SEL_CB_TAP_WRREQ_VALIDB_READY = 0x71,
234 CB_PERF_SEL_CB_TAP_WRREQ_VALIDB_READYB = 0x72,
235 CB_PERF_SEL_CM_MC_WRITE_REQUEST = 0x73,
236 CB_PERF_SEL_FC_MC_WRITE_REQUEST = 0x74,
237 CB_PERF_SEL_CC_MC_WRITE_REQUEST = 0x75,
238 CB_PERF_SEL_CM_MC_WRITE_REQUESTS_IN_FLIGHT = 0x76,
239 CB_PERF_SEL_FC_MC_WRITE_REQUESTS_IN_FLIGHT = 0x77,
240 CB_PERF_SEL_CC_MC_WRITE_REQUESTS_IN_FLIGHT = 0x78,
241 CB_PERF_SEL_CB_TAP_RDREQ_VALID_READY = 0x79,
242 CB_PERF_SEL_CB_TAP_RDREQ_VALID_READYB = 0x7a,
243 CB_PERF_SEL_CB_TAP_RDREQ_VALIDB_READY = 0x7b,
244 CB_PERF_SEL_CB_TAP_RDREQ_VALIDB_READYB = 0x7c,
245 CB_PERF_SEL_CM_MC_READ_REQUEST = 0x7d,
246 CB_PERF_SEL_FC_MC_READ_REQUEST = 0x7e,
247 CB_PERF_SEL_CC_MC_READ_REQUEST = 0x7f,
248 CB_PERF_SEL_CM_MC_READ_REQUESTS_IN_FLIGHT = 0x80,
249 CB_PERF_SEL_FC_MC_READ_REQUESTS_IN_FLIGHT = 0x81,
250 CB_PERF_SEL_CC_MC_READ_REQUESTS_IN_FLIGHT = 0x82,
251 CB_PERF_SEL_CM_TQ_FULL = 0x83,
252 CB_PERF_SEL_CM_TQ_FIFO_TILE_RESIDENCY_STALL = 0x84,
253 CB_PERF_SEL_FC_QUAD_RDLAT_FIFO_FULL = 0x85,
254 CB_PERF_SEL_FC_TILE_RDLAT_FIFO_FULL = 0x86,
255 CB_PERF_SEL_FC_RDLAT_FIFO_QUAD_RESIDENCY_STALL = 0x87,
256 CB_PERF_SEL_FOP_FMASK_RAW_STALL = 0x88,
257 CB_PERF_SEL_FOP_FMASK_BYPASS_STALL = 0x89,
258 CB_PERF_SEL_CC_SF_FULL = 0x8a,
259 CB_PERF_SEL_CC_RB_FULL = 0x8b,
260 CB_PERF_SEL_CC_EVENFIFO_QUAD_RESIDENCY_STALL = 0x8c,
261 CB_PERF_SEL_CC_ODDFIFO_QUAD_RESIDENCY_STALL = 0x8d,
262 CB_PERF_SEL_BLENDER_RAW_HAZARD_STALL = 0x8e,
263 CB_PERF_SEL_EVENT = 0x8f,
264 CB_PERF_SEL_EVENT_CACHE_FLUSH_TS = 0x90,
265 CB_PERF_SEL_EVENT_CONTEXT_DONE = 0x91,
266 CB_PERF_SEL_EVENT_CACHE_FLUSH = 0x92,
267 CB_PERF_SEL_EVENT_CACHE_FLUSH_AND_INV_TS_EVENT = 0x93,
268 CB_PERF_SEL_EVENT_CACHE_FLUSH_AND_INV_EVENT = 0x94,
269 CB_PERF_SEL_EVENT_FLUSH_AND_INV_CB_DATA_TS = 0x95,
270 CB_PERF_SEL_EVENT_FLUSH_AND_INV_CB_META = 0x96,
271 CB_PERF_SEL_CC_SURFACE_SYNC = 0x97,
272 CB_PERF_SEL_CMASK_READ_DATA_0xC = 0x98,
273 CB_PERF_SEL_CMASK_READ_DATA_0xD = 0x99,
274 CB_PERF_SEL_CMASK_READ_DATA_0xE = 0x9a,
275 CB_PERF_SEL_CMASK_READ_DATA_0xF = 0x9b,
276 CB_PERF_SEL_CMASK_WRITE_DATA_0xC = 0x9c,
277 CB_PERF_SEL_CMASK_WRITE_DATA_0xD = 0x9d,
278 CB_PERF_SEL_CMASK_WRITE_DATA_0xE = 0x9e,
279 CB_PERF_SEL_CMASK_WRITE_DATA_0xF = 0x9f,
280 CB_PERF_SEL_TWO_PROBE_QUAD_FRAGMENT = 0xa0,
281 CB_PERF_SEL_EXPORT_32_ABGR_QUAD_FRAGMENT = 0xa1,
282 CB_PERF_SEL_DUAL_SOURCE_COLOR_QUAD_FRAGMENT = 0xa2,
283 CB_PERF_SEL_QUAD_HAS_1_FRAGMENT_BEFORE_UPDATE = 0xa3,
284 CB_PERF_SEL_QUAD_HAS_2_FRAGMENTS_BEFORE_UPDATE = 0xa4,
285 CB_PERF_SEL_QUAD_HAS_3_FRAGMENTS_BEFORE_UPDATE = 0xa5,
286 CB_PERF_SEL_QUAD_HAS_4_FRAGMENTS_BEFORE_UPDATE = 0xa6,
287 CB_PERF_SEL_QUAD_HAS_5_FRAGMENTS_BEFORE_UPDATE = 0xa7,
288 CB_PERF_SEL_QUAD_HAS_6_FRAGMENTS_BEFORE_UPDATE = 0xa8,
289 CB_PERF_SEL_QUAD_HAS_7_FRAGMENTS_BEFORE_UPDATE = 0xa9,
290 CB_PERF_SEL_QUAD_HAS_8_FRAGMENTS_BEFORE_UPDATE = 0xaa,
291 CB_PERF_SEL_QUAD_HAS_1_FRAGMENT_AFTER_UPDATE = 0xab,
292 CB_PERF_SEL_QUAD_HAS_2_FRAGMENTS_AFTER_UPDATE = 0xac,
293 CB_PERF_SEL_QUAD_HAS_3_FRAGMENTS_AFTER_UPDATE = 0xad,
294 CB_PERF_SEL_QUAD_HAS_4_FRAGMENTS_AFTER_UPDATE = 0xae,
295 CB_PERF_SEL_QUAD_HAS_5_FRAGMENTS_AFTER_UPDATE = 0xaf,
296 CB_PERF_SEL_QUAD_HAS_6_FRAGMENTS_AFTER_UPDATE = 0xb0,
297 CB_PERF_SEL_QUAD_HAS_7_FRAGMENTS_AFTER_UPDATE = 0xb1,
298 CB_PERF_SEL_QUAD_HAS_8_FRAGMENTS_AFTER_UPDATE = 0xb2,
299 CB_PERF_SEL_QUAD_ADDED_1_FRAGMENT = 0xb3,
300 CB_PERF_SEL_QUAD_ADDED_2_FRAGMENTS = 0xb4,
301 CB_PERF_SEL_QUAD_ADDED_3_FRAGMENTS = 0xb5,
302 CB_PERF_SEL_QUAD_ADDED_4_FRAGMENTS = 0xb6,
303 CB_PERF_SEL_QUAD_ADDED_5_FRAGMENTS = 0xb7,
304 CB_PERF_SEL_QUAD_ADDED_6_FRAGMENTS = 0xb8,
305 CB_PERF_SEL_QUAD_ADDED_7_FRAGMENTS = 0xb9,
306 CB_PERF_SEL_QUAD_REMOVED_1_FRAGMENT = 0xba,
307 CB_PERF_SEL_QUAD_REMOVED_2_FRAGMENTS = 0xbb,
308 CB_PERF_SEL_QUAD_REMOVED_3_FRAGMENTS = 0xbc,
309 CB_PERF_SEL_QUAD_REMOVED_4_FRAGMENTS = 0xbd,
310 CB_PERF_SEL_QUAD_REMOVED_5_FRAGMENTS = 0xbe,
311 CB_PERF_SEL_QUAD_REMOVED_6_FRAGMENTS = 0xbf,
312 CB_PERF_SEL_QUAD_REMOVED_7_FRAGMENTS = 0xc0,
313 CB_PERF_SEL_QUAD_READS_FRAGMENT_0 = 0xc1,
314 CB_PERF_SEL_QUAD_READS_FRAGMENT_1 = 0xc2,
315 CB_PERF_SEL_QUAD_READS_FRAGMENT_2 = 0xc3,
316 CB_PERF_SEL_QUAD_READS_FRAGMENT_3 = 0xc4,
317 CB_PERF_SEL_QUAD_READS_FRAGMENT_4 = 0xc5,
318 CB_PERF_SEL_QUAD_READS_FRAGMENT_5 = 0xc6,
319 CB_PERF_SEL_QUAD_READS_FRAGMENT_6 = 0xc7,
320 CB_PERF_SEL_QUAD_READS_FRAGMENT_7 = 0xc8,
321 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_0 = 0xc9,
322 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_1 = 0xca,
323 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_2 = 0xcb,
324 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_3 = 0xcc,
325 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_4 = 0xcd,
326 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_5 = 0xce,
327 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_6 = 0xcf,
328 CB_PERF_SEL_QUAD_WRITES_FRAGMENT_7 = 0xd0,
329 CB_PERF_SEL_QUAD_BLEND_OPT_DONT_READ_DST = 0xd1,
330 CB_PERF_SEL_QUAD_BLEND_OPT_BLEND_BYPASS = 0xd2,
331 CB_PERF_SEL_QUAD_BLEND_OPT_DISCARD_PIXELS = 0xd3,
332 CB_PERF_SEL_QUAD_DST_READ_COULD_HAVE_BEEN_OPTIMIZED= 0xd4,
333 CB_PERF_SEL_QUAD_BLENDING_COULD_HAVE_BEEN_BYPASSED= 0xd5,
334 CB_PERF_SEL_QUAD_COULD_HAVE_BEEN_DISCARDED = 0xd6,
335 CB_PERF_SEL_BLEND_OPT_PIXELS_RESULT_EQ_DEST = 0xd7,
336 CB_PERF_SEL_DRAWN_BUSY = 0xd8,
337 CB_PERF_SEL_TILE_TO_CMR_REGION_BUSY = 0xd9,
338 CB_PERF_SEL_CMR_TO_FCR_REGION_BUSY = 0xda,
339 CB_PERF_SEL_FCR_TO_CCR_REGION_BUSY = 0xdb,
340 CB_PERF_SEL_CCR_TO_CCW_REGION_BUSY = 0xdc,
341 CB_PERF_SEL_FC_PF_SLOW_MODE_QUAD_EMPTY_HALF_DROPPED= 0xdd,
342 CB_PERF_SEL_FC_SEQUENCER_CLEAR = 0xde,
343 CB_PERF_SEL_FC_SEQUENCER_ELIMINATE_FAST_CLEAR = 0xdf,
344 CB_PERF_SEL_FC_SEQUENCER_FMASK_DECOMPRESS = 0xe0,
345 CB_PERF_SEL_FC_SEQUENCER_FMASK_COMPRESSION_DISABLE= 0xe1,
346} CBPerfSel;
347typedef enum CBPerfOpFilterSel {
348 CB_PERF_OP_FILTER_SEL_WRITE_ONLY = 0x0,
349 CB_PERF_OP_FILTER_SEL_NEEDS_DESTINATION = 0x1,
350 CB_PERF_OP_FILTER_SEL_RESOLVE = 0x2,
351 CB_PERF_OP_FILTER_SEL_DECOMPRESS = 0x3,
352 CB_PERF_OP_FILTER_SEL_FMASK_DECOMPRESS = 0x4,
353 CB_PERF_OP_FILTER_SEL_ELIMINATE_FAST_CLEAR = 0x5,
354} CBPerfOpFilterSel;
355typedef enum CBPerfClearFilterSel {
356 CB_PERF_CLEAR_FILTER_SEL_NONCLEAR = 0x0,
357 CB_PERF_CLEAR_FILTER_SEL_CLEAR = 0x1,
358} CBPerfClearFilterSel;
359typedef enum CP_RING_ID {
360 RINGID0 = 0x0,
361 RINGID1 = 0x1,
362 RINGID2 = 0x2,
363 RINGID3 = 0x3,
364} CP_RING_ID;
365typedef enum CP_PIPE_ID {
366 PIPE_ID0 = 0x0,
367 PIPE_ID1 = 0x1,
368 PIPE_ID2 = 0x2,
369 PIPE_ID3 = 0x3,
370} CP_PIPE_ID;
371typedef enum CP_ME_ID {
372 ME_ID0 = 0x0,
373 ME_ID1 = 0x1,
374 ME_ID2 = 0x2,
375 ME_ID3 = 0x3,
376} CP_ME_ID;
377typedef enum SPM_PERFMON_STATE {
378 STRM_PERFMON_STATE_DISABLE_AND_RESET = 0x0,
379 STRM_PERFMON_STATE_START_COUNTING = 0x1,
380 STRM_PERFMON_STATE_STOP_COUNTING = 0x2,
381 STRM_PERFMON_STATE_RESERVED_3 = 0x3,
382 STRM_PERFMON_STATE_DISABLE_AND_RESET_PHANTOM = 0x4,
383 STRM_PERFMON_STATE_COUNT_AND_DUMP_PHANTOM = 0x5,
384} SPM_PERFMON_STATE;
385typedef enum CP_PERFMON_STATE {
386 CP_PERFMON_STATE_DISABLE_AND_RESET = 0x0,
387 CP_PERFMON_STATE_START_COUNTING = 0x1,
388 CP_PERFMON_STATE_STOP_COUNTING = 0x2,
389 CP_PERFMON_STATE_RESERVED_3 = 0x3,
390 CP_PERFMON_STATE_DISABLE_AND_RESET_PHANTOM = 0x4,
391 CP_PERFMON_STATE_COUNT_AND_DUMP_PHANTOM = 0x5,
392} CP_PERFMON_STATE;
393typedef enum CP_PERFMON_ENABLE_MODE {
394 CP_PERFMON_ENABLE_MODE_ALWAYS_COUNT = 0x0,
395 CP_PERFMON_ENABLE_MODE_RESERVED_1 = 0x1,
396 CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_TRUE = 0x2,
397 CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_FALSE = 0x3,
398} CP_PERFMON_ENABLE_MODE;
399typedef enum CPG_PERFCOUNT_SEL {
400 CPG_PERF_SEL_ALWAYS_COUNT = 0x0,
401 CPG_PERF_SEL_RBIU_FIFO_FULL = 0x1,
402 CPG_PERF_SEL_CSF_RTS_BUT_MIU_NOT_RTR = 0x2,
403 CPG_PERF_SEL_CSF_ST_BASE_SIZE_FIFO_FULL = 0x3,
404 CPG_PERF_SEL_CP_GRBM_DWORDS_SENT = 0x4,
405 CPG_PERF_SEL_ME_PARSER_BUSY = 0x5,
406 CPG_PERF_SEL_COUNT_TYPE0_PACKETS = 0x6,
407 CPG_PERF_SEL_COUNT_TYPE3_PACKETS = 0x7,
408 CPG_PERF_SEL_CSF_FETCHING_CMD_BUFFERS = 0x8,
409 CPG_PERF_SEL_CP_GRBM_OUT_OF_CREDITS = 0x9,
410 CPG_PERF_SEL_CP_PFP_GRBM_OUT_OF_CREDITS = 0xa,
411 CPG_PERF_SEL_CP_GDS_GRBM_OUT_OF_CREDITS = 0xb,
412 CPG_PERF_SEL_RCIU_STALLED_ON_ME_READ = 0xc,
413 CPG_PERF_SEL_RCIU_STALLED_ON_DMA_READ = 0xd,
414 CPG_PERF_SEL_SSU_STALLED_ON_ACTIVE_CNTX = 0xe,
415 CPG_PERF_SEL_SSU_STALLED_ON_CLEAN_SIGNALS = 0xf,
416 CPG_PERF_SEL_QU_STALLED_ON_EOP_DONE_PULSE = 0x10,
417 CPG_PERF_SEL_QU_STALLED_ON_EOP_DONE_WR_CONFIRM = 0x11,
418 CPG_PERF_SEL_PFP_STALLED_ON_CSF_READY = 0x12,
419 CPG_PERF_SEL_PFP_STALLED_ON_MEQ_READY = 0x13,
420 CPG_PERF_SEL_PFP_STALLED_ON_RCIU_READY = 0x14,
421 CPG_PERF_SEL_PFP_STALLED_FOR_DATA_FROM_ROQ = 0x15,
422 CPG_PERF_SEL_ME_STALLED_FOR_DATA_FROM_PFP = 0x16,
423 CPG_PERF_SEL_ME_STALLED_FOR_DATA_FROM_STQ = 0x17,
424 CPG_PERF_SEL_ME_STALLED_ON_NO_AVAIL_GFX_CNTX = 0x18,
425 CPG_PERF_SEL_ME_STALLED_WRITING_TO_RCIU = 0x19,
426 CPG_PERF_SEL_ME_STALLED_WRITING_CONSTANTS = 0x1a,
427 CPG_PERF_SEL_ME_STALLED_ON_PARTIAL_FLUSH = 0x1b,
428 CPG_PERF_SEL_ME_WAIT_ON_CE_COUNTER = 0x1c,
429 CPG_PERF_SEL_ME_WAIT_ON_AVAIL_BUFFER = 0x1d,
430 CPG_PERF_SEL_SEMAPHORE_BUSY_POLLING_FOR_PASS = 0x1e,
431 CPG_PERF_SEL_LOAD_STALLED_ON_SET_COHERENCY = 0x1f,
432 CPG_PERF_SEL_DYNAMIC_CLK_VALID = 0x20,
433 CPG_PERF_SEL_REGISTER_CLK_VALID = 0x21,
434 CPG_PERF_SEL_MIU_WRITE_REQUEST_SENT = 0x22,
435 CPG_PERF_SEL_MIU_READ_REQUEST_SENT = 0x23,
436 CPG_PERF_SEL_CE_STALL_RAM_DUMP = 0x24,
437 CPG_PERF_SEL_CE_STALL_RAM_WRITE = 0x25,
438 CPG_PERF_SEL_CE_STALL_ON_INC_FIFO = 0x26,
439 CPG_PERF_SEL_CE_STALL_ON_WR_RAM_FIFO = 0x27,
440 CPG_PERF_SEL_CE_STALL_ON_DATA_FROM_MIU = 0x28,
441 CPG_PERF_SEL_CE_STALL_ON_DATA_FROM_ROQ = 0x29,
442 CPG_PERF_SEL_CE_STALL_ON_CE_BUFFER_FLAG = 0x2a,
443 CPG_PERF_SEL_CE_STALL_ON_DE_COUNTER = 0x2b,
444 CPG_PERF_SEL_TCIU_STALL_WAIT_ON_FREE = 0x2c,
445 CPG_PERF_SEL_TCIU_STALL_WAIT_ON_TAGS = 0x2d,
446} CPG_PERFCOUNT_SEL;
447typedef enum CPF_PERFCOUNT_SEL {
448 CPF_PERF_SEL_ALWAYS_COUNT = 0x0,
449 CPF_PERF_SEL_MIU_STALLED_WAITING_RDREQ_FREE = 0x1,
450 CPF_PERF_SEL_TCIU_STALLED_WAITING_ON_FREE = 0x2,
451 CPF_PERF_SEL_TCIU_STALLED_WAITING_ON_TAGS = 0x3,
452 CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_RING = 0x4,
453 CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_IB1 = 0x5,
454 CPF_PERF_SEL_CSF_BUSY_FOR_FETCHING_IB2 = 0x6,
455 CPF_PERF_SEL_CSF_BUSY_FOR_FECTHINC_STATE = 0x7,
456 CPF_PERF_SEL_MIU_BUSY_FOR_OUTSTANDING_TAGS = 0x8,
457 CPF_PERF_SEL_CSF_RTS_MIU_NOT_RTR = 0x9,
458 CPF_PERF_SEL_CSF_STATE_FIFO_NOT_RTR = 0xa,
459 CPF_PERF_SEL_CSF_FETCHING_CMD_BUFFERS = 0xb,
460 CPF_PERF_SEL_GRBM_DWORDS_SENT = 0xc,
461 CPF_PERF_SEL_DYNAMIC_CLOCK_VALID = 0xd,
462 CPF_PERF_SEL_REGISTER_CLOCK_VALID = 0xe,
463 CPF_PERF_SEL_MIU_WRITE_REQUEST_SEND = 0xf,
464 CPF_PERF_SEL_MIU_READ_REQUEST_SEND = 0x10,
465} CPF_PERFCOUNT_SEL;
466typedef enum CPC_PERFCOUNT_SEL {
467 CPC_PERF_SEL_ALWAYS_COUNT = 0x0,
468 CPC_PERF_SEL_RCIU_STALL_WAIT_ON_FREE = 0x1,
469 CPC_PERF_SEL_RCIU_STALL_PRIV_VIOLATION = 0x2,
470 CPC_PERF_SEL_MIU_STALL_ON_RDREQ_FREE = 0x3,
471 CPC_PERF_SEL_MIU_STALL_ON_WRREQ_FREE = 0x4,
472 CPC_PERF_SEL_TCIU_STALL_WAIT_ON_FREE = 0x5,
473 CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READY = 0x6,
474 CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READY_PERF = 0x7,
475 CPC_PERF_SEL_ME1_STALL_WAIT_ON_RCIU_READ = 0x8,
476 CPC_PERF_SEL_ME1_STALL_WAIT_ON_MIU_READ = 0x9,
477 CPC_PERF_SEL_ME1_STALL_WAIT_ON_MIU_WRITE = 0xa,
478 CPC_PERF_SEL_ME1_STALL_ON_DATA_FROM_ROQ = 0xb,
479 CPC_PERF_SEL_ME1_STALL_ON_DATA_FROM_ROQ_PERF = 0xc,
480 CPC_PERF_SEL_ME1_BUSY_FOR_PACKET_DECODE = 0xd,
481 CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READY = 0xe,
482 CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READY_PERF = 0xf,
483 CPC_PERF_SEL_ME2_STALL_WAIT_ON_RCIU_READ = 0x10,
484 CPC_PERF_SEL_ME2_STALL_WAIT_ON_MIU_READ = 0x11,
485 CPC_PERF_SEL_ME2_STALL_WAIT_ON_MIU_WRITE = 0x12,
486 CPC_PERF_SEL_ME2_STALL_ON_DATA_FROM_ROQ = 0x13,
487 CPC_PERF_SEL_ME2_STALL_ON_DATA_FROM_ROQ_PERF = 0x14,
488 CPC_PERF_SEL_ME2_BUSY_FOR_PACKET_DECODE = 0x15,
489} CPC_PERFCOUNT_SEL;
490typedef enum CP_ALPHA_TAG_RAM_SEL {
491 CPG_TAG_RAM = 0x0,
492 CPC_TAG_RAM = 0x1,
493 CPF_TAG_RAM = 0x2,
494 RSV_TAG_RAM = 0x3,
495} CP_ALPHA_TAG_RAM_SEL;
496#define SEM_ECC_ERROR 0x0
497#define SEM_RESERVED 0x1
498#define SEM_FAILED 0x2
499#define SEM_PASSED 0x3
500#define IQ_QUEUE_SLEEP 0x0
501#define IQ_OFFLOAD_RETRY 0x1
502#define IQ_SCH_WAVE_MSG 0x2
503#define IQ_SEM_REARM 0x3
504#define IQ_DEQUEUE_RETRY 0x4
505#define IQ_INTR_TYPE_PQ 0x0
506#define IQ_INTR_TYPE_IB 0x1
507#define IQ_INTR_TYPE_MQD 0x2
508#define VMID_SZ 0x4
509#define CONFIG_SPACE_START 0x2000
510#define CONFIG_SPACE_END 0x9fff
511#define CONFIG_SPACE1_START 0x2000
512#define CONFIG_SPACE1_END 0x2bff
513#define CONFIG_SPACE2_START 0x3000
514#define CONFIG_SPACE2_END 0x9fff
515#define UCONFIG_SPACE_START 0xc000
516#define UCONFIG_SPACE_END 0xffff
517#define PERSISTENT_SPACE_START 0x2c00
518#define PERSISTENT_SPACE_END 0x2fff
519#define CONTEXT_SPACE_START 0xa000
520#define CONTEXT_SPACE_END 0xbfff
521typedef enum ForceControl {
522 FORCE_OFF = 0x0,
523 FORCE_ENABLE = 0x1,
524 FORCE_DISABLE = 0x2,
525 FORCE_RESERVED = 0x3,
526} ForceControl;
527typedef enum ZSamplePosition {
528 Z_SAMPLE_CENTER = 0x0,
529 Z_SAMPLE_CENTROID = 0x1,
530} ZSamplePosition;
531typedef enum ZOrder {
532 LATE_Z = 0x0,
533 EARLY_Z_THEN_LATE_Z = 0x1,
534 RE_Z = 0x2,
535 EARLY_Z_THEN_RE_Z = 0x3,
536} ZOrder;
537typedef enum ZpassControl {
538 ZPASS_DISABLE = 0x0,
539 ZPASS_SAMPLES = 0x1,
540 ZPASS_PIXELS = 0x2,
541} ZpassControl;
542typedef enum ZModeForce {
543 NO_FORCE = 0x0,
544 FORCE_EARLY_Z = 0x1,
545 FORCE_LATE_Z = 0x2,
546 FORCE_RE_Z = 0x3,
547} ZModeForce;
548typedef enum ZLimitSumm {
549 FORCE_SUMM_OFF = 0x0,
550 FORCE_SUMM_MINZ = 0x1,
551 FORCE_SUMM_MAXZ = 0x2,
552 FORCE_SUMM_BOTH = 0x3,
553} ZLimitSumm;
554typedef enum CompareFrag {
555 FRAG_NEVER = 0x0,
556 FRAG_LESS = 0x1,
557 FRAG_EQUAL = 0x2,
558 FRAG_LEQUAL = 0x3,
559 FRAG_GREATER = 0x4,
560 FRAG_NOTEQUAL = 0x5,
561 FRAG_GEQUAL = 0x6,
562 FRAG_ALWAYS = 0x7,
563} CompareFrag;
564typedef enum StencilOp {
565 STENCIL_KEEP = 0x0,
566 STENCIL_ZERO = 0x1,
567 STENCIL_ONES = 0x2,
568 STENCIL_REPLACE_TEST = 0x3,
569 STENCIL_REPLACE_OP = 0x4,
570 STENCIL_ADD_CLAMP = 0x5,
571 STENCIL_SUB_CLAMP = 0x6,
572 STENCIL_INVERT = 0x7,
573 STENCIL_ADD_WRAP = 0x8,
574 STENCIL_SUB_WRAP = 0x9,
575 STENCIL_AND = 0xa,
576 STENCIL_OR = 0xb,
577 STENCIL_XOR = 0xc,
578 STENCIL_NAND = 0xd,
579 STENCIL_NOR = 0xe,
580 STENCIL_XNOR = 0xf,
581} StencilOp;
582typedef enum ConservativeZExport {
583 EXPORT_ANY_Z = 0x0,
584 EXPORT_LESS_THAN_Z = 0x1,
585 EXPORT_GREATER_THAN_Z = 0x2,
586 EXPORT_RESERVED = 0x3,
587} ConservativeZExport;
588typedef enum DbPSLControl {
589 PSLC_AUTO = 0x0,
590 PSLC_ON_HANG_ONLY = 0x1,
591 PSLC_ASAP = 0x2,
592 PSLC_COUNTDOWN = 0x3,
593} DbPSLControl;
594typedef enum PerfCounter_Vals {
595 DB_PERF_SEL_SC_DB_tile_sends = 0x0,
596 DB_PERF_SEL_SC_DB_tile_busy = 0x1,
597 DB_PERF_SEL_SC_DB_tile_stalls = 0x2,
598 DB_PERF_SEL_SC_DB_tile_events = 0x3,
599 DB_PERF_SEL_SC_DB_tile_tiles = 0x4,
600 DB_PERF_SEL_SC_DB_tile_covered = 0x5,
601 DB_PERF_SEL_hiz_tc_read_starved = 0x6,
602 DB_PERF_SEL_hiz_tc_write_stall = 0x7,
603 DB_PERF_SEL_hiz_qtiles_culled = 0x8,
604 DB_PERF_SEL_his_qtiles_culled = 0x9,
605 DB_PERF_SEL_DB_SC_tile_sends = 0xa,
606 DB_PERF_SEL_DB_SC_tile_busy = 0xb,
607 DB_PERF_SEL_DB_SC_tile_stalls = 0xc,
608 DB_PERF_SEL_DB_SC_tile_df_stalls = 0xd,
609 DB_PERF_SEL_DB_SC_tile_tiles = 0xe,
610 DB_PERF_SEL_DB_SC_tile_culled = 0xf,
611 DB_PERF_SEL_DB_SC_tile_hier_kill = 0x10,
612 DB_PERF_SEL_DB_SC_tile_fast_ops = 0x11,
613 DB_PERF_SEL_DB_SC_tile_no_ops = 0x12,
614 DB_PERF_SEL_DB_SC_tile_tile_rate = 0x13,
615 DB_PERF_SEL_DB_SC_tile_ssaa_kill = 0x14,
616 DB_PERF_SEL_DB_SC_tile_fast_z_ops = 0x15,
617 DB_PERF_SEL_DB_SC_tile_fast_stencil_ops = 0x16,
618 DB_PERF_SEL_SC_DB_quad_sends = 0x17,
619 DB_PERF_SEL_SC_DB_quad_busy = 0x18,
620 DB_PERF_SEL_SC_DB_quad_squads = 0x19,
621 DB_PERF_SEL_SC_DB_quad_tiles = 0x1a,
622 DB_PERF_SEL_SC_DB_quad_pixels = 0x1b,
623 DB_PERF_SEL_SC_DB_quad_killed_tiles = 0x1c,
624 DB_PERF_SEL_DB_SC_quad_sends = 0x1d,
625 DB_PERF_SEL_DB_SC_quad_busy = 0x1e,
626 DB_PERF_SEL_DB_SC_quad_stalls = 0x1f,
627 DB_PERF_SEL_DB_SC_quad_tiles = 0x20,
628 DB_PERF_SEL_DB_SC_quad_lit_quad = 0x21,
629 DB_PERF_SEL_DB_CB_tile_sends = 0x22,
630 DB_PERF_SEL_DB_CB_tile_busy = 0x23,
631 DB_PERF_SEL_DB_CB_tile_stalls = 0x24,
632 DB_PERF_SEL_SX_DB_quad_sends = 0x25,
633 DB_PERF_SEL_SX_DB_quad_busy = 0x26,
634 DB_PERF_SEL_SX_DB_quad_stalls = 0x27,
635 DB_PERF_SEL_SX_DB_quad_quads = 0x28,
636 DB_PERF_SEL_SX_DB_quad_pixels = 0x29,
637 DB_PERF_SEL_SX_DB_quad_exports = 0x2a,
638 DB_PERF_SEL_SH_quads_outstanding_sum = 0x2b,
639 DB_PERF_SEL_DB_CB_lquad_sends = 0x2c,
640 DB_PERF_SEL_DB_CB_lquad_busy = 0x2d,
641 DB_PERF_SEL_DB_CB_lquad_stalls = 0x2e,
642 DB_PERF_SEL_DB_CB_lquad_quads = 0x2f,
643 DB_PERF_SEL_tile_rd_sends = 0x30,
644 DB_PERF_SEL_mi_tile_rd_outstanding_sum = 0x31,
645 DB_PERF_SEL_quad_rd_sends = 0x32,
646 DB_PERF_SEL_quad_rd_busy = 0x33,
647 DB_PERF_SEL_quad_rd_mi_stall = 0x34,
648 DB_PERF_SEL_quad_rd_rw_collision = 0x35,
649 DB_PERF_SEL_quad_rd_tag_stall = 0x36,
650 DB_PERF_SEL_quad_rd_32byte_reqs = 0x37,
651 DB_PERF_SEL_quad_rd_panic = 0x38,
652 DB_PERF_SEL_mi_quad_rd_outstanding_sum = 0x39,
653 DB_PERF_SEL_quad_rdret_sends = 0x3a,
654 DB_PERF_SEL_quad_rdret_busy = 0x3b,
655 DB_PERF_SEL_tile_wr_sends = 0x3c,
656 DB_PERF_SEL_tile_wr_acks = 0x3d,
657 DB_PERF_SEL_mi_tile_wr_outstanding_sum = 0x3e,
658 DB_PERF_SEL_quad_wr_sends = 0x3f,
659 DB_PERF_SEL_quad_wr_busy = 0x40,
660 DB_PERF_SEL_quad_wr_mi_stall = 0x41,
661 DB_PERF_SEL_quad_wr_coherency_stall = 0x42,
662 DB_PERF_SEL_quad_wr_acks = 0x43,
663 DB_PERF_SEL_mi_quad_wr_outstanding_sum = 0x44,
664 DB_PERF_SEL_Tile_Cache_misses = 0x45,
665 DB_PERF_SEL_Tile_Cache_hits = 0x46,
666 DB_PERF_SEL_Tile_Cache_flushes = 0x47,
667 DB_PERF_SEL_Tile_Cache_surface_stall = 0x48,
668 DB_PERF_SEL_Tile_Cache_starves = 0x49,
669 DB_PERF_SEL_Tile_Cache_mem_return_starve = 0x4a,
670 DB_PERF_SEL_tcp_dispatcher_reads = 0x4b,
671 DB_PERF_SEL_tcp_prefetcher_reads = 0x4c,
672 DB_PERF_SEL_tcp_preloader_reads = 0x4d,
673 DB_PERF_SEL_tcp_dispatcher_flushes = 0x4e,
674 DB_PERF_SEL_tcp_prefetcher_flushes = 0x4f,
675 DB_PERF_SEL_tcp_preloader_flushes = 0x50,
676 DB_PERF_SEL_Depth_Tile_Cache_sends = 0x51,
677 DB_PERF_SEL_Depth_Tile_Cache_busy = 0x52,
678 DB_PERF_SEL_Depth_Tile_Cache_starves = 0x53,
679 DB_PERF_SEL_Depth_Tile_Cache_dtile_locked = 0x54,
680 DB_PERF_SEL_Depth_Tile_Cache_alloc_stall = 0x55,
681 DB_PERF_SEL_Depth_Tile_Cache_misses = 0x56,
682 DB_PERF_SEL_Depth_Tile_Cache_hits = 0x57,
683 DB_PERF_SEL_Depth_Tile_Cache_flushes = 0x58,
684 DB_PERF_SEL_Depth_Tile_Cache_noop_tile = 0x59,
685 DB_PERF_SEL_Depth_Tile_Cache_detailed_noop = 0x5a,
686 DB_PERF_SEL_Depth_Tile_Cache_event = 0x5b,
687 DB_PERF_SEL_Depth_Tile_Cache_tile_frees = 0x5c,
688 DB_PERF_SEL_Depth_Tile_Cache_data_frees = 0x5d,
689 DB_PERF_SEL_Depth_Tile_Cache_mem_return_starve = 0x5e,
690 DB_PERF_SEL_Stencil_Cache_misses = 0x5f,
691 DB_PERF_SEL_Stencil_Cache_hits = 0x60,
692 DB_PERF_SEL_Stencil_Cache_flushes = 0x61,
693 DB_PERF_SEL_Stencil_Cache_starves = 0x62,
694 DB_PERF_SEL_Stencil_Cache_frees = 0x63,
695 DB_PERF_SEL_Z_Cache_separate_Z_misses = 0x64,
696 DB_PERF_SEL_Z_Cache_separate_Z_hits = 0x65,
697 DB_PERF_SEL_Z_Cache_separate_Z_flushes = 0x66,
698 DB_PERF_SEL_Z_Cache_separate_Z_starves = 0x67,
699 DB_PERF_SEL_Z_Cache_pmask_misses = 0x68,
700 DB_PERF_SEL_Z_Cache_pmask_hits = 0x69,
701 DB_PERF_SEL_Z_Cache_pmask_flushes = 0x6a,
702 DB_PERF_SEL_Z_Cache_pmask_starves = 0x6b,
703 DB_PERF_SEL_Z_Cache_frees = 0x6c,
704 DB_PERF_SEL_Plane_Cache_misses = 0x6d,
705 DB_PERF_SEL_Plane_Cache_hits = 0x6e,
706 DB_PERF_SEL_Plane_Cache_flushes = 0x6f,
707 DB_PERF_SEL_Plane_Cache_starves = 0x70,
708 DB_PERF_SEL_Plane_Cache_frees = 0x71,
709 DB_PERF_SEL_flush_expanded_stencil = 0x72,
710 DB_PERF_SEL_flush_compressed_stencil = 0x73,
711 DB_PERF_SEL_flush_single_stencil = 0x74,
712 DB_PERF_SEL_planes_flushed = 0x75,
713 DB_PERF_SEL_flush_1plane = 0x76,
714 DB_PERF_SEL_flush_2plane = 0x77,
715 DB_PERF_SEL_flush_3plane = 0x78,
716 DB_PERF_SEL_flush_4plane = 0x79,
717 DB_PERF_SEL_flush_5plane = 0x7a,
718 DB_PERF_SEL_flush_6plane = 0x7b,
719 DB_PERF_SEL_flush_7plane = 0x7c,
720 DB_PERF_SEL_flush_8plane = 0x7d,
721 DB_PERF_SEL_flush_9plane = 0x7e,
722 DB_PERF_SEL_flush_10plane = 0x7f,
723 DB_PERF_SEL_flush_11plane = 0x80,
724 DB_PERF_SEL_flush_12plane = 0x81,
725 DB_PERF_SEL_flush_13plane = 0x82,
726 DB_PERF_SEL_flush_14plane = 0x83,
727 DB_PERF_SEL_flush_15plane = 0x84,
728 DB_PERF_SEL_flush_16plane = 0x85,
729 DB_PERF_SEL_flush_expanded_z = 0x86,
730 DB_PERF_SEL_earlyZ_waiting_for_postZ_done = 0x87,
731 DB_PERF_SEL_reZ_waiting_for_postZ_done = 0x88,
732 DB_PERF_SEL_dk_tile_sends = 0x89,
733 DB_PERF_SEL_dk_tile_busy = 0x8a,
734 DB_PERF_SEL_dk_tile_quad_starves = 0x8b,
735 DB_PERF_SEL_dk_tile_stalls = 0x8c,
736 DB_PERF_SEL_dk_squad_sends = 0x8d,
737 DB_PERF_SEL_dk_squad_busy = 0x8e,
738 DB_PERF_SEL_dk_squad_stalls = 0x8f,
739 DB_PERF_SEL_Op_Pipe_Busy = 0x90,
740 DB_PERF_SEL_Op_Pipe_MC_Read_stall = 0x91,
741 DB_PERF_SEL_qc_busy = 0x92,
742 DB_PERF_SEL_qc_xfc = 0x93,
743 DB_PERF_SEL_qc_conflicts = 0x94,
744 DB_PERF_SEL_qc_full_stall = 0x95,
745 DB_PERF_SEL_qc_in_preZ_tile_stalls_postZ = 0x96,
746 DB_PERF_SEL_qc_in_postZ_tile_stalls_preZ = 0x97,
747 DB_PERF_SEL_tsc_insert_summarize_stall = 0x98,
748 DB_PERF_SEL_tl_busy = 0x99,
749 DB_PERF_SEL_tl_dtc_read_starved = 0x9a,
750 DB_PERF_SEL_tl_z_fetch_stall = 0x9b,
751 DB_PERF_SEL_tl_stencil_stall = 0x9c,
752 DB_PERF_SEL_tl_z_decompress_stall = 0x9d,
753 DB_PERF_SEL_tl_stencil_locked_stall = 0x9e,
754 DB_PERF_SEL_tl_events = 0x9f,
755 DB_PERF_SEL_tl_summarize_squads = 0xa0,
756 DB_PERF_SEL_tl_flush_expand_squads = 0xa1,
757 DB_PERF_SEL_tl_expand_squads = 0xa2,
758 DB_PERF_SEL_tl_preZ_squads = 0xa3,
759 DB_PERF_SEL_tl_postZ_squads = 0xa4,
760 DB_PERF_SEL_tl_preZ_noop_squads = 0xa5,
761 DB_PERF_SEL_tl_postZ_noop_squads = 0xa6,
762 DB_PERF_SEL_tl_tile_ops = 0xa7,
763 DB_PERF_SEL_tl_in_xfc = 0xa8,
764 DB_PERF_SEL_tl_in_single_stencil_expand_stall = 0xa9,
765 DB_PERF_SEL_tl_in_fast_z_stall = 0xaa,
766 DB_PERF_SEL_tl_out_xfc = 0xab,
767 DB_PERF_SEL_tl_out_squads = 0xac,
768 DB_PERF_SEL_zf_plane_multicycle = 0xad,
769 DB_PERF_SEL_PostZ_Samples_passing_Z = 0xae,
770 DB_PERF_SEL_PostZ_Samples_failing_Z = 0xaf,
771 DB_PERF_SEL_PostZ_Samples_failing_S = 0xb0,
772 DB_PERF_SEL_PreZ_Samples_passing_Z = 0xb1,
773 DB_PERF_SEL_PreZ_Samples_failing_Z = 0xb2,
774 DB_PERF_SEL_PreZ_Samples_failing_S = 0xb3,
775 DB_PERF_SEL_ts_tc_update_stall = 0xb4,
776 DB_PERF_SEL_sc_kick_start = 0xb5,
777 DB_PERF_SEL_sc_kick_end = 0xb6,
778 DB_PERF_SEL_clock_reg_active = 0xb7,
779 DB_PERF_SEL_clock_main_active = 0xb8,
780 DB_PERF_SEL_clock_mem_export_active = 0xb9,
781 DB_PERF_SEL_esr_ps_out_busy = 0xba,
782 DB_PERF_SEL_esr_ps_lqf_busy = 0xbb,
783 DB_PERF_SEL_esr_ps_lqf_stall = 0xbc,
784 DB_PERF_SEL_etr_out_send = 0xbd,
785 DB_PERF_SEL_etr_out_busy = 0xbe,
786 DB_PERF_SEL_etr_out_ltile_probe_fifo_full_stall = 0xbf,
787 DB_PERF_SEL_etr_out_cb_tile_stall = 0xc0,
788 DB_PERF_SEL_etr_out_esr_stall = 0xc1,
789 DB_PERF_SEL_esr_ps_sqq_busy = 0xc2,
790 DB_PERF_SEL_esr_ps_sqq_stall = 0xc3,
791 DB_PERF_SEL_esr_eot_fwd_busy = 0xc4,
792 DB_PERF_SEL_esr_eot_fwd_holding_squad = 0xc5,
793 DB_PERF_SEL_esr_eot_fwd_forward = 0xc6,
794 DB_PERF_SEL_esr_sqq_zi_busy = 0xc7,
795 DB_PERF_SEL_esr_sqq_zi_stall = 0xc8,
796 DB_PERF_SEL_postzl_sq_pt_busy = 0xc9,
797 DB_PERF_SEL_postzl_sq_pt_stall = 0xca,
798 DB_PERF_SEL_postzl_se_busy = 0xcb,
799 DB_PERF_SEL_postzl_se_stall = 0xcc,
800 DB_PERF_SEL_postzl_partial_launch = 0xcd,
801 DB_PERF_SEL_postzl_full_launch = 0xce,
802 DB_PERF_SEL_postzl_partial_waiting = 0xcf,
803 DB_PERF_SEL_postzl_tile_mem_stall = 0xd0,
804 DB_PERF_SEL_postzl_tile_init_stall = 0xd1,
805 DB_PEFF_SEL_prezl_tile_mem_stall = 0xd2,
806 DB_PERF_SEL_prezl_tile_init_stall = 0xd3,
807 DB_PERF_SEL_dtt_sm_clash_stall = 0xd4,
808 DB_PERF_SEL_dtt_sm_slot_stall = 0xd5,
809 DB_PERF_SEL_dtt_sm_miss_stall = 0xd6,
810 DB_PERF_SEL_mi_rdreq_busy = 0xd7,
811 DB_PERF_SEL_mi_rdreq_stall = 0xd8,
812 DB_PERF_SEL_mi_wrreq_busy = 0xd9,
813 DB_PERF_SEL_mi_wrreq_stall = 0xda,
814 DB_PERF_SEL_recomp_tile_to_1zplane_no_fastop = 0xdb,
815 DB_PERF_SEL_dkg_tile_rate_tile = 0xdc,
816 DB_PERF_SEL_prezl_src_in_sends = 0xdd,
817 DB_PERF_SEL_prezl_src_in_stall = 0xde,
818 DB_PERF_SEL_prezl_src_in_squads = 0xdf,
819 DB_PERF_SEL_prezl_src_in_squads_unrolled = 0xe0,
820 DB_PERF_SEL_prezl_src_in_tile_rate = 0xe1,
821 DB_PERF_SEL_prezl_src_in_tile_rate_unrolled = 0xe2,
822 DB_PERF_SEL_prezl_src_out_stall = 0xe3,
823 DB_PERF_SEL_postzl_src_in_sends = 0xe4,
824 DB_PERF_SEL_postzl_src_in_stall = 0xe5,
825 DB_PERF_SEL_postzl_src_in_squads = 0xe6,
826 DB_PERF_SEL_postzl_src_in_squads_unrolled = 0xe7,
827 DB_PERF_SEL_postzl_src_in_tile_rate = 0xe8,
828 DB_PERF_SEL_postzl_src_in_tile_rate_unrolled = 0xe9,
829 DB_PERF_SEL_postzl_src_out_stall = 0xea,
830 DB_PERF_SEL_esr_ps_src_in_sends = 0xeb,
831 DB_PERF_SEL_esr_ps_src_in_stall = 0xec,
832 DB_PERF_SEL_esr_ps_src_in_squads = 0xed,
833 DB_PERF_SEL_esr_ps_src_in_squads_unrolled = 0xee,
834 DB_PERF_SEL_esr_ps_src_in_tile_rate = 0xef,
835 DB_PERF_SEL_esr_ps_src_in_tile_rate_unrolled = 0xf0,
836 DB_PERF_SEL_esr_ps_src_in_tile_rate_unrolled_to_pixel_rate= 0xf1,
837 DB_PERF_SEL_esr_ps_src_out_stall = 0xf2,
838 DB_PERF_SEL_depth_bounds_qtiles_culled = 0xf3,
839 DB_PERF_SEL_PreZ_Samples_failing_DB = 0xf4,
840 DB_PERF_SEL_PostZ_Samples_failing_DB = 0xf5,
841 DB_PERF_SEL_flush_compressed = 0xf6,
842 DB_PERF_SEL_flush_plane_le4 = 0xf7,
843 DB_PERF_SEL_tiles_z_fully_summarized = 0xf8,
844 DB_PERF_SEL_tiles_stencil_fully_summarized = 0xf9,
845 DB_PERF_SEL_tiles_z_clear_on_expclear = 0xfa,
846 DB_PERF_SEL_tiles_s_clear_on_expclear = 0xfb,
847 DB_PERF_SEL_tiles_decomp_on_expclear = 0xfc,
848 DB_PERF_SEL_tiles_compressed_to_decompressed = 0xfd,
849 DB_PERF_SEL_Op_Pipe_Prez_Busy = 0xfe,
850 DB_PERF_SEL_Op_Pipe_Postz_Busy = 0xff,
851 DB_PERF_SEL_di_dt_stall = 0x100,
852} PerfCounter_Vals;
853typedef enum RingCounterControl {
854 COUNTER_RING_SPLIT = 0x0,
855 COUNTER_RING_0 = 0x1,
856 COUNTER_RING_1 = 0x2,
857} RingCounterControl;
858typedef enum PixelPipeCounterId {
859 PIXEL_PIPE_OCCLUSION_COUNT_0 = 0x0,
860 PIXEL_PIPE_OCCLUSION_COUNT_1 = 0x1,
861 PIXEL_PIPE_OCCLUSION_COUNT_2 = 0x2,
862 PIXEL_PIPE_OCCLUSION_COUNT_3 = 0x3,
863 PIXEL_PIPE_SCREEN_MIN_EXTENTS_0 = 0x4,
864 PIXEL_PIPE_SCREEN_MAX_EXTENTS_0 = 0x5,
865 PIXEL_PIPE_SCREEN_MIN_EXTENTS_1 = 0x6,
866 PIXEL_PIPE_SCREEN_MAX_EXTENTS_1 = 0x7,
867} PixelPipeCounterId;
868typedef enum PixelPipeStride {
869 PIXEL_PIPE_STRIDE_32_BITS = 0x0,
870 PIXEL_PIPE_STRIDE_64_BITS = 0x1,
871 PIXEL_PIPE_STRIDE_128_BITS = 0x2,
872 PIXEL_PIPE_STRIDE_256_BITS = 0x3,
873} PixelPipeStride;
874typedef enum GB_EDC_DED_MODE {
875 GB_EDC_DED_MODE_LOG = 0x0,
876 GB_EDC_DED_MODE_HALT = 0x1,
877 GB_EDC_DED_MODE_INT_HALT = 0x2,
878} GB_EDC_DED_MODE;
879#define GB_TILING_CONFIG_TABLE_SIZE 0x20
880#define GB_TILING_CONFIG_MACROTABLE_SIZE 0x10
881typedef enum GRBM_PERF_SEL {
882 GRBM_PERF_SEL_COUNT = 0x0,
883 GRBM_PERF_SEL_USER_DEFINED = 0x1,
884 GRBM_PERF_SEL_GUI_ACTIVE = 0x2,
885 GRBM_PERF_SEL_CP_BUSY = 0x3,
886 GRBM_PERF_SEL_CP_COHER_BUSY = 0x4,
887 GRBM_PERF_SEL_CP_DMA_BUSY = 0x5,
888 GRBM_PERF_SEL_CB_BUSY = 0x6,
889 GRBM_PERF_SEL_DB_BUSY = 0x7,
890 GRBM_PERF_SEL_PA_BUSY = 0x8,
891 GRBM_PERF_SEL_SC_BUSY = 0x9,
892 GRBM_PERF_SEL_RESERVED_6 = 0xa,
893 GRBM_PERF_SEL_SPI_BUSY = 0xb,
894 GRBM_PERF_SEL_SX_BUSY = 0xc,
895 GRBM_PERF_SEL_TA_BUSY = 0xd,
896 GRBM_PERF_SEL_CB_CLEAN = 0xe,
897 GRBM_PERF_SEL_DB_CLEAN = 0xf,
898 GRBM_PERF_SEL_RESERVED_5 = 0x10,
899 GRBM_PERF_SEL_VGT_BUSY = 0x11,
900 GRBM_PERF_SEL_RESERVED_4 = 0x12,
901 GRBM_PERF_SEL_RESERVED_3 = 0x13,
902 GRBM_PERF_SEL_RESERVED_2 = 0x14,
903 GRBM_PERF_SEL_RESERVED_1 = 0x15,
904 GRBM_PERF_SEL_RESERVED_0 = 0x16,
905 GRBM_PERF_SEL_IA_BUSY = 0x17,
906 GRBM_PERF_SEL_IA_NO_DMA_BUSY = 0x18,
907 GRBM_PERF_SEL_GDS_BUSY = 0x19,
908 GRBM_PERF_SEL_BCI_BUSY = 0x1a,
909 GRBM_PERF_SEL_RLC_BUSY = 0x1b,
910 GRBM_PERF_SEL_TC_BUSY = 0x1c,
911 GRBM_PERF_SEL_CPG_BUSY = 0x1d,
912 GRBM_PERF_SEL_CPC_BUSY = 0x1e,
913 GRBM_PERF_SEL_CPF_BUSY = 0x1f,
914 GRBM_PERF_SEL_WD_BUSY = 0x20,
915 GRBM_PERF_SEL_WD_NO_DMA_BUSY = 0x21,
916} GRBM_PERF_SEL;
917typedef enum GRBM_SE0_PERF_SEL {
918 GRBM_SE0_PERF_SEL_COUNT = 0x0,
919 GRBM_SE0_PERF_SEL_USER_DEFINED = 0x1,
920 GRBM_SE0_PERF_SEL_CB_BUSY = 0x2,
921 GRBM_SE0_PERF_SEL_DB_BUSY = 0x3,
922 GRBM_SE0_PERF_SEL_SC_BUSY = 0x4,
923 GRBM_SE0_PERF_SEL_RESERVED_1 = 0x5,
924 GRBM_SE0_PERF_SEL_SPI_BUSY = 0x6,
925 GRBM_SE0_PERF_SEL_SX_BUSY = 0x7,
926 GRBM_SE0_PERF_SEL_TA_BUSY = 0x8,
927 GRBM_SE0_PERF_SEL_CB_CLEAN = 0x9,
928 GRBM_SE0_PERF_SEL_DB_CLEAN = 0xa,
929 GRBM_SE0_PERF_SEL_RESERVED_0 = 0xb,
930 GRBM_SE0_PERF_SEL_PA_BUSY = 0xc,
931 GRBM_SE0_PERF_SEL_VGT_BUSY = 0xd,
932 GRBM_SE0_PERF_SEL_BCI_BUSY = 0xe,
933} GRBM_SE0_PERF_SEL;
934typedef enum GRBM_SE1_PERF_SEL {
935 GRBM_SE1_PERF_SEL_COUNT = 0x0,
936 GRBM_SE1_PERF_SEL_USER_DEFINED = 0x1,
937 GRBM_SE1_PERF_SEL_CB_BUSY = 0x2,
938 GRBM_SE1_PERF_SEL_DB_BUSY = 0x3,
939 GRBM_SE1_PERF_SEL_SC_BUSY = 0x4,
940 GRBM_SE1_PERF_SEL_RESERVED_1 = 0x5,
941 GRBM_SE1_PERF_SEL_SPI_BUSY = 0x6,
942 GRBM_SE1_PERF_SEL_SX_BUSY = 0x7,
943 GRBM_SE1_PERF_SEL_TA_BUSY = 0x8,
944 GRBM_SE1_PERF_SEL_CB_CLEAN = 0x9,
945 GRBM_SE1_PERF_SEL_DB_CLEAN = 0xa,
946 GRBM_SE1_PERF_SEL_RESERVED_0 = 0xb,
947 GRBM_SE1_PERF_SEL_PA_BUSY = 0xc,
948 GRBM_SE1_PERF_SEL_VGT_BUSY = 0xd,
949 GRBM_SE1_PERF_SEL_BCI_BUSY = 0xe,
950} GRBM_SE1_PERF_SEL;
951typedef enum GRBM_SE2_PERF_SEL {
952 GRBM_SE2_PERF_SEL_COUNT = 0x0,
953 GRBM_SE2_PERF_SEL_USER_DEFINED = 0x1,
954 GRBM_SE2_PERF_SEL_CB_BUSY = 0x2,
955 GRBM_SE2_PERF_SEL_DB_BUSY = 0x3,
956 GRBM_SE2_PERF_SEL_SC_BUSY = 0x4,
957 GRBM_SE2_PERF_SEL_RESERVED_1 = 0x5,
958 GRBM_SE2_PERF_SEL_SPI_BUSY = 0x6,
959 GRBM_SE2_PERF_SEL_SX_BUSY = 0x7,
960 GRBM_SE2_PERF_SEL_TA_BUSY = 0x8,
961 GRBM_SE2_PERF_SEL_CB_CLEAN = 0x9,
962 GRBM_SE2_PERF_SEL_DB_CLEAN = 0xa,
963 GRBM_SE2_PERF_SEL_RESERVED_0 = 0xb,
964 GRBM_SE2_PERF_SEL_PA_BUSY = 0xc,
965 GRBM_SE2_PERF_SEL_VGT_BUSY = 0xd,
966 GRBM_SE2_PERF_SEL_BCI_BUSY = 0xe,
967} GRBM_SE2_PERF_SEL;
968typedef enum GRBM_SE3_PERF_SEL {
969 GRBM_SE3_PERF_SEL_COUNT = 0x0,
970 GRBM_SE3_PERF_SEL_USER_DEFINED = 0x1,
971 GRBM_SE3_PERF_SEL_CB_BUSY = 0x2,
972 GRBM_SE3_PERF_SEL_DB_BUSY = 0x3,
973 GRBM_SE3_PERF_SEL_SC_BUSY = 0x4,
974 GRBM_SE3_PERF_SEL_RESERVED_1 = 0x5,
975 GRBM_SE3_PERF_SEL_SPI_BUSY = 0x6,
976 GRBM_SE3_PERF_SEL_SX_BUSY = 0x7,
977 GRBM_SE3_PERF_SEL_TA_BUSY = 0x8,
978 GRBM_SE3_PERF_SEL_CB_CLEAN = 0x9,
979 GRBM_SE3_PERF_SEL_DB_CLEAN = 0xa,
980 GRBM_SE3_PERF_SEL_RESERVED_0 = 0xb,
981 GRBM_SE3_PERF_SEL_PA_BUSY = 0xc,
982 GRBM_SE3_PERF_SEL_VGT_BUSY = 0xd,
983 GRBM_SE3_PERF_SEL_BCI_BUSY = 0xe,
984} GRBM_SE3_PERF_SEL;
985typedef enum SU_PERFCNT_SEL {
986 PERF_PAPC_PASX_REQ = 0x0,
987 PERF_PAPC_PASX_DISABLE_PIPE = 0x1,
988 PERF_PAPC_PASX_FIRST_VECTOR = 0x2,
989 PERF_PAPC_PASX_SECOND_VECTOR = 0x3,
990 PERF_PAPC_PASX_FIRST_DEAD = 0x4,
991 PERF_PAPC_PASX_SECOND_DEAD = 0x5,
992 PERF_PAPC_PASX_VTX_KILL_DISCARD = 0x6,
993 PERF_PAPC_PASX_VTX_NAN_DISCARD = 0x7,
994 PERF_PAPC_PA_INPUT_PRIM = 0x8,
995 PERF_PAPC_PA_INPUT_NULL_PRIM = 0x9,
996 PERF_PAPC_PA_INPUT_EVENT_FLAG = 0xa,
997 PERF_PAPC_PA_INPUT_FIRST_PRIM_SLOT = 0xb,
998 PERF_PAPC_PA_INPUT_END_OF_PACKET = 0xc,
999 PERF_PAPC_PA_INPUT_EXTENDED_EVENT = 0xd,
1000 PERF_PAPC_CLPR_CULL_PRIM = 0xe,
1001 PERF_PAPC_CLPR_VVUCP_CULL_PRIM = 0xf,
1002 PERF_PAPC_CLPR_VV_CULL_PRIM = 0x10,
1003 PERF_PAPC_CLPR_UCP_CULL_PRIM = 0x11,
1004 PERF_PAPC_CLPR_VTX_KILL_CULL_PRIM = 0x12,
1005 PERF_PAPC_CLPR_VTX_NAN_CULL_PRIM = 0x13,
1006 PERF_PAPC_CLPR_CULL_TO_NULL_PRIM = 0x14,
1007 PERF_PAPC_CLPR_VVUCP_CLIP_PRIM = 0x15,
1008 PERF_PAPC_CLPR_VV_CLIP_PRIM = 0x16,
1009 PERF_PAPC_CLPR_UCP_CLIP_PRIM = 0x17,
1010 PERF_PAPC_CLPR_POINT_CLIP_CANDIDATE = 0x18,
1011 PERF_PAPC_CLPR_CLIP_PLANE_CNT_1 = 0x19,
1012 PERF_PAPC_CLPR_CLIP_PLANE_CNT_2 = 0x1a,
1013 PERF_PAPC_CLPR_CLIP_PLANE_CNT_3 = 0x1b,
1014 PERF_PAPC_CLPR_CLIP_PLANE_CNT_4 = 0x1c,
1015 PERF_PAPC_CLPR_CLIP_PLANE_CNT_5_8 = 0x1d,
1016 PERF_PAPC_CLPR_CLIP_PLANE_CNT_9_12 = 0x1e,
1017 PERF_PAPC_CLPR_CLIP_PLANE_NEAR = 0x1f,
1018 PERF_PAPC_CLPR_CLIP_PLANE_FAR = 0x20,
1019 PERF_PAPC_CLPR_CLIP_PLANE_LEFT = 0x21,
1020 PERF_PAPC_CLPR_CLIP_PLANE_RIGHT = 0x22,
1021 PERF_PAPC_CLPR_CLIP_PLANE_TOP = 0x23,
1022 PERF_PAPC_CLPR_CLIP_PLANE_BOTTOM = 0x24,
1023 PERF_PAPC_CLPR_GSC_KILL_CULL_PRIM = 0x25,
1024 PERF_PAPC_CLPR_RASTER_KILL_CULL_PRIM = 0x26,
1025 PERF_PAPC_CLSM_NULL_PRIM = 0x27,
1026 PERF_PAPC_CLSM_TOTALLY_VISIBLE_PRIM = 0x28,
1027 PERF_PAPC_CLSM_CULL_TO_NULL_PRIM = 0x29,
1028 PERF_PAPC_CLSM_OUT_PRIM_CNT_1 = 0x2a,
1029 PERF_PAPC_CLSM_OUT_PRIM_CNT_2 = 0x2b,
1030 PERF_PAPC_CLSM_OUT_PRIM_CNT_3 = 0x2c,
1031 PERF_PAPC_CLSM_OUT_PRIM_CNT_4 = 0x2d,
1032 PERF_PAPC_CLSM_OUT_PRIM_CNT_5_8 = 0x2e,
1033 PERF_PAPC_CLSM_OUT_PRIM_CNT_9_13 = 0x2f,
1034 PERF_PAPC_CLIPGA_VTE_KILL_PRIM = 0x30,
1035 PERF_PAPC_SU_INPUT_PRIM = 0x31,
1036 PERF_PAPC_SU_INPUT_CLIP_PRIM = 0x32,
1037 PERF_PAPC_SU_INPUT_NULL_PRIM = 0x33,
1038 PERF_PAPC_SU_INPUT_PRIM_DUAL = 0x34,
1039 PERF_PAPC_SU_INPUT_CLIP_PRIM_DUAL = 0x35,
1040 PERF_PAPC_SU_ZERO_AREA_CULL_PRIM = 0x36,
1041 PERF_PAPC_SU_BACK_FACE_CULL_PRIM = 0x37,
1042 PERF_PAPC_SU_FRONT_FACE_CULL_PRIM = 0x38,
1043 PERF_PAPC_SU_POLYMODE_FACE_CULL = 0x39,
1044 PERF_PAPC_SU_POLYMODE_BACK_CULL = 0x3a,
1045 PERF_PAPC_SU_POLYMODE_FRONT_CULL = 0x3b,
1046 PERF_PAPC_SU_POLYMODE_INVALID_FILL = 0x3c,
1047 PERF_PAPC_SU_OUTPUT_PRIM = 0x3d,
1048 PERF_PAPC_SU_OUTPUT_CLIP_PRIM = 0x3e,
1049 PERF_PAPC_SU_OUTPUT_NULL_PRIM = 0x3f,
1050 PERF_PAPC_SU_OUTPUT_EVENT_FLAG = 0x40,
1051 PERF_PAPC_SU_OUTPUT_FIRST_PRIM_SLOT = 0x41,
1052 PERF_PAPC_SU_OUTPUT_END_OF_PACKET = 0x42,
1053 PERF_PAPC_SU_OUTPUT_POLYMODE_FACE = 0x43,
1054 PERF_PAPC_SU_OUTPUT_POLYMODE_BACK = 0x44,
1055 PERF_PAPC_SU_OUTPUT_POLYMODE_FRONT = 0x45,
1056 PERF_PAPC_SU_OUT_CLIP_POLYMODE_FACE = 0x46,
1057 PERF_PAPC_SU_OUT_CLIP_POLYMODE_BACK = 0x47,
1058 PERF_PAPC_SU_OUT_CLIP_POLYMODE_FRONT = 0x48,
1059 PERF_PAPC_SU_OUTPUT_PRIM_DUAL = 0x49,
1060 PERF_PAPC_SU_OUTPUT_CLIP_PRIM_DUAL = 0x4a,
1061 PERF_PAPC_SU_OUTPUT_POLYMODE_DUAL = 0x4b,
1062 PERF_PAPC_SU_OUTPUT_CLIP_POLYMODE_DUAL = 0x4c,
1063 PERF_PAPC_PASX_REQ_IDLE = 0x4d,
1064 PERF_PAPC_PASX_REQ_BUSY = 0x4e,
1065 PERF_PAPC_PASX_REQ_STALLED = 0x4f,
1066 PERF_PAPC_PASX_REC_IDLE = 0x50,
1067 PERF_PAPC_PASX_REC_BUSY = 0x51,
1068 PERF_PAPC_PASX_REC_STARVED_SX = 0x52,
1069 PERF_PAPC_PASX_REC_STALLED = 0x53,
1070 PERF_PAPC_PASX_REC_STALLED_POS_MEM = 0x54,
1071 PERF_PAPC_PASX_REC_STALLED_CCGSM_IN = 0x55,
1072 PERF_PAPC_CCGSM_IDLE = 0x56,
1073 PERF_PAPC_CCGSM_BUSY = 0x57,
1074 PERF_PAPC_CCGSM_STALLED = 0x58,
1075 PERF_PAPC_CLPRIM_IDLE = 0x59,
1076 PERF_PAPC_CLPRIM_BUSY = 0x5a,
1077 PERF_PAPC_CLPRIM_STALLED = 0x5b,
1078 PERF_PAPC_CLPRIM_STARVED_CCGSM = 0x5c,
1079 PERF_PAPC_CLIPSM_IDLE = 0x5d,
1080 PERF_PAPC_CLIPSM_BUSY = 0x5e,
1081 PERF_PAPC_CLIPSM_WAIT_CLIP_VERT_ENGH = 0x5f,
1082 PERF_PAPC_CLIPSM_WAIT_HIGH_PRI_SEQ = 0x60,
1083 PERF_PAPC_CLIPSM_WAIT_CLIPGA = 0x61,
1084 PERF_PAPC_CLIPSM_WAIT_AVAIL_VTE_CLIP = 0x62,
1085 PERF_PAPC_CLIPSM_WAIT_CLIP_OUTSM = 0x63,
1086 PERF_PAPC_CLIPGA_IDLE = 0x64,
1087 PERF_PAPC_CLIPGA_BUSY = 0x65,
1088 PERF_PAPC_CLIPGA_STARVED_VTE_CLIP = 0x66,
1089 PERF_PAPC_CLIPGA_STALLED = 0x67,
1090 PERF_PAPC_CLIP_IDLE = 0x68,
1091 PERF_PAPC_CLIP_BUSY = 0x69,
1092 PERF_PAPC_SU_IDLE = 0x6a,
1093 PERF_PAPC_SU_BUSY = 0x6b,
1094 PERF_PAPC_SU_STARVED_CLIP = 0x6c,
1095 PERF_PAPC_SU_STALLED_SC = 0x6d,
1096 PERF_PAPC_CL_DYN_SCLK_VLD = 0x6e,
1097 PERF_PAPC_SU_DYN_SCLK_VLD = 0x6f,
1098 PERF_PAPC_PA_REG_SCLK_VLD = 0x70,
1099 PERF_PAPC_SU_MULTI_GPU_PRIM_FILTER_CULL = 0x71,
1100 PERF_PAPC_PASX_SE0_REQ = 0x72,
1101 PERF_PAPC_PASX_SE1_REQ = 0x73,
1102 PERF_PAPC_PASX_SE0_FIRST_VECTOR = 0x74,
1103 PERF_PAPC_PASX_SE0_SECOND_VECTOR = 0x75,
1104 PERF_PAPC_PASX_SE1_FIRST_VECTOR = 0x76,
1105 PERF_PAPC_PASX_SE1_SECOND_VECTOR = 0x77,
1106 PERF_PAPC_SU_SE0_PRIM_FILTER_CULL = 0x78,
1107 PERF_PAPC_SU_SE1_PRIM_FILTER_CULL = 0x79,
1108 PERF_PAPC_SU_SE01_PRIM_FILTER_CULL = 0x7a,
1109 PERF_PAPC_SU_SE0_OUTPUT_PRIM = 0x7b,
1110 PERF_PAPC_SU_SE1_OUTPUT_PRIM = 0x7c,
1111 PERF_PAPC_SU_SE01_OUTPUT_PRIM = 0x7d,
1112 PERF_PAPC_SU_SE0_OUTPUT_NULL_PRIM = 0x7e,
1113 PERF_PAPC_SU_SE1_OUTPUT_NULL_PRIM = 0x7f,
1114 PERF_PAPC_SU_SE01_OUTPUT_NULL_PRIM = 0x80,
1115 PERF_PAPC_SU_SE0_OUTPUT_FIRST_PRIM_SLOT = 0x81,
1116 PERF_PAPC_SU_SE1_OUTPUT_FIRST_PRIM_SLOT = 0x82,
1117 PERF_PAPC_SU_SE0_STALLED_SC = 0x83,
1118 PERF_PAPC_SU_SE1_STALLED_SC = 0x84,
1119 PERF_PAPC_SU_SE01_STALLED_SC = 0x85,
1120 PERF_PAPC_CLSM_CLIPPING_PRIM = 0x86,
1121 PERF_PAPC_SU_CULLED_PRIM = 0x87,
1122 PERF_PAPC_SU_OUTPUT_EOPG = 0x88,
1123 PERF_PAPC_SU_SE2_PRIM_FILTER_CULL = 0x89,
1124 PERF_PAPC_SU_SE3_PRIM_FILTER_CULL = 0x8a,
1125 PERF_PAPC_SU_SE2_OUTPUT_PRIM = 0x8b,
1126 PERF_PAPC_SU_SE3_OUTPUT_PRIM = 0x8c,
1127 PERF_PAPC_SU_SE2_OUTPUT_NULL_PRIM = 0x8d,
1128 PERF_PAPC_SU_SE3_OUTPUT_NULL_PRIM = 0x8e,
1129 PERF_PAPC_SU_SE0_OUTPUT_END_OF_PACKET = 0x8f,
1130 PERF_PAPC_SU_SE1_OUTPUT_END_OF_PACKET = 0x90,
1131 PERF_PAPC_SU_SE2_OUTPUT_END_OF_PACKET = 0x91,
1132 PERF_PAPC_SU_SE3_OUTPUT_END_OF_PACKET = 0x92,
1133 PERF_PAPC_SU_SE0_OUTPUT_EOPG = 0x93,
1134 PERF_PAPC_SU_SE1_OUTPUT_EOPG = 0x94,
1135 PERF_PAPC_SU_SE2_OUTPUT_EOPG = 0x95,
1136 PERF_PAPC_SU_SE3_OUTPUT_EOPG = 0x96,
1137 PERF_PAPC_SU_SE2_STALLED_SC = 0x97,
1138 PERF_PAPC_SU_SE3_STALLED_SC = 0x98,
1139} SU_PERFCNT_SEL;
1140typedef enum SC_PERFCNT_SEL {
1141 SC_SRPS_WINDOW_VALID = 0x0,
1142 SC_PSSW_WINDOW_VALID = 0x1,
1143 SC_TPQZ_WINDOW_VALID = 0x2,
1144 SC_QZQP_WINDOW_VALID = 0x3,
1145 SC_TRPK_WINDOW_VALID = 0x4,
1146 SC_SRPS_WINDOW_VALID_BUSY = 0x5,
1147 SC_PSSW_WINDOW_VALID_BUSY = 0x6,
1148 SC_TPQZ_WINDOW_VALID_BUSY = 0x7,
1149 SC_QZQP_WINDOW_VALID_BUSY = 0x8,
1150 SC_TRPK_WINDOW_VALID_BUSY = 0x9,
1151 SC_STARVED_BY_PA = 0xa,
1152 SC_STALLED_BY_PRIMFIFO = 0xb,
1153 SC_STALLED_BY_DB_TILE = 0xc,
1154 SC_STARVED_BY_DB_TILE = 0xd,
1155 SC_STALLED_BY_TILEORDERFIFO = 0xe,
1156 SC_STALLED_BY_TILEFIFO = 0xf,
1157 SC_STALLED_BY_DB_QUAD = 0x10,
1158 SC_STARVED_BY_DB_QUAD = 0x11,
1159 SC_STALLED_BY_QUADFIFO = 0x12,
1160 SC_STALLED_BY_BCI = 0x13,
1161 SC_STALLED_BY_SPI = 0x14,
1162 SC_SCISSOR_DISCARD = 0x15,
1163 SC_BB_DISCARD = 0x16,
1164 SC_SUPERTILE_COUNT = 0x17,
1165 SC_SUPERTILE_PER_PRIM_H0 = 0x18,
1166 SC_SUPERTILE_PER_PRIM_H1 = 0x19,
1167 SC_SUPERTILE_PER_PRIM_H2 = 0x1a,
1168 SC_SUPERTILE_PER_PRIM_H3 = 0x1b,
1169 SC_SUPERTILE_PER_PRIM_H4 = 0x1c,
1170 SC_SUPERTILE_PER_PRIM_H5 = 0x1d,
1171 SC_SUPERTILE_PER_PRIM_H6 = 0x1e,
1172 SC_SUPERTILE_PER_PRIM_H7 = 0x1f,
1173 SC_SUPERTILE_PER_PRIM_H8 = 0x20,
1174 SC_SUPERTILE_PER_PRIM_H9 = 0x21,
1175 SC_SUPERTILE_PER_PRIM_H10 = 0x22,
1176 SC_SUPERTILE_PER_PRIM_H11 = 0x23,
1177 SC_SUPERTILE_PER_PRIM_H12 = 0x24,
1178 SC_SUPERTILE_PER_PRIM_H13 = 0x25,
1179 SC_SUPERTILE_PER_PRIM_H14 = 0x26,
1180 SC_SUPERTILE_PER_PRIM_H15 = 0x27,
1181 SC_SUPERTILE_PER_PRIM_H16 = 0x28,
1182 SC_TILE_PER_PRIM_H0 = 0x29,
1183 SC_TILE_PER_PRIM_H1 = 0x2a,
1184 SC_TILE_PER_PRIM_H2 = 0x2b,
1185 SC_TILE_PER_PRIM_H3 = 0x2c,
1186 SC_TILE_PER_PRIM_H4 = 0x2d,
1187 SC_TILE_PER_PRIM_H5 = 0x2e,
1188 SC_TILE_PER_PRIM_H6 = 0x2f,
1189 SC_TILE_PER_PRIM_H7 = 0x30,
1190 SC_TILE_PER_PRIM_H8 = 0x31,
1191 SC_TILE_PER_PRIM_H9 = 0x32,
1192 SC_TILE_PER_PRIM_H10 = 0x33,
1193 SC_TILE_PER_PRIM_H11 = 0x34,
1194 SC_TILE_PER_PRIM_H12 = 0x35,
1195 SC_TILE_PER_PRIM_H13 = 0x36,
1196 SC_TILE_PER_PRIM_H14 = 0x37,
1197 SC_TILE_PER_PRIM_H15 = 0x38,
1198 SC_TILE_PER_PRIM_H16 = 0x39,
1199 SC_TILE_PER_SUPERTILE_H0 = 0x3a,
1200 SC_TILE_PER_SUPERTILE_H1 = 0x3b,
1201 SC_TILE_PER_SUPERTILE_H2 = 0x3c,
1202 SC_TILE_PER_SUPERTILE_H3 = 0x3d,
1203 SC_TILE_PER_SUPERTILE_H4 = 0x3e,
1204 SC_TILE_PER_SUPERTILE_H5 = 0x3f,
1205 SC_TILE_PER_SUPERTILE_H6 = 0x40,
1206 SC_TILE_PER_SUPERTILE_H7 = 0x41,
1207 SC_TILE_PER_SUPERTILE_H8 = 0x42,
1208 SC_TILE_PER_SUPERTILE_H9 = 0x43,
1209 SC_TILE_PER_SUPERTILE_H10 = 0x44,
1210 SC_TILE_PER_SUPERTILE_H11 = 0x45,
1211 SC_TILE_PER_SUPERTILE_H12 = 0x46,
1212 SC_TILE_PER_SUPERTILE_H13 = 0x47,
1213 SC_TILE_PER_SUPERTILE_H14 = 0x48,
1214 SC_TILE_PER_SUPERTILE_H15 = 0x49,
1215 SC_TILE_PER_SUPERTILE_H16 = 0x4a,
1216 SC_TILE_PICKED_H1 = 0x4b,
1217 SC_TILE_PICKED_H2 = 0x4c,
1218 SC_TILE_PICKED_H3 = 0x4d,
1219 SC_TILE_PICKED_H4 = 0x4e,
1220 SC_QZ0_MULTI_GPU_TILE_DISCARD = 0x4f,
1221 SC_QZ1_MULTI_GPU_TILE_DISCARD = 0x50,
1222 SC_QZ2_MULTI_GPU_TILE_DISCARD = 0x51,
1223 SC_QZ3_MULTI_GPU_TILE_DISCARD = 0x52,
1224 SC_QZ0_TILE_COUNT = 0x53,
1225 SC_QZ1_TILE_COUNT = 0x54,
1226 SC_QZ2_TILE_COUNT = 0x55,
1227 SC_QZ3_TILE_COUNT = 0x56,
1228 SC_QZ0_TILE_COVERED_COUNT = 0x57,
1229 SC_QZ1_TILE_COVERED_COUNT = 0x58,
1230 SC_QZ2_TILE_COVERED_COUNT = 0x59,
1231 SC_QZ3_TILE_COVERED_COUNT = 0x5a,
1232 SC_QZ0_TILE_NOT_COVERED_COUNT = 0x5b,
1233 SC_QZ1_TILE_NOT_COVERED_COUNT = 0x5c,
1234 SC_QZ2_TILE_NOT_COVERED_COUNT = 0x5d,
1235 SC_QZ3_TILE_NOT_COVERED_COUNT = 0x5e,
1236 SC_QZ0_QUAD_PER_TILE_H0 = 0x5f,
1237 SC_QZ0_QUAD_PER_TILE_H1 = 0x60,
1238 SC_QZ0_QUAD_PER_TILE_H2 = 0x61,
1239 SC_QZ0_QUAD_PER_TILE_H3 = 0x62,
1240 SC_QZ0_QUAD_PER_TILE_H4 = 0x63,
1241 SC_QZ0_QUAD_PER_TILE_H5 = 0x64,
1242 SC_QZ0_QUAD_PER_TILE_H6 = 0x65,
1243 SC_QZ0_QUAD_PER_TILE_H7 = 0x66,
1244 SC_QZ0_QUAD_PER_TILE_H8 = 0x67,
1245 SC_QZ0_QUAD_PER_TILE_H9 = 0x68,
1246 SC_QZ0_QUAD_PER_TILE_H10 = 0x69,
1247 SC_QZ0_QUAD_PER_TILE_H11 = 0x6a,
1248 SC_QZ0_QUAD_PER_TILE_H12 = 0x6b,
1249 SC_QZ0_QUAD_PER_TILE_H13 = 0x6c,
1250 SC_QZ0_QUAD_PER_TILE_H14 = 0x6d,
1251 SC_QZ0_QUAD_PER_TILE_H15 = 0x6e,
1252 SC_QZ0_QUAD_PER_TILE_H16 = 0x6f,
1253 SC_QZ1_QUAD_PER_TILE_H0 = 0x70,
1254 SC_QZ1_QUAD_PER_TILE_H1 = 0x71,
1255 SC_QZ1_QUAD_PER_TILE_H2 = 0x72,
1256 SC_QZ1_QUAD_PER_TILE_H3 = 0x73,
1257 SC_QZ1_QUAD_PER_TILE_H4 = 0x74,
1258 SC_QZ1_QUAD_PER_TILE_H5 = 0x75,
1259 SC_QZ1_QUAD_PER_TILE_H6 = 0x76,
1260 SC_QZ1_QUAD_PER_TILE_H7 = 0x77,
1261 SC_QZ1_QUAD_PER_TILE_H8 = 0x78,
1262 SC_QZ1_QUAD_PER_TILE_H9 = 0x79,
1263 SC_QZ1_QUAD_PER_TILE_H10 = 0x7a,
1264 SC_QZ1_QUAD_PER_TILE_H11 = 0x7b,
1265 SC_QZ1_QUAD_PER_TILE_H12 = 0x7c,
1266 SC_QZ1_QUAD_PER_TILE_H13 = 0x7d,
1267 SC_QZ1_QUAD_PER_TILE_H14 = 0x7e,
1268 SC_QZ1_QUAD_PER_TILE_H15 = 0x7f,
1269 SC_QZ1_QUAD_PER_TILE_H16 = 0x80,
1270 SC_QZ2_QUAD_PER_TILE_H0 = 0x81,
1271 SC_QZ2_QUAD_PER_TILE_H1 = 0x82,
1272 SC_QZ2_QUAD_PER_TILE_H2 = 0x83,
1273 SC_QZ2_QUAD_PER_TILE_H3 = 0x84,
1274 SC_QZ2_QUAD_PER_TILE_H4 = 0x85,
1275 SC_QZ2_QUAD_PER_TILE_H5 = 0x86,
1276 SC_QZ2_QUAD_PER_TILE_H6 = 0x87,
1277 SC_QZ2_QUAD_PER_TILE_H7 = 0x88,
1278 SC_QZ2_QUAD_PER_TILE_H8 = 0x89,
1279 SC_QZ2_QUAD_PER_TILE_H9 = 0x8a,
1280 SC_QZ2_QUAD_PER_TILE_H10 = 0x8b,
1281 SC_QZ2_QUAD_PER_TILE_H11 = 0x8c,
1282 SC_QZ2_QUAD_PER_TILE_H12 = 0x8d,
1283 SC_QZ2_QUAD_PER_TILE_H13 = 0x8e,
1284 SC_QZ2_QUAD_PER_TILE_H14 = 0x8f,
1285 SC_QZ2_QUAD_PER_TILE_H15 = 0x90,
1286 SC_QZ2_QUAD_PER_TILE_H16 = 0x91,
1287 SC_QZ3_QUAD_PER_TILE_H0 = 0x92,
1288 SC_QZ3_QUAD_PER_TILE_H1 = 0x93,
1289 SC_QZ3_QUAD_PER_TILE_H2 = 0x94,
1290 SC_QZ3_QUAD_PER_TILE_H3 = 0x95,
1291 SC_QZ3_QUAD_PER_TILE_H4 = 0x96,
1292 SC_QZ3_QUAD_PER_TILE_H5 = 0x97,
1293 SC_QZ3_QUAD_PER_TILE_H6 = 0x98,
1294 SC_QZ3_QUAD_PER_TILE_H7 = 0x99,
1295 SC_QZ3_QUAD_PER_TILE_H8 = 0x9a,
1296 SC_QZ3_QUAD_PER_TILE_H9 = 0x9b,
1297 SC_QZ3_QUAD_PER_TILE_H10 = 0x9c,
1298 SC_QZ3_QUAD_PER_TILE_H11 = 0x9d,
1299 SC_QZ3_QUAD_PER_TILE_H12 = 0x9e,
1300 SC_QZ3_QUAD_PER_TILE_H13 = 0x9f,
1301 SC_QZ3_QUAD_PER_TILE_H14 = 0xa0,
1302 SC_QZ3_QUAD_PER_TILE_H15 = 0xa1,
1303 SC_QZ3_QUAD_PER_TILE_H16 = 0xa2,
1304 SC_QZ0_QUAD_COUNT = 0xa3,
1305 SC_QZ1_QUAD_COUNT = 0xa4,
1306 SC_QZ2_QUAD_COUNT = 0xa5,
1307 SC_QZ3_QUAD_COUNT = 0xa6,
1308 SC_P0_HIZ_TILE_COUNT = 0xa7,
1309 SC_P1_HIZ_TILE_COUNT = 0xa8,
1310 SC_P2_HIZ_TILE_COUNT = 0xa9,
1311 SC_P3_HIZ_TILE_COUNT = 0xaa,
1312 SC_P0_HIZ_QUAD_PER_TILE_H0 = 0xab,
1313 SC_P0_HIZ_QUAD_PER_TILE_H1 = 0xac,
1314 SC_P0_HIZ_QUAD_PER_TILE_H2 = 0xad,
1315 SC_P0_HIZ_QUAD_PER_TILE_H3 = 0xae,
1316 SC_P0_HIZ_QUAD_PER_TILE_H4 = 0xaf,
1317 SC_P0_HIZ_QUAD_PER_TILE_H5 = 0xb0,
1318 SC_P0_HIZ_QUAD_PER_TILE_H6 = 0xb1,
1319 SC_P0_HIZ_QUAD_PER_TILE_H7 = 0xb2,
1320 SC_P0_HIZ_QUAD_PER_TILE_H8 = 0xb3,
1321 SC_P0_HIZ_QUAD_PER_TILE_H9 = 0xb4,
1322 SC_P0_HIZ_QUAD_PER_TILE_H10 = 0xb5,
1323 SC_P0_HIZ_QUAD_PER_TILE_H11 = 0xb6,
1324 SC_P0_HIZ_QUAD_PER_TILE_H12 = 0xb7,
1325 SC_P0_HIZ_QUAD_PER_TILE_H13 = 0xb8,
1326 SC_P0_HIZ_QUAD_PER_TILE_H14 = 0xb9,
1327 SC_P0_HIZ_QUAD_PER_TILE_H15 = 0xba,
1328 SC_P0_HIZ_QUAD_PER_TILE_H16 = 0xbb,
1329 SC_P1_HIZ_QUAD_PER_TILE_H0 = 0xbc,
1330 SC_P1_HIZ_QUAD_PER_TILE_H1 = 0xbd,
1331 SC_P1_HIZ_QUAD_PER_TILE_H2 = 0xbe,
1332 SC_P1_HIZ_QUAD_PER_TILE_H3 = 0xbf,
1333 SC_P1_HIZ_QUAD_PER_TILE_H4 = 0xc0,
1334 SC_P1_HIZ_QUAD_PER_TILE_H5 = 0xc1,
1335 SC_P1_HIZ_QUAD_PER_TILE_H6 = 0xc2,
1336 SC_P1_HIZ_QUAD_PER_TILE_H7 = 0xc3,
1337 SC_P1_HIZ_QUAD_PER_TILE_H8 = 0xc4,
1338 SC_P1_HIZ_QUAD_PER_TILE_H9 = 0xc5,
1339 SC_P1_HIZ_QUAD_PER_TILE_H10 = 0xc6,
1340 SC_P1_HIZ_QUAD_PER_TILE_H11 = 0xc7,
1341 SC_P1_HIZ_QUAD_PER_TILE_H12 = 0xc8,
1342 SC_P1_HIZ_QUAD_PER_TILE_H13 = 0xc9,
1343 SC_P1_HIZ_QUAD_PER_TILE_H14 = 0xca,
1344 SC_P1_HIZ_QUAD_PER_TILE_H15 = 0xcb,
1345 SC_P1_HIZ_QUAD_PER_TILE_H16 = 0xcc,
1346 SC_P2_HIZ_QUAD_PER_TILE_H0 = 0xcd,
1347 SC_P2_HIZ_QUAD_PER_TILE_H1 = 0xce,
1348 SC_P2_HIZ_QUAD_PER_TILE_H2 = 0xcf,
1349 SC_P2_HIZ_QUAD_PER_TILE_H3 = 0xd0,
1350 SC_P2_HIZ_QUAD_PER_TILE_H4 = 0xd1,
1351 SC_P2_HIZ_QUAD_PER_TILE_H5 = 0xd2,
1352 SC_P2_HIZ_QUAD_PER_TILE_H6 = 0xd3,
1353 SC_P2_HIZ_QUAD_PER_TILE_H7 = 0xd4,
1354 SC_P2_HIZ_QUAD_PER_TILE_H8 = 0xd5,
1355 SC_P2_HIZ_QUAD_PER_TILE_H9 = 0xd6,
1356 SC_P2_HIZ_QUAD_PER_TILE_H10 = 0xd7,
1357 SC_P2_HIZ_QUAD_PER_TILE_H11 = 0xd8,
1358 SC_P2_HIZ_QUAD_PER_TILE_H12 = 0xd9,
1359 SC_P2_HIZ_QUAD_PER_TILE_H13 = 0xda,
1360 SC_P2_HIZ_QUAD_PER_TILE_H14 = 0xdb,
1361 SC_P2_HIZ_QUAD_PER_TILE_H15 = 0xdc,
1362 SC_P2_HIZ_QUAD_PER_TILE_H16 = 0xdd,
1363 SC_P3_HIZ_QUAD_PER_TILE_H0 = 0xde,
1364 SC_P3_HIZ_QUAD_PER_TILE_H1 = 0xdf,
1365 SC_P3_HIZ_QUAD_PER_TILE_H2 = 0xe0,
1366 SC_P3_HIZ_QUAD_PER_TILE_H3 = 0xe1,
1367 SC_P3_HIZ_QUAD_PER_TILE_H4 = 0xe2,
1368 SC_P3_HIZ_QUAD_PER_TILE_H5 = 0xe3,
1369 SC_P3_HIZ_QUAD_PER_TILE_H6 = 0xe4,
1370 SC_P3_HIZ_QUAD_PER_TILE_H7 = 0xe5,
1371 SC_P3_HIZ_QUAD_PER_TILE_H8 = 0xe6,
1372 SC_P3_HIZ_QUAD_PER_TILE_H9 = 0xe7,
1373 SC_P3_HIZ_QUAD_PER_TILE_H10 = 0xe8,
1374 SC_P3_HIZ_QUAD_PER_TILE_H11 = 0xe9,
1375 SC_P3_HIZ_QUAD_PER_TILE_H12 = 0xea,
1376 SC_P3_HIZ_QUAD_PER_TILE_H13 = 0xeb,
1377 SC_P3_HIZ_QUAD_PER_TILE_H14 = 0xec,
1378 SC_P3_HIZ_QUAD_PER_TILE_H15 = 0xed,
1379 SC_P3_HIZ_QUAD_PER_TILE_H16 = 0xee,
1380 SC_P0_HIZ_QUAD_COUNT = 0xef,
1381 SC_P1_HIZ_QUAD_COUNT = 0xf0,
1382 SC_P2_HIZ_QUAD_COUNT = 0xf1,
1383 SC_P3_HIZ_QUAD_COUNT = 0xf2,
1384 SC_P0_DETAIL_QUAD_COUNT = 0xf3,
1385 SC_P1_DETAIL_QUAD_COUNT = 0xf4,
1386 SC_P2_DETAIL_QUAD_COUNT = 0xf5,
1387 SC_P3_DETAIL_QUAD_COUNT = 0xf6,
1388 SC_P0_DETAIL_QUAD_WITH_1_PIX = 0xf7,
1389 SC_P0_DETAIL_QUAD_WITH_2_PIX = 0xf8,
1390 SC_P0_DETAIL_QUAD_WITH_3_PIX = 0xf9,
1391 SC_P0_DETAIL_QUAD_WITH_4_PIX = 0xfa,
1392 SC_P1_DETAIL_QUAD_WITH_1_PIX = 0xfb,
1393 SC_P1_DETAIL_QUAD_WITH_2_PIX = 0xfc,
1394 SC_P1_DETAIL_QUAD_WITH_3_PIX = 0xfd,
1395 SC_P1_DETAIL_QUAD_WITH_4_PIX = 0xfe,
1396 SC_P2_DETAIL_QUAD_WITH_1_PIX = 0xff,
1397 SC_P2_DETAIL_QUAD_WITH_2_PIX = 0x100,
1398 SC_P2_DETAIL_QUAD_WITH_3_PIX = 0x101,
1399 SC_P2_DETAIL_QUAD_WITH_4_PIX = 0x102,
1400 SC_P3_DETAIL_QUAD_WITH_1_PIX = 0x103,
1401 SC_P3_DETAIL_QUAD_WITH_2_PIX = 0x104,
1402 SC_P3_DETAIL_QUAD_WITH_3_PIX = 0x105,
1403 SC_P3_DETAIL_QUAD_WITH_4_PIX = 0x106,
1404 SC_EARLYZ_QUAD_COUNT = 0x107,
1405 SC_EARLYZ_QUAD_WITH_1_PIX = 0x108,
1406 SC_EARLYZ_QUAD_WITH_2_PIX = 0x109,
1407 SC_EARLYZ_QUAD_WITH_3_PIX = 0x10a,
1408 SC_EARLYZ_QUAD_WITH_4_PIX = 0x10b,
1409 SC_PKR_QUAD_PER_ROW_H1 = 0x10c,
1410 SC_PKR_QUAD_PER_ROW_H2 = 0x10d,
1411 SC_PKR_QUAD_PER_ROW_H3 = 0x10e,
1412 SC_PKR_QUAD_PER_ROW_H4 = 0x10f,
1413 SC_PKR_END_OF_VECTOR = 0x110,
1414 SC_PKR_CONTROL_XFER = 0x111,
1415 SC_PKR_DBHANG_FORCE_EOV = 0x112,
1416 SC_REG_SCLK_BUSY = 0x113,
1417 SC_GRP0_DYN_SCLK_BUSY = 0x114,
1418 SC_GRP1_DYN_SCLK_BUSY = 0x115,
1419 SC_GRP2_DYN_SCLK_BUSY = 0x116,
1420 SC_GRP3_DYN_SCLK_BUSY = 0x117,
1421 SC_GRP4_DYN_SCLK_BUSY = 0x118,
1422 SC_PA0_SC_DATA_FIFO_RD = 0x119,
1423 SC_PA0_SC_DATA_FIFO_WE = 0x11a,
1424 SC_PA1_SC_DATA_FIFO_RD = 0x11b,
1425 SC_PA1_SC_DATA_FIFO_WE = 0x11c,
1426 SC_PS_ARB_XFC_ALL_EVENT_OR_PRIM_CYCLES = 0x11d,
1427 SC_PS_ARB_XFC_ONLY_PRIM_CYCLES = 0x11e,
1428 SC_PS_ARB_XFC_ONLY_ONE_INC_PER_PRIM = 0x11f,
1429 SC_PS_ARB_STALLED_FROM_BELOW = 0x120,
1430 SC_PS_ARB_STARVED_FROM_ABOVE = 0x121,
1431 SC_PS_ARB_SC_BUSY = 0x122,
1432 SC_PS_ARB_PA_SC_BUSY = 0x123,
1433 SC_PA2_SC_DATA_FIFO_RD = 0x124,
1434 SC_PA2_SC_DATA_FIFO_WE = 0x125,
1435 SC_PA3_SC_DATA_FIFO_RD = 0x126,
1436 SC_PA3_SC_DATA_FIFO_WE = 0x127,
1437 SC_PA_SC_DEALLOC_0_0_WE = 0x128,
1438 SC_PA_SC_DEALLOC_0_1_WE = 0x129,
1439 SC_PA_SC_DEALLOC_1_0_WE = 0x12a,
1440 SC_PA_SC_DEALLOC_1_1_WE = 0x12b,
1441 SC_PA_SC_DEALLOC_2_0_WE = 0x12c,
1442 SC_PA_SC_DEALLOC_2_1_WE = 0x12d,
1443 SC_PA_SC_DEALLOC_3_0_WE = 0x12e,
1444 SC_PA_SC_DEALLOC_3_1_WE = 0x12f,
1445 SC_PA0_SC_EOP_WE = 0x130,
1446 SC_PA0_SC_EOPG_WE = 0x131,
1447 SC_PA0_SC_EVENT_WE = 0x132,
1448 SC_PA1_SC_EOP_WE = 0x133,
1449 SC_PA1_SC_EOPG_WE = 0x134,
1450 SC_PA1_SC_EVENT_WE = 0x135,
1451 SC_PA2_SC_EOP_WE = 0x136,
1452 SC_PA2_SC_EOPG_WE = 0x137,
1453 SC_PA2_SC_EVENT_WE = 0x138,
1454 SC_PA3_SC_EOP_WE = 0x139,
1455 SC_PA3_SC_EOPG_WE = 0x13a,
1456 SC_PA3_SC_EVENT_WE = 0x13b,
1457 SC_PS_ARB_OOO_THRESHOLD_SWITCH_TO_DESIRED_FIFO = 0x13c,
1458 SC_PS_ARB_OOO_FIFO_EMPTY_SWITCH = 0x13d,
1459 SC_PS_ARB_NULL_PRIM_BUBBLE_POP = 0x13e,
1460 SC_PS_ARB_EOP_POP_SYNC_POP = 0x13f,
1461 SC_PS_ARB_EVENT_SYNC_POP = 0x140,
1462 SC_SC_PS_ENG_MULTICYCLE_BUBBLE = 0x141,
1463 SC_PA0_SC_FPOV_WE = 0x142,
1464 SC_PA1_SC_FPOV_WE = 0x143,
1465 SC_PA2_SC_FPOV_WE = 0x144,
1466 SC_PA3_SC_FPOV_WE = 0x145,
1467 SC_PA0_SC_LPOV_WE = 0x146,
1468 SC_PA1_SC_LPOV_WE = 0x147,
1469 SC_PA2_SC_LPOV_WE = 0x148,
1470 SC_PA3_SC_LPOV_WE = 0x149,
1471 SC_SC_SPI_DEALLOC_0_0 = 0x14a,
1472 SC_SC_SPI_DEALLOC_0_1 = 0x14b,
1473 SC_SC_SPI_DEALLOC_0_2 = 0x14c,
1474 SC_SC_SPI_DEALLOC_1_0 = 0x14d,
1475 SC_SC_SPI_DEALLOC_1_1 = 0x14e,
1476 SC_SC_SPI_DEALLOC_1_2 = 0x14f,
1477 SC_SC_SPI_DEALLOC_2_0 = 0x150,
1478 SC_SC_SPI_DEALLOC_2_1 = 0x151,
1479 SC_SC_SPI_DEALLOC_2_2 = 0x152,
1480 SC_SC_SPI_DEALLOC_3_0 = 0x153,
1481 SC_SC_SPI_DEALLOC_3_1 = 0x154,
1482 SC_SC_SPI_DEALLOC_3_2 = 0x155,
1483 SC_SC_SPI_FPOV_0 = 0x156,
1484 SC_SC_SPI_FPOV_1 = 0x157,
1485 SC_SC_SPI_FPOV_2 = 0x158,
1486 SC_SC_SPI_FPOV_3 = 0x159,
1487 SC_SC_SPI_EVENT = 0x15a,
1488 SC_PS_TS_EVENT_FIFO_PUSH = 0x15b,
1489 SC_PS_TS_EVENT_FIFO_POP = 0x15c,
1490 SC_PS_CTX_DONE_FIFO_PUSH = 0x15d,
1491 SC_PS_CTX_DONE_FIFO_POP = 0x15e,
1492 SC_MULTICYCLE_BUBBLE_FREEZE = 0x15f,
1493 SC_EOP_SYNC_WINDOW = 0x160,
1494 SC_PA0_SC_NULL_WE = 0x161,
1495 SC_PA0_SC_NULL_DEALLOC_WE = 0x162,
1496 SC_PA0_SC_DATA_FIFO_EOPG_RD = 0x163,
1497 SC_PA0_SC_DATA_FIFO_EOP_RD = 0x164,
1498 SC_PA0_SC_DEALLOC_0_RD = 0x165,
1499 SC_PA0_SC_DEALLOC_1_RD = 0x166,
1500 SC_PA1_SC_DATA_FIFO_EOPG_RD = 0x167,
1501 SC_PA1_SC_DATA_FIFO_EOP_RD = 0x168,
1502 SC_PA1_SC_DEALLOC_0_RD = 0x169,
1503 SC_PA1_SC_DEALLOC_1_RD = 0x16a,
1504 SC_PA1_SC_NULL_WE = 0x16b,
1505 SC_PA1_SC_NULL_DEALLOC_WE = 0x16c,
1506 SC_PA2_SC_DATA_FIFO_EOPG_RD = 0x16d,
1507 SC_PA2_SC_DATA_FIFO_EOP_RD = 0x16e,
1508 SC_PA2_SC_DEALLOC_0_RD = 0x16f,
1509 SC_PA2_SC_DEALLOC_1_RD = 0x170,
1510 SC_PA2_SC_NULL_WE = 0x171,
1511 SC_PA2_SC_NULL_DEALLOC_WE = 0x172,
1512 SC_PA3_SC_DATA_FIFO_EOPG_RD = 0x173,
1513 SC_PA3_SC_DATA_FIFO_EOP_RD = 0x174,
1514 SC_PA3_SC_DEALLOC_0_RD = 0x175,
1515 SC_PA3_SC_DEALLOC_1_RD = 0x176,
1516 SC_PA3_SC_NULL_WE = 0x177,
1517 SC_PA3_SC_NULL_DEALLOC_WE = 0x178,
1518 SC_PS_PA0_SC_FIFO_EMPTY = 0x179,
1519 SC_PS_PA0_SC_FIFO_FULL = 0x17a,
1520 SC_PA0_PS_DATA_SEND = 0x17b,
1521 SC_PS_PA1_SC_FIFO_EMPTY = 0x17c,
1522 SC_PS_PA1_SC_FIFO_FULL = 0x17d,
1523 SC_PA1_PS_DATA_SEND = 0x17e,
1524 SC_PS_PA2_SC_FIFO_EMPTY = 0x17f,
1525 SC_PS_PA2_SC_FIFO_FULL = 0x180,
1526 SC_PA2_PS_DATA_SEND = 0x181,
1527 SC_PS_PA3_SC_FIFO_EMPTY = 0x182,
1528 SC_PS_PA3_SC_FIFO_FULL = 0x183,
1529 SC_PA3_PS_DATA_SEND = 0x184,
1530 SC_BUSY_PROCESSING_MULTICYCLE_PRIM = 0x185,
1531 SC_BUSY_CNT_NOT_ZERO = 0x186,
1532 SC_BM_BUSY = 0x187,
1533 SC_BACKEND_BUSY = 0x188,
1534 SC_SCF_SCB_INTERFACE_BUSY = 0x189,
1535 SC_SCB_BUSY = 0x18a,
1536} SC_PERFCNT_SEL;
1537typedef enum SePairXsel {
1538 RASTER_CONFIG_SE_PAIR_XSEL_8_WIDE_TILE = 0x0,
1539 RASTER_CONFIG_SE_PAIR_XSEL_16_WIDE_TILE = 0x1,
1540 RASTER_CONFIG_SE_PAIR_XSEL_32_WIDE_TILE = 0x2,
1541 RASTER_CONFIG_SE_PAIR_XSEL_64_WIDE_TILE = 0x3,
1542} SePairXsel;
1543typedef enum SePairYsel {
1544 RASTER_CONFIG_SE_PAIR_YSEL_8_WIDE_TILE = 0x0,
1545 RASTER_CONFIG_SE_PAIR_YSEL_16_WIDE_TILE = 0x1,
1546 RASTER_CONFIG_SE_PAIR_YSEL_32_WIDE_TILE = 0x2,
1547 RASTER_CONFIG_SE_PAIR_YSEL_64_WIDE_TILE = 0x3,
1548} SePairYsel;
1549typedef enum SePairMap {
1550 RASTER_CONFIG_SE_PAIR_MAP_0 = 0x0,
1551 RASTER_CONFIG_SE_PAIR_MAP_1 = 0x1,
1552 RASTER_CONFIG_SE_PAIR_MAP_2 = 0x2,
1553 RASTER_CONFIG_SE_PAIR_MAP_3 = 0x3,
1554} SePairMap;
1555typedef enum SeXsel {
1556 RASTER_CONFIG_SE_XSEL_8_WIDE_TILE = 0x0,
1557 RASTER_CONFIG_SE_XSEL_16_WIDE_TILE = 0x1,
1558 RASTER_CONFIG_SE_XSEL_32_WIDE_TILE = 0x2,
1559 RASTER_CONFIG_SE_XSEL_64_WIDE_TILE = 0x3,
1560} SeXsel;
1561typedef enum SeYsel {
1562 RASTER_CONFIG_SE_YSEL_8_WIDE_TILE = 0x0,
1563 RASTER_CONFIG_SE_YSEL_16_WIDE_TILE = 0x1,
1564 RASTER_CONFIG_SE_YSEL_32_WIDE_TILE = 0x2,
1565 RASTER_CONFIG_SE_YSEL_64_WIDE_TILE = 0x3,
1566} SeYsel;
1567typedef enum SeMap {
1568 RASTER_CONFIG_SE_MAP_0 = 0x0,
1569 RASTER_CONFIG_SE_MAP_1 = 0x1,
1570 RASTER_CONFIG_SE_MAP_2 = 0x2,
1571 RASTER_CONFIG_SE_MAP_3 = 0x3,
1572} SeMap;
1573typedef enum ScXsel {
1574 RASTER_CONFIG_SC_XSEL_8_WIDE_TILE = 0x0,
1575 RASTER_CONFIG_SC_XSEL_16_WIDE_TILE = 0x1,
1576 RASTER_CONFIG_SC_XSEL_32_WIDE_TILE = 0x2,
1577 RASTER_CONFIG_SC_XSEL_64_WIDE_TILE = 0x3,
1578} ScXsel;
1579typedef enum ScYsel {
1580 RASTER_CONFIG_SC_YSEL_8_WIDE_TILE = 0x0,
1581 RASTER_CONFIG_SC_YSEL_16_WIDE_TILE = 0x1,
1582 RASTER_CONFIG_SC_YSEL_32_WIDE_TILE = 0x2,
1583 RASTER_CONFIG_SC_YSEL_64_WIDE_TILE = 0x3,
1584} ScYsel;
1585typedef enum ScMap {
1586 RASTER_CONFIG_SC_MAP_0 = 0x0,
1587 RASTER_CONFIG_SC_MAP_1 = 0x1,
1588 RASTER_CONFIG_SC_MAP_2 = 0x2,
1589 RASTER_CONFIG_SC_MAP_3 = 0x3,
1590} ScMap;
1591typedef enum PkrXsel2 {
1592 RASTER_CONFIG_PKR_XSEL2_0 = 0x0,
1593 RASTER_CONFIG_PKR_XSEL2_1 = 0x1,
1594 RASTER_CONFIG_PKR_XSEL2_2 = 0x2,
1595 RASTER_CONFIG_PKR_XSEL2_3 = 0x3,
1596} PkrXsel2;
1597typedef enum PkrXsel {
1598 RASTER_CONFIG_PKR_XSEL_0 = 0x0,
1599 RASTER_CONFIG_PKR_XSEL_1 = 0x1,
1600 RASTER_CONFIG_PKR_XSEL_2 = 0x2,
1601 RASTER_CONFIG_PKR_XSEL_3 = 0x3,
1602} PkrXsel;
1603typedef enum PkrYsel {
1604 RASTER_CONFIG_PKR_YSEL_0 = 0x0,
1605 RASTER_CONFIG_PKR_YSEL_1 = 0x1,
1606 RASTER_CONFIG_PKR_YSEL_2 = 0x2,
1607 RASTER_CONFIG_PKR_YSEL_3 = 0x3,
1608} PkrYsel;
1609typedef enum PkrMap {
1610 RASTER_CONFIG_PKR_MAP_0 = 0x0,
1611 RASTER_CONFIG_PKR_MAP_1 = 0x1,
1612 RASTER_CONFIG_PKR_MAP_2 = 0x2,
1613 RASTER_CONFIG_PKR_MAP_3 = 0x3,
1614} PkrMap;
1615typedef enum RbXsel {
1616 RASTER_CONFIG_RB_XSEL_0 = 0x0,
1617 RASTER_CONFIG_RB_XSEL_1 = 0x1,
1618} RbXsel;
1619typedef enum RbYsel {
1620 RASTER_CONFIG_RB_YSEL_0 = 0x0,
1621 RASTER_CONFIG_RB_YSEL_1 = 0x1,
1622} RbYsel;
1623typedef enum RbXsel2 {
1624 RASTER_CONFIG_RB_XSEL2_0 = 0x0,
1625 RASTER_CONFIG_RB_XSEL2_1 = 0x1,
1626 RASTER_CONFIG_RB_XSEL2_2 = 0x2,
1627 RASTER_CONFIG_RB_XSEL2_3 = 0x3,
1628} RbXsel2;
1629typedef enum RbMap {
1630 RASTER_CONFIG_RB_MAP_0 = 0x0,
1631 RASTER_CONFIG_RB_MAP_1 = 0x1,
1632 RASTER_CONFIG_RB_MAP_2 = 0x2,
1633 RASTER_CONFIG_RB_MAP_3 = 0x3,
1634} RbMap;
1635typedef enum CSDATA_TYPE {
1636 CSDATA_TYPE_TG = 0x0,
1637 CSDATA_TYPE_STATE = 0x1,
1638 CSDATA_TYPE_EVENT = 0x2,
1639 CSDATA_TYPE_PRIVATE = 0x3,
1640} CSDATA_TYPE;
1641#define CSDATA_TYPE_WIDTH 0x2
1642#define CSDATA_ADDR_WIDTH 0x7
1643#define CSDATA_DATA_WIDTH 0x20
1644typedef enum SPI_SAMPLE_CNTL {
1645 CENTROIDS_ONLY = 0x0,
1646 CENTERS_ONLY = 0x1,
1647 CENTROIDS_AND_CENTERS = 0x2,
1648 UNDEF = 0x3,
1649} SPI_SAMPLE_CNTL;
1650typedef enum SPI_FOG_MODE {
1651 SPI_FOG_NONE = 0x0,
1652 SPI_FOG_EXP = 0x1,
1653 SPI_FOG_EXP2 = 0x2,
1654 SPI_FOG_LINEAR = 0x3,
1655} SPI_FOG_MODE;
1656typedef enum SPI_PNT_SPRITE_OVERRIDE {
1657 SPI_PNT_SPRITE_SEL_0 = 0x0,
1658 SPI_PNT_SPRITE_SEL_1 = 0x1,
1659 SPI_PNT_SPRITE_SEL_S = 0x2,
1660 SPI_PNT_SPRITE_SEL_T = 0x3,
1661 SPI_PNT_SPRITE_SEL_NONE = 0x4,
1662} SPI_PNT_SPRITE_OVERRIDE;
1663typedef enum SPI_PERFCNT_SEL {
1664 SPI_PERF_VS_WINDOW_VALID = 0x0,
1665 SPI_PERF_VS_BUSY = 0x1,
1666 SPI_PERF_VS_FIRST_WAVE = 0x2,
1667 SPI_PERF_VS_LAST_WAVE = 0x3,
1668 SPI_PERF_VS_LSHS_DEALLOC = 0x4,
1669 SPI_PERF_VS_PC_STALL = 0x5,
1670 SPI_PERF_VS_POS0_STALL = 0x6,
1671 SPI_PERF_VS_POS1_STALL = 0x7,
1672 SPI_PERF_VS_CRAWLER_STALL = 0x8,
1673 SPI_PERF_VS_EVENT_WAVE = 0x9,
1674 SPI_PERF_VS_WAVE = 0xa,
1675 SPI_PERF_VS_PERS_UPD_FULL0 = 0xb,
1676 SPI_PERF_VS_PERS_UPD_FULL1 = 0xc,
1677 SPI_PERF_VS_LATE_ALLOC_FULL = 0xd,
1678 SPI_PERF_VS_FIRST_SUBGRP = 0xe,
1679 SPI_PERF_VS_LAST_SUBGRP = 0xf,
1680 SPI_PERF_GS_WINDOW_VALID = 0x10,
1681 SPI_PERF_GS_BUSY = 0x11,
1682 SPI_PERF_GS_CRAWLER_STALL = 0x12,
1683 SPI_PERF_GS_EVENT_WAVE = 0x13,
1684 SPI_PERF_GS_WAVE = 0x14,
1685 SPI_PERF_GS_PERS_UPD_FULL0 = 0x15,
1686 SPI_PERF_GS_PERS_UPD_FULL1 = 0x16,
1687 SPI_PERF_GS_FIRST_SUBGRP = 0x17,
1688 SPI_PERF_GS_LAST_SUBGRP = 0x18,
1689 SPI_PERF_ES_WINDOW_VALID = 0x19,
1690 SPI_PERF_ES_BUSY = 0x1a,
1691 SPI_PERF_ES_CRAWLER_STALL = 0x1b,
1692 SPI_PERF_ES_FIRST_WAVE = 0x1c,
1693 SPI_PERF_ES_LAST_WAVE = 0x1d,
1694 SPI_PERF_ES_LSHS_DEALLOC = 0x1e,
1695 SPI_PERF_ES_EVENT_WAVE = 0x1f,
1696 SPI_PERF_ES_WAVE = 0x20,
1697 SPI_PERF_ES_PERS_UPD_FULL0 = 0x21,
1698 SPI_PERF_ES_PERS_UPD_FULL1 = 0x22,
1699 SPI_PERF_ES_FIRST_SUBGRP = 0x23,
1700 SPI_PERF_ES_LAST_SUBGRP = 0x24,
1701 SPI_PERF_HS_WINDOW_VALID = 0x25,
1702 SPI_PERF_HS_BUSY = 0x26,
1703 SPI_PERF_HS_CRAWLER_STALL = 0x27,
1704 SPI_PERF_HS_FIRST_WAVE = 0x28,
1705 SPI_PERF_HS_LAST_WAVE = 0x29,
1706 SPI_PERF_HS_LSHS_DEALLOC = 0x2a,
1707 SPI_PERF_HS_EVENT_WAVE = 0x2b,
1708 SPI_PERF_HS_WAVE = 0x2c,
1709 SPI_PERF_HS_PERS_UPD_FULL0 = 0x2d,
1710 SPI_PERF_HS_PERS_UPD_FULL1 = 0x2e,
1711 SPI_PERF_LS_WINDOW_VALID = 0x2f,
1712 SPI_PERF_LS_BUSY = 0x30,
1713 SPI_PERF_LS_CRAWLER_STALL = 0x31,
1714 SPI_PERF_LS_FIRST_WAVE = 0x32,
1715 SPI_PERF_LS_LAST_WAVE = 0x33,
1716 SPI_PERF_OFFCHIP_LDS_STALL_LS = 0x34,
1717 SPI_PERF_LS_EVENT_WAVE = 0x35,
1718 SPI_PERF_LS_WAVE = 0x36,
1719 SPI_PERF_LS_PERS_UPD_FULL0 = 0x37,
1720 SPI_PERF_LS_PERS_UPD_FULL1 = 0x38,
1721 SPI_PERF_CSG_WINDOW_VALID = 0x39,
1722 SPI_PERF_CSG_BUSY = 0x3a,
1723 SPI_PERF_CSG_NUM_THREADGROUPS = 0x3b,
1724 SPI_PERF_CSG_CRAWLER_STALL = 0x3c,
1725 SPI_PERF_CSG_EVENT_WAVE = 0x3d,
1726 SPI_PERF_CSG_WAVE = 0x3e,
1727 SPI_PERF_CSN_WINDOW_VALID = 0x3f,
1728 SPI_PERF_CSN_BUSY = 0x40,
1729 SPI_PERF_CSN_NUM_THREADGROUPS = 0x41,
1730 SPI_PERF_CSN_CRAWLER_STALL = 0x42,
1731 SPI_PERF_CSN_EVENT_WAVE = 0x43,
1732 SPI_PERF_CSN_WAVE = 0x44,
1733 SPI_PERF_PS_CTL_WINDOW_VALID = 0x45,
1734 SPI_PERF_PS_CTL_BUSY = 0x46,
1735 SPI_PERF_PS_CTL_ACTIVE = 0x47,
1736 SPI_PERF_PS_CTL_DEALLOC_BIN0 = 0x48,
1737 SPI_PERF_PS_CTL_FPOS_BIN1_STALL = 0x49,
1738 SPI_PERF_PS_CTL_EVENT_WAVE = 0x4a,
1739 SPI_PERF_PS_CTL_WAVE = 0x4b,
1740 SPI_PERF_PS_CTL_OPT_WAVE = 0x4c,
1741 SPI_PERF_PS_CTL_PASS_BIN0 = 0x4d,
1742 SPI_PERF_PS_CTL_PASS_BIN1 = 0x4e,
1743 SPI_PERF_PS_CTL_FPOS_BIN2 = 0x4f,
1744 SPI_PERF_PS_CTL_PRIM_BIN0 = 0x50,
1745 SPI_PERF_PS_CTL_PRIM_BIN1 = 0x51,
1746 SPI_PERF_PS_CTL_CNF_BIN2 = 0x52,
1747 SPI_PERF_PS_CTL_CNF_BIN3 = 0x53,
1748 SPI_PERF_PS_CTL_CRAWLER_STALL = 0x54,
1749 SPI_PERF_PS_CTL_LDS_RES_FULL = 0x55,
1750 SPI_PERF_PS_PERS_UPD_FULL0 = 0x56,
1751 SPI_PERF_PS_PERS_UPD_FULL1 = 0x57,
1752 SPI_PERF_PIX_ALLOC_PEND_CNT = 0x58,
1753 SPI_PERF_PIX_ALLOC_SCB_STALL = 0x59,
1754 SPI_PERF_PIX_ALLOC_DB0_STALL = 0x5a,
1755 SPI_PERF_PIX_ALLOC_DB1_STALL = 0x5b,
1756 SPI_PERF_PIX_ALLOC_DB2_STALL = 0x5c,
1757 SPI_PERF_PIX_ALLOC_DB3_STALL = 0x5d,
1758 SPI_PERF_LDS0_PC_VALID = 0x5e,
1759 SPI_PERF_LDS1_PC_VALID = 0x5f,
1760 SPI_PERF_RA_PIPE_REQ_BIN2 = 0x60,
1761 SPI_PERF_RA_TASK_REQ_BIN3 = 0x61,
1762 SPI_PERF_RA_WR_CTL_FULL = 0x62,
1763 SPI_PERF_RA_REQ_NO_ALLOC = 0x63,
1764 SPI_PERF_RA_REQ_NO_ALLOC_PS = 0x64,
1765 SPI_PERF_RA_REQ_NO_ALLOC_VS = 0x65,
1766 SPI_PERF_RA_REQ_NO_ALLOC_GS = 0x66,
1767 SPI_PERF_RA_REQ_NO_ALLOC_ES = 0x67,
1768 SPI_PERF_RA_REQ_NO_ALLOC_HS = 0x68,
1769 SPI_PERF_RA_REQ_NO_ALLOC_LS = 0x69,
1770 SPI_PERF_RA_REQ_NO_ALLOC_CSG = 0x6a,
1771 SPI_PERF_RA_REQ_NO_ALLOC_CSN = 0x6b,
1772 SPI_PERF_RA_RES_STALL_PS = 0x6c,
1773 SPI_PERF_RA_RES_STALL_VS = 0x6d,
1774 SPI_PERF_RA_RES_STALL_GS = 0x6e,
1775 SPI_PERF_RA_RES_STALL_ES = 0x6f,
1776 SPI_PERF_RA_RES_STALL_HS = 0x70,
1777 SPI_PERF_RA_RES_STALL_LS = 0x71,
1778 SPI_PERF_RA_RES_STALL_CSG = 0x72,
1779 SPI_PERF_RA_RES_STALL_CSN = 0x73,
1780 SPI_PERF_RA_TMP_STALL_PS = 0x74,
1781 SPI_PERF_RA_TMP_STALL_VS = 0x75,
1782 SPI_PERF_RA_TMP_STALL_GS = 0x76,
1783 SPI_PERF_RA_TMP_STALL_ES = 0x77,
1784 SPI_PERF_RA_TMP_STALL_HS = 0x78,
1785 SPI_PERF_RA_TMP_STALL_LS = 0x79,
1786 SPI_PERF_RA_TMP_STALL_CSG = 0x7a,
1787 SPI_PERF_RA_TMP_STALL_CSN = 0x7b,
1788 SPI_PERF_RA_WAVE_SIMD_FULL_PS = 0x7c,
1789 SPI_PERF_RA_WAVE_SIMD_FULL_VS = 0x7d,
1790 SPI_PERF_RA_WAVE_SIMD_FULL_GS = 0x7e,
1791 SPI_PERF_RA_WAVE_SIMD_FULL_ES = 0x7f,
1792 SPI_PERF_RA_WAVE_SIMD_FULL_HS = 0x80,
1793 SPI_PERF_RA_WAVE_SIMD_FULL_LS = 0x81,
1794 SPI_PERF_RA_WAVE_SIMD_FULL_CSG = 0x82,
1795 SPI_PERF_RA_WAVE_SIMD_FULL_CSN = 0x83,
1796 SPI_PERF_RA_VGPR_SIMD_FULL_PS = 0x84,
1797 SPI_PERF_RA_VGPR_SIMD_FULL_VS = 0x85,
1798 SPI_PERF_RA_VGPR_SIMD_FULL_GS = 0x86,
1799 SPI_PERF_RA_VGPR_SIMD_FULL_ES = 0x87,
1800 SPI_PERF_RA_VGPR_SIMD_FULL_HS = 0x88,
1801 SPI_PERF_RA_VGPR_SIMD_FULL_LS = 0x89,
1802 SPI_PERF_RA_VGPR_SIMD_FULL_CSG = 0x8a,
1803 SPI_PERF_RA_VGPR_SIMD_FULL_CSN = 0x8b,
1804 SPI_PERF_RA_SGPR_SIMD_FULL_PS = 0x8c,
1805 SPI_PERF_RA_SGPR_SIMD_FULL_VS = 0x8d,
1806 SPI_PERF_RA_SGPR_SIMD_FULL_GS = 0x8e,
1807 SPI_PERF_RA_SGPR_SIMD_FULL_ES = 0x8f,
1808 SPI_PERF_RA_SGPR_SIMD_FULL_HS = 0x90,
1809 SPI_PERF_RA_SGPR_SIMD_FULL_LS = 0x91,
1810 SPI_PERF_RA_SGPR_SIMD_FULL_CSG = 0x92,
1811 SPI_PERF_RA_SGPR_SIMD_FULL_CSN = 0x93,
1812 SPI_PERF_RA_LDS_CU_FULL_PS = 0x94,
1813 SPI_PERF_RA_LDS_CU_FULL_LS = 0x95,
1814 SPI_PERF_RA_LDS_CU_FULL_ES = 0x96,
1815 SPI_PERF_RA_LDS_CU_FULL_CSG = 0x97,
1816 SPI_PERF_RA_LDS_CU_FULL_CSN = 0x98,
1817 SPI_PERF_RA_BAR_CU_FULL_HS = 0x99,
1818 SPI_PERF_RA_BAR_CU_FULL_CSG = 0x9a,
1819 SPI_PERF_RA_BAR_CU_FULL_CSN = 0x9b,
1820 SPI_PERF_RA_BULKY_CU_FULL_CSG = 0x9c,
1821 SPI_PERF_RA_BULKY_CU_FULL_CSN = 0x9d,
1822 SPI_PERF_RA_TGLIM_CU_FULL_CSG = 0x9e,
1823 SPI_PERF_RA_TGLIM_CU_FULL_CSN = 0x9f,
1824 SPI_PERF_RA_WVLIM_STALL_PS = 0xa0,
1825 SPI_PERF_RA_WVLIM_STALL_VS = 0xa1,
1826 SPI_PERF_RA_WVLIM_STALL_GS = 0xa2,
1827 SPI_PERF_RA_WVLIM_STALL_ES = 0xa3,
1828 SPI_PERF_RA_WVLIM_STALL_HS = 0xa4,
1829 SPI_PERF_RA_WVLIM_STALL_LS = 0xa5,
1830 SPI_PERF_RA_WVLIM_STALL_CSG = 0xa6,
1831 SPI_PERF_RA_WVLIM_STALL_CSN = 0xa7,
1832 SPI_PERF_RA_PS_LOCK = 0xa8,
1833 SPI_PERF_RA_VS_LOCK = 0xa9,
1834 SPI_PERF_RA_GS_LOCK = 0xaa,
1835 SPI_PERF_RA_ES_LOCK = 0xab,
1836 SPI_PERF_RA_HS_LOCK = 0xac,
1837 SPI_PERF_RA_LS_LOCK = 0xad,
1838 SPI_PERF_RA_CSG_LOCK = 0xae,
1839 SPI_PERF_RA_CSN_LOCK = 0xaf,
1840 SPI_PERF_RA_RSV_UPD = 0xb0,
1841 SPI_PERF_EXP_ARB_COL_CNT = 0xb1,
1842 SPI_PERF_EXP_ARB_PAR_CNT = 0xb2,
1843 SPI_PERF_EXP_ARB_POS_CNT = 0xb3,
1844 SPI_PERF_EXP_ARB_GDS_CNT = 0xb4,
1845 SPI_PERF_CLKGATE_BUSY_STALL = 0xb5,
1846 SPI_PERF_CLKGATE_ACTIVE_STALL = 0xb6,
1847 SPI_PERF_CLKGATE_ALL_CLOCKS_ON = 0xb7,
1848 SPI_PERF_CLKGATE_CGTT_DYN_ON = 0xb8,
1849 SPI_PERF_CLKGATE_CGTT_REG_ON = 0xb9,
1850} SPI_PERFCNT_SEL;
1851typedef enum SPI_SHADER_FORMAT {
1852 SPI_SHADER_NONE = 0x0,
1853 SPI_SHADER_1COMP = 0x1,
1854 SPI_SHADER_2COMP = 0x2,
1855 SPI_SHADER_4COMPRESS = 0x3,
1856 SPI_SHADER_4COMP = 0x4,
1857} SPI_SHADER_FORMAT;
1858typedef enum SPI_SHADER_EX_FORMAT {
1859 SPI_SHADER_ZERO = 0x0,
1860 SPI_SHADER_32_R = 0x1,
1861 SPI_SHADER_32_GR = 0x2,
1862 SPI_SHADER_32_AR = 0x3,
1863 SPI_SHADER_FP16_ABGR = 0x4,
1864 SPI_SHADER_UNORM16_ABGR = 0x5,
1865 SPI_SHADER_SNORM16_ABGR = 0x6,
1866 SPI_SHADER_UINT16_ABGR = 0x7,
1867 SPI_SHADER_SINT16_ABGR = 0x8,
1868 SPI_SHADER_32_ABGR = 0x9,
1869} SPI_SHADER_EX_FORMAT;
1870typedef enum CLKGATE_SM_MODE {
1871 ON_SEQ = 0x0,
1872 OFF_SEQ = 0x1,
1873 PROG_SEQ = 0x2,
1874 READ_SEQ = 0x3,
1875 SM_MODE_RESERVED = 0x4,
1876} CLKGATE_SM_MODE;
1877typedef enum CLKGATE_BASE_MODE {
1878 MULT_8 = 0x0,
1879 MULT_16 = 0x1,
1880} CLKGATE_BASE_MODE;
1881typedef enum SQ_TEX_CLAMP {
1882 SQ_TEX_WRAP = 0x0,
1883 SQ_TEX_MIRROR = 0x1,
1884 SQ_TEX_CLAMP_LAST_TEXEL = 0x2,
1885 SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 0x3,
1886 SQ_TEX_CLAMP_HALF_BORDER = 0x4,
1887 SQ_TEX_MIRROR_ONCE_HALF_BORDER = 0x5,
1888 SQ_TEX_CLAMP_BORDER = 0x6,
1889 SQ_TEX_MIRROR_ONCE_BORDER = 0x7,
1890} SQ_TEX_CLAMP;
1891typedef enum SQ_TEX_XY_FILTER {
1892 SQ_TEX_XY_FILTER_POINT = 0x0,
1893 SQ_TEX_XY_FILTER_BILINEAR = 0x1,
1894 SQ_TEX_XY_FILTER_ANISO_POINT = 0x2,
1895 SQ_TEX_XY_FILTER_ANISO_BILINEAR = 0x3,
1896} SQ_TEX_XY_FILTER;
1897typedef enum SQ_TEX_Z_FILTER {
1898 SQ_TEX_Z_FILTER_NONE = 0x0,
1899 SQ_TEX_Z_FILTER_POINT = 0x1,
1900 SQ_TEX_Z_FILTER_LINEAR = 0x2,
1901} SQ_TEX_Z_FILTER;
1902typedef enum SQ_TEX_MIP_FILTER {
1903 SQ_TEX_MIP_FILTER_NONE = 0x0,
1904 SQ_TEX_MIP_FILTER_POINT = 0x1,
1905 SQ_TEX_MIP_FILTER_LINEAR = 0x2,
1906} SQ_TEX_MIP_FILTER;
1907typedef enum SQ_TEX_ANISO_RATIO {
1908 SQ_TEX_ANISO_RATIO_1 = 0x0,
1909 SQ_TEX_ANISO_RATIO_2 = 0x1,
1910 SQ_TEX_ANISO_RATIO_4 = 0x2,
1911 SQ_TEX_ANISO_RATIO_8 = 0x3,
1912 SQ_TEX_ANISO_RATIO_16 = 0x4,
1913} SQ_TEX_ANISO_RATIO;
1914typedef enum SQ_TEX_DEPTH_COMPARE {
1915 SQ_TEX_DEPTH_COMPARE_NEVER = 0x0,
1916 SQ_TEX_DEPTH_COMPARE_LESS = 0x1,
1917 SQ_TEX_DEPTH_COMPARE_EQUAL = 0x2,
1918 SQ_TEX_DEPTH_COMPARE_LESSEQUAL = 0x3,
1919 SQ_TEX_DEPTH_COMPARE_GREATER = 0x4,
1920 SQ_TEX_DEPTH_COMPARE_NOTEQUAL = 0x5,
1921 SQ_TEX_DEPTH_COMPARE_GREATEREQUAL = 0x6,
1922 SQ_TEX_DEPTH_COMPARE_ALWAYS = 0x7,
1923} SQ_TEX_DEPTH_COMPARE;
1924typedef enum SQ_TEX_BORDER_COLOR {
1925 SQ_TEX_BORDER_COLOR_TRANS_BLACK = 0x0,
1926 SQ_TEX_BORDER_COLOR_OPAQUE_BLACK = 0x1,
1927 SQ_TEX_BORDER_COLOR_OPAQUE_WHITE = 0x2,
1928 SQ_TEX_BORDER_COLOR_REGISTER = 0x3,
1929} SQ_TEX_BORDER_COLOR;
1930typedef enum SQ_RSRC_BUF_TYPE {
1931 SQ_RSRC_BUF = 0x0,
1932 SQ_RSRC_BUF_RSVD_1 = 0x1,
1933 SQ_RSRC_BUF_RSVD_2 = 0x2,
1934 SQ_RSRC_BUF_RSVD_3 = 0x3,
1935} SQ_RSRC_BUF_TYPE;
1936typedef enum SQ_RSRC_IMG_TYPE {
1937 SQ_RSRC_IMG_RSVD_0 = 0x0,
1938 SQ_RSRC_IMG_RSVD_1 = 0x1,
1939 SQ_RSRC_IMG_RSVD_2 = 0x2,
1940 SQ_RSRC_IMG_RSVD_3 = 0x3,
1941 SQ_RSRC_IMG_RSVD_4 = 0x4,
1942 SQ_RSRC_IMG_RSVD_5 = 0x5,
1943 SQ_RSRC_IMG_RSVD_6 = 0x6,
1944 SQ_RSRC_IMG_RSVD_7 = 0x7,
1945 SQ_RSRC_IMG_1D = 0x8,
1946 SQ_RSRC_IMG_2D = 0x9,
1947 SQ_RSRC_IMG_3D = 0xa,
1948 SQ_RSRC_IMG_CUBE = 0xb,
1949 SQ_RSRC_IMG_1D_ARRAY = 0xc,
1950 SQ_RSRC_IMG_2D_ARRAY = 0xd,
1951 SQ_RSRC_IMG_2D_MSAA = 0xe,
1952 SQ_RSRC_IMG_2D_MSAA_ARRAY = 0xf,
1953} SQ_RSRC_IMG_TYPE;
1954typedef enum SQ_RSRC_FLAT_TYPE {
1955 SQ_RSRC_FLAT_RSVD_0 = 0x0,
1956 SQ_RSRC_FLAT = 0x1,
1957 SQ_RSRC_FLAT_RSVD_2 = 0x2,
1958 SQ_RSRC_FLAT_RSVD_3 = 0x3,
1959} SQ_RSRC_FLAT_TYPE;
1960typedef enum SQ_IMG_FILTER_TYPE {
1961 SQ_IMG_FILTER_MODE_BLEND = 0x0,
1962 SQ_IMG_FILTER_MODE_MIN = 0x1,
1963 SQ_IMG_FILTER_MODE_MAX = 0x2,
1964} SQ_IMG_FILTER_TYPE;
1965typedef enum SQ_SEL_XYZW01 {
1966 SQ_SEL_0 = 0x0,
1967 SQ_SEL_1 = 0x1,
1968 SQ_SEL_RESERVED_0 = 0x2,
1969 SQ_SEL_RESERVED_1 = 0x3,
1970 SQ_SEL_X = 0x4,
1971 SQ_SEL_Y = 0x5,
1972 SQ_SEL_Z = 0x6,
1973 SQ_SEL_W = 0x7,
1974} SQ_SEL_XYZW01;
1975typedef enum SQ_WAVE_TYPE {
1976 SQ_WAVE_TYPE_PS = 0x0,
1977 SQ_WAVE_TYPE_VS = 0x1,
1978 SQ_WAVE_TYPE_GS = 0x2,
1979 SQ_WAVE_TYPE_ES = 0x3,
1980 SQ_WAVE_TYPE_HS = 0x4,
1981 SQ_WAVE_TYPE_LS = 0x5,
1982 SQ_WAVE_TYPE_CS = 0x6,
1983 SQ_WAVE_TYPE_PS1 = 0x7,
1984} SQ_WAVE_TYPE;
1985typedef enum SQ_THREAD_TRACE_TOKEN_TYPE {
1986 SQ_THREAD_TRACE_TOKEN_MISC = 0x0,
1987 SQ_THREAD_TRACE_TOKEN_TIMESTAMP = 0x1,
1988 SQ_THREAD_TRACE_TOKEN_REG = 0x2,
1989 SQ_THREAD_TRACE_TOKEN_WAVE_START = 0x3,
1990 SQ_THREAD_TRACE_TOKEN_WAVE_ALLOC = 0x4,
1991 SQ_THREAD_TRACE_TOKEN_REG_CSPRIV = 0x5,
1992 SQ_THREAD_TRACE_TOKEN_WAVE_END = 0x6,
1993 SQ_THREAD_TRACE_TOKEN_EVENT = 0x7,
1994 SQ_THREAD_TRACE_TOKEN_EVENT_CS = 0x8,
1995 SQ_THREAD_TRACE_TOKEN_EVENT_GFX1 = 0x9,
1996 SQ_THREAD_TRACE_TOKEN_INST = 0xa,
1997 SQ_THREAD_TRACE_TOKEN_INST_PC = 0xb,
1998 SQ_THREAD_TRACE_TOKEN_INST_USERDATA = 0xc,
1999 SQ_THREAD_TRACE_TOKEN_ISSUE = 0xd,
2000 SQ_THREAD_TRACE_TOKEN_PERF = 0xe,
2001 SQ_THREAD_TRACE_TOKEN_REG_CS = 0xf,
2002} SQ_THREAD_TRACE_TOKEN_TYPE;
2003typedef enum SQ_THREAD_TRACE_MISC_TOKEN_TYPE {
2004 SQ_THREAD_TRACE_MISC_TOKEN_TIME = 0x0,
2005 SQ_THREAD_TRACE_MISC_TOKEN_TIME_RESET = 0x1,
2006 SQ_THREAD_TRACE_MISC_TOKEN_PACKET_LOST = 0x2,
2007 SQ_THREAD_TRACE_MISC_TOKEN_SURF_SYNC = 0x3,
2008 SQ_THREAD_TRACE_MISC_TOKEN_TTRACE_STALL_BEGIN = 0x4,
2009 SQ_THREAD_TRACE_MISC_TOKEN_TTRACE_STALL_END = 0x5,
2010} SQ_THREAD_TRACE_MISC_TOKEN_TYPE;
2011typedef enum SQ_THREAD_TRACE_INST_TYPE {
2012 SQ_THREAD_TRACE_INST_TYPE_SMEM = 0x0,
2013 SQ_THREAD_TRACE_INST_TYPE_SALU = 0x1,
2014 SQ_THREAD_TRACE_INST_TYPE_VMEM_RD = 0x2,
2015 SQ_THREAD_TRACE_INST_TYPE_VMEM_WR = 0x3,
2016 SQ_THREAD_TRACE_INST_TYPE_FLAT_WR = 0x4,
2017 SQ_THREAD_TRACE_INST_TYPE_VALU = 0x5,
2018 SQ_THREAD_TRACE_INST_TYPE_LDS = 0x6,
2019 SQ_THREAD_TRACE_INST_TYPE_PC = 0x7,
2020 SQ_THREAD_TRACE_INST_TYPE_EXPREQ_GDS = 0x8,
2021 SQ_THREAD_TRACE_INST_TYPE_EXPREQ_GFX = 0x9,
2022 SQ_THREAD_TRACE_INST_TYPE_EXPGNT_PAR_COL = 0xa,
2023 SQ_THREAD_TRACE_INST_TYPE_EXPGNT_POS_GDS = 0xb,
2024 SQ_THREAD_TRACE_INST_TYPE_JUMP = 0xc,
2025 SQ_THREAD_TRACE_INST_TYPE_NEXT = 0xd,
2026 SQ_THREAD_TRACE_INST_TYPE_FLAT_RD = 0xe,
2027 SQ_THREAD_TRACE_INST_TYPE_OTHER_MSG = 0xf,
2028} SQ_THREAD_TRACE_INST_TYPE;
2029typedef enum SQ_THREAD_TRACE_REG_TYPE {
2030 SQ_THREAD_TRACE_REG_TYPE_EVENT = 0x0,
2031 SQ_THREAD_TRACE_REG_TYPE_DRAW = 0x1,
2032 SQ_THREAD_TRACE_REG_TYPE_DISPATCH = 0x2,
2033 SQ_THREAD_TRACE_REG_TYPE_USERDATA = 0x3,
2034 SQ_THREAD_TRACE_REG_TYPE_MARKER = 0x4,
2035 SQ_THREAD_TRACE_REG_TYPE_GFXDEC = 0x5,
2036 SQ_THREAD_TRACE_REG_TYPE_SHDEC = 0x6,
2037 SQ_THREAD_TRACE_REG_TYPE_OTHER = 0x7,
2038} SQ_THREAD_TRACE_REG_TYPE;
2039typedef enum SQ_THREAD_TRACE_REG_OP {
2040 SQ_THREAD_TRACE_REG_OP_READ = 0x0,
2041 SQ_THREAD_TRACE_REG_OP_WRITE = 0x1,
2042} SQ_THREAD_TRACE_REG_OP;
2043typedef enum SQ_THREAD_TRACE_MODE_SEL {
2044 SQ_THREAD_TRACE_MODE_OFF = 0x0,
2045 SQ_THREAD_TRACE_MODE_ON = 0x1,
2046 SQ_THREAD_TRACE_MODE_RANDOM = 0x2,
2047} SQ_THREAD_TRACE_MODE_SEL;
2048typedef enum SQ_THREAD_TRACE_CAPTURE_MODE {
2049 SQ_THREAD_TRACE_CAPTURE_MODE_ALL = 0x0,
2050 SQ_THREAD_TRACE_CAPTURE_MODE_SELECT = 0x1,
2051 SQ_THREAD_TRACE_CAPTURE_MODE_SELECT_DETAIL = 0x2,
2052} SQ_THREAD_TRACE_CAPTURE_MODE;
2053typedef enum SQ_THREAD_TRACE_VM_ID_MASK {
2054 SQ_THREAD_TRACE_VM_ID_MASK_SINGLE = 0x0,
2055 SQ_THREAD_TRACE_VM_ID_MASK_ALL = 0x1,
2056 SQ_THREAD_TRACE_VM_ID_MASK_SINGLE_DETAIL = 0x2,
2057} SQ_THREAD_TRACE_VM_ID_MASK;
2058typedef enum SQ_THREAD_TRACE_WAVE_MASK {
2059 SQ_THREAD_TRACE_WAVE_MASK_NONE = 0x0,
2060 SQ_THREAD_TRACE_WAVE_MASK_ALL = 0x1,
2061 SQ_THREAD_TRACE_WAVE_MASK_1_2 = 0x2,
2062 SQ_THREAD_TRACE_WAVE_MASK_1_4 = 0x3,
2063 SQ_THREAD_TRACE_WAVE_MASK_1_8 = 0x4,
2064 SQ_THREAD_TRACE_WAVE_MASK_1_16 = 0x5,
2065 SQ_THREAD_TRACE_WAVE_MASK_1_32 = 0x6,
2066 SQ_THREAD_TRACE_WAVE_MASK_1_64 = 0x7,
2067} SQ_THREAD_TRACE_WAVE_MASK;
2068typedef enum SQ_THREAD_TRACE_ISSUE {
2069 SQ_THREAD_TRACE_ISSUE_NULL = 0x0,
2070 SQ_THREAD_TRACE_ISSUE_STALL = 0x1,
2071 SQ_THREAD_TRACE_ISSUE_INST = 0x2,
2072 SQ_THREAD_TRACE_ISSUE_IMMED = 0x3,
2073} SQ_THREAD_TRACE_ISSUE;
2074typedef enum SQ_THREAD_TRACE_ISSUE_MASK {
2075 SQ_THREAD_TRACE_ISSUE_MASK_ALL = 0x0,
2076 SQ_THREAD_TRACE_ISSUE_MASK_STALLED = 0x1,
2077 SQ_THREAD_TRACE_ISSUE_MASK_STALLED_AND_IMMED = 0x2,
2078 SQ_THREAD_TRACE_ISSUE_MASK_IMMED = 0x3,
2079} SQ_THREAD_TRACE_ISSUE_MASK;
2080typedef enum SQ_PERF_SEL {
2081 SQ_PERF_SEL_NONE = 0x0,
2082 SQ_PERF_SEL_ACCUM_PREV = 0x1,
2083 SQ_PERF_SEL_CYCLES = 0x2,
2084 SQ_PERF_SEL_BUSY_CYCLES = 0x3,
2085 SQ_PERF_SEL_WAVES = 0x4,
2086 SQ_PERF_SEL_LEVEL_WAVES = 0x5,
2087 SQ_PERF_SEL_WAVES_EQ_64 = 0x6,
2088 SQ_PERF_SEL_WAVES_LT_64 = 0x7,
2089 SQ_PERF_SEL_WAVES_LT_48 = 0x8,
2090 SQ_PERF_SEL_WAVES_LT_32 = 0x9,
2091 SQ_PERF_SEL_WAVES_LT_16 = 0xa,
2092 SQ_PERF_SEL_WAVES_CU = 0xb,
2093 SQ_PERF_SEL_LEVEL_WAVES_CU = 0xc,
2094 SQ_PERF_SEL_BUSY_CU_CYCLES = 0xd,
2095 SQ_PERF_SEL_ITEMS = 0xe,
2096 SQ_PERF_SEL_QUADS = 0xf,
2097 SQ_PERF_SEL_EVENTS = 0x10,
2098 SQ_PERF_SEL_SURF_SYNCS = 0x11,
2099 SQ_PERF_SEL_TTRACE_REQS = 0x12,
2100 SQ_PERF_SEL_TTRACE_INFLIGHT_REQS = 0x13,
2101 SQ_PERF_SEL_TTRACE_STALL = 0x14,
2102 SQ_PERF_SEL_MSG_CNTR = 0x15,
2103 SQ_PERF_SEL_MSG_PERF = 0x16,
2104 SQ_PERF_SEL_MSG_GSCNT = 0x17,
2105 SQ_PERF_SEL_MSG_INTERRUPT = 0x18,
2106 SQ_PERF_SEL_INSTS = 0x19,
2107 SQ_PERF_SEL_INSTS_VALU = 0x1a,
2108 SQ_PERF_SEL_INSTS_VMEM_WR = 0x1b,
2109 SQ_PERF_SEL_INSTS_VMEM_RD = 0x1c,
2110 SQ_PERF_SEL_INSTS_VMEM = 0x1d,
2111 SQ_PERF_SEL_INSTS_SALU = 0x1e,
2112 SQ_PERF_SEL_INSTS_SMEM = 0x1f,
2113 SQ_PERF_SEL_INSTS_FLAT = 0x20,
2114 SQ_PERF_SEL_INSTS_FLAT_LDS_ONLY = 0x21,
2115 SQ_PERF_SEL_INSTS_LDS = 0x22,
2116 SQ_PERF_SEL_INSTS_GDS = 0x23,
2117 SQ_PERF_SEL_INSTS_EXP = 0x24,
2118 SQ_PERF_SEL_INSTS_EXP_GDS = 0x25,
2119 SQ_PERF_SEL_INSTS_BRANCH = 0x26,
2120 SQ_PERF_SEL_INSTS_SENDMSG = 0x27,
2121 SQ_PERF_SEL_INSTS_VSKIPPED = 0x28,
2122 SQ_PERF_SEL_INST_LEVEL_VMEM = 0x29,
2123 SQ_PERF_SEL_INST_LEVEL_SMEM = 0x2a,
2124 SQ_PERF_SEL_INST_LEVEL_LDS = 0x2b,
2125 SQ_PERF_SEL_INST_LEVEL_GDS = 0x2c,
2126 SQ_PERF_SEL_INST_LEVEL_EXP = 0x2d,
2127 SQ_PERF_SEL_WAVE_CYCLES = 0x2e,
2128 SQ_PERF_SEL_WAVE_READY = 0x2f,
2129 SQ_PERF_SEL_WAIT_CNT_VM = 0x30,
2130 SQ_PERF_SEL_WAIT_CNT_LGKM = 0x31,
2131 SQ_PERF_SEL_WAIT_CNT_EXP = 0x32,
2132 SQ_PERF_SEL_WAIT_CNT_ANY = 0x33,
2133 SQ_PERF_SEL_WAIT_BARRIER = 0x34,
2134 SQ_PERF_SEL_WAIT_EXP_ALLOC = 0x35,
2135 SQ_PERF_SEL_WAIT_SLEEP = 0x36,
2136 SQ_PERF_SEL_WAIT_OTHER = 0x37,
2137 SQ_PERF_SEL_WAIT_ANY = 0x38,
2138 SQ_PERF_SEL_WAIT_TTRACE = 0x39,
2139 SQ_PERF_SEL_WAIT_IFETCH = 0x3a,
2140 SQ_PERF_SEL_WAIT_INST_VMEM = 0x3b,
2141 SQ_PERF_SEL_WAIT_INST_SCA = 0x3c,
2142 SQ_PERF_SEL_WAIT_INST_LDS = 0x3d,
2143 SQ_PERF_SEL_WAIT_INST_VALU = 0x3e,
2144 SQ_PERF_SEL_WAIT_INST_EXP_GDS = 0x3f,
2145 SQ_PERF_SEL_WAIT_INST_MISC = 0x40,
2146 SQ_PERF_SEL_WAIT_INST_FLAT = 0x41,
2147 SQ_PERF_SEL_ACTIVE_INST_ANY = 0x42,
2148 SQ_PERF_SEL_ACTIVE_INST_VMEM = 0x43,
2149 SQ_PERF_SEL_ACTIVE_INST_LDS = 0x44,
2150 SQ_PERF_SEL_ACTIVE_INST_VALU = 0x45,
2151 SQ_PERF_SEL_ACTIVE_INST_SCA = 0x46,
2152 SQ_PERF_SEL_ACTIVE_INST_EXP_GDS = 0x47,
2153 SQ_PERF_SEL_ACTIVE_INST_MISC = 0x48,
2154 SQ_PERF_SEL_ACTIVE_INST_FLAT = 0x49,
2155 SQ_PERF_SEL_INST_CYCLES_VMEM_WR = 0x4a,
2156 SQ_PERF_SEL_INST_CYCLES_VMEM_RD = 0x4b,
2157 SQ_PERF_SEL_INST_CYCLES_VMEM_ADDR = 0x4c,
2158 SQ_PERF_SEL_INST_CYCLES_VMEM_DATA = 0x4d,
2159 SQ_PERF_SEL_INST_CYCLES_VMEM_CMD = 0x4e,
2160 SQ_PERF_SEL_INST_CYCLES_VMEM = 0x4f,
2161 SQ_PERF_SEL_INST_CYCLES_LDS = 0x50,
2162 SQ_PERF_SEL_INST_CYCLES_VALU = 0x51,
2163 SQ_PERF_SEL_INST_CYCLES_EXP = 0x52,
2164 SQ_PERF_SEL_INST_CYCLES_GDS = 0x53,
2165 SQ_PERF_SEL_INST_CYCLES_SCA = 0x54,
2166 SQ_PERF_SEL_INST_CYCLES_SMEM = 0x55,
2167 SQ_PERF_SEL_INST_CYCLES_SALU = 0x56,
2168 SQ_PERF_SEL_INST_CYCLES_EXP_GDS = 0x57,
2169 SQ_PERF_SEL_INST_CYCLES_MISC = 0x58,
2170 SQ_PERF_SEL_THREAD_CYCLES_VALU = 0x59,
2171 SQ_PERF_SEL_THREAD_CYCLES_VALU_MAX = 0x5a,
2172 SQ_PERF_SEL_IFETCH = 0x5b,
2173 SQ_PERF_SEL_IFETCH_LEVEL = 0x5c,
2174 SQ_PERF_SEL_CBRANCH_FORK = 0x5d,
2175 SQ_PERF_SEL_CBRANCH_FORK_SPLIT = 0x5e,
2176 SQ_PERF_SEL_VALU_LDS_DIRECT_RD = 0x5f,
2177 SQ_PERF_SEL_VALU_LDS_INTERP_OP = 0x60,
2178 SQ_PERF_SEL_LDS_BANK_CONFLICT = 0x61,
2179 SQ_PERF_SEL_LDS_ADDR_CONFLICT = 0x62,
2180 SQ_PERF_SEL_LDS_UNALIGNED_STALL = 0x63,
2181 SQ_PERF_SEL_LDS_MEM_VIOLATIONS = 0x64,
2182 SQ_PERF_SEL_LDS_ATOMIC_RETURN = 0x65,
2183 SQ_PERF_SEL_LDS_IDX_ACTIVE = 0x66,
2184 SQ_PERF_SEL_VALU_DEP_STALL = 0x67,
2185 SQ_PERF_SEL_VALU_STARVE = 0x68,
2186 SQ_PERF_SEL_EXP_REQ_FIFO_FULL = 0x69,
2187 SQ_PERF_SEL_LDS_BACK2BACK_STALL = 0x6a,
2188 SQ_PERF_SEL_LDS_DATA_FIFO_FULL = 0x6b,
2189 SQ_PERF_SEL_LDS_CMD_FIFO_FULL = 0x6c,
2190 SQ_PERF_SEL_VMEM_BACK2BACK_STALL = 0x6d,
2191 SQ_PERF_SEL_VMEM_TA_ADDR_FIFO_FULL = 0x6e,
2192 SQ_PERF_SEL_VMEM_TA_CMD_FIFO_FULL = 0x6f,
2193 SQ_PERF_SEL_VMEM_EX_DATA_REG_BUSY = 0x70,
2194 SQ_PERF_SEL_VMEM_WR_BACK2BACK_STALL = 0x71,
2195 SQ_PERF_SEL_VMEM_WR_TA_DATA_FIFO_FULL = 0x72,
2196 SQ_PERF_SEL_VALU_SRC_C_CONFLICT = 0x73,
2197 SQ_PERF_SEL_VMEM_RD_SRC_CD_CONFLICT = 0x74,
2198 SQ_PERF_SEL_VMEM_WR_SRC_CD_CONFLICT = 0x75,
2199 SQ_PERF_SEL_FLAT_SRC_CD_CONFLICT = 0x76,
2200 SQ_PERF_SEL_LDS_SRC_CD_CONFLICT = 0x77,
2201 SQ_PERF_SEL_SRC_CD_BUSY = 0x78,
2202 SQ_PERF_SEL_PT_POWER_STALL = 0x79,
2203 SQ_PERF_SEL_USER0 = 0x7a,
2204 SQ_PERF_SEL_USER1 = 0x7b,
2205 SQ_PERF_SEL_USER2 = 0x7c,
2206 SQ_PERF_SEL_USER3 = 0x7d,
2207 SQ_PERF_SEL_USER4 = 0x7e,
2208 SQ_PERF_SEL_USER5 = 0x7f,
2209 SQ_PERF_SEL_USER6 = 0x80,
2210 SQ_PERF_SEL_USER7 = 0x81,
2211 SQ_PERF_SEL_USER8 = 0x82,
2212 SQ_PERF_SEL_USER9 = 0x83,
2213 SQ_PERF_SEL_USER10 = 0x84,
2214 SQ_PERF_SEL_USER11 = 0x85,
2215 SQ_PERF_SEL_USER12 = 0x86,
2216 SQ_PERF_SEL_USER13 = 0x87,
2217 SQ_PERF_SEL_USER14 = 0x88,
2218 SQ_PERF_SEL_USER15 = 0x89,
2219 SQ_PERF_SEL_USER_LEVEL0 = 0x8a,
2220 SQ_PERF_SEL_USER_LEVEL1 = 0x8b,
2221 SQ_PERF_SEL_USER_LEVEL2 = 0x8c,
2222 SQ_PERF_SEL_USER_LEVEL3 = 0x8d,
2223 SQ_PERF_SEL_USER_LEVEL4 = 0x8e,
2224 SQ_PERF_SEL_USER_LEVEL5 = 0x8f,
2225 SQ_PERF_SEL_USER_LEVEL6 = 0x90,
2226 SQ_PERF_SEL_USER_LEVEL7 = 0x91,
2227 SQ_PERF_SEL_USER_LEVEL8 = 0x92,
2228 SQ_PERF_SEL_USER_LEVEL9 = 0x93,
2229 SQ_PERF_SEL_USER_LEVEL10 = 0x94,
2230 SQ_PERF_SEL_USER_LEVEL11 = 0x95,
2231 SQ_PERF_SEL_USER_LEVEL12 = 0x96,
2232 SQ_PERF_SEL_USER_LEVEL13 = 0x97,
2233 SQ_PERF_SEL_USER_LEVEL14 = 0x98,
2234 SQ_PERF_SEL_USER_LEVEL15 = 0x99,
2235 SQ_PERF_SEL_POWER_VALU = 0x9a,
2236 SQ_PERF_SEL_POWER_VALU0 = 0x9b,
2237 SQ_PERF_SEL_POWER_VALU1 = 0x9c,
2238 SQ_PERF_SEL_POWER_VALU2 = 0x9d,
2239 SQ_PERF_SEL_POWER_GPR_RD = 0x9e,
2240 SQ_PERF_SEL_POWER_GPR_WR = 0x9f,
2241 SQ_PERF_SEL_POWER_LDS_BUSY = 0xa0,
2242 SQ_PERF_SEL_POWER_ALU_BUSY = 0xa1,
2243 SQ_PERF_SEL_POWER_TEX_BUSY = 0xa2,
2244 SQ_PERF_SEL_ACCUM_PREV_HIRES = 0xa3,
2245 SQ_PERF_SEL_DUMMY_LAST = 0xa7,
2246 SQC_PERF_SEL_ICACHE_INPUT_VALID_READY = 0xa8,
2247 SQC_PERF_SEL_ICACHE_INPUT_VALID_READYB = 0xa9,
2248 SQC_PERF_SEL_ICACHE_INPUT_VALIDB = 0xaa,
2249 SQC_PERF_SEL_DCACHE_INPUT_VALID_READY = 0xab,
2250 SQC_PERF_SEL_DCACHE_INPUT_VALID_READYB = 0xac,
2251 SQC_PERF_SEL_DCACHE_INPUT_VALIDB = 0xad,
2252 SQC_PERF_SEL_TC_REQ = 0xae,
2253 SQC_PERF_SEL_TC_INST_REQ = 0xaf,
2254 SQC_PERF_SEL_TC_DATA_REQ = 0xb0,
2255 SQC_PERF_SEL_TC_STALL = 0xb1,
2256 SQC_PERF_SEL_TC_STARVE = 0xb2,
2257 SQC_PERF_SEL_ICACHE_BUSY_CYCLES = 0xb3,
2258 SQC_PERF_SEL_ICACHE_REQ = 0xb4,
2259 SQC_PERF_SEL_ICACHE_HITS = 0xb5,
2260 SQC_PERF_SEL_ICACHE_MISSES = 0xb6,
2261 SQC_PERF_SEL_ICACHE_MISSES_DUPLICATE = 0xb7,
2262 SQC_PERF_SEL_ICACHE_UNCACHED = 0xb8,
2263 SQC_PERF_SEL_ICACHE_VOLATILE = 0xb9,
2264 SQC_PERF_SEL_ICACHE_INVAL_INST = 0xba,
2265 SQC_PERF_SEL_ICACHE_INVAL_ASYNC = 0xbb,
2266 SQC_PERF_SEL_ICACHE_INVAL_VOLATILE_INST = 0xbc,
2267 SQC_PERF_SEL_ICACHE_INVAL_VOLATILE_ASYNC = 0xbd,
2268 SQC_PERF_SEL_ICACHE_INPUT_STALL_ARB_NO_GRANT = 0xbe,
2269 SQC_PERF_SEL_ICACHE_INPUT_STALL_BANK_READYB = 0xbf,
2270 SQC_PERF_SEL_ICACHE_CACHE_STALLED = 0xc0,
2271 SQC_PERF_SEL_ICACHE_CACHE_STALL_INFLIGHT_NONZERO = 0xc1,
2272 SQC_PERF_SEL_ICACHE_CACHE_STALL_INFLIGHT_MAX = 0xc2,
2273 SQC_PERF_SEL_ICACHE_CACHE_STALL_VOLATILE_MISMATCH= 0xc3,
2274 SQC_PERF_SEL_ICACHE_CACHE_STALL_UNCACHED_HIT = 0xc4,
2275 SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT = 0xc5,
2276 SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_MISS_FIFO = 0xc6,
2277 SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_HIT_FIFO = 0xc7,
2278 SQC_PERF_SEL_ICACHE_CACHE_STALL_OUTPUT_TC_IF = 0xc8,
2279 SQC_PERF_SEL_ICACHE_STALL_OUTXBAR_ARB_NO_GRANT = 0xc9,
2280 SQC_PERF_SEL_DCACHE_BUSY_CYCLES = 0xca,
2281 SQC_PERF_SEL_DCACHE_REQ = 0xcb,
2282 SQC_PERF_SEL_DCACHE_HITS = 0xcc,
2283 SQC_PERF_SEL_DCACHE_MISSES = 0xcd,
2284 SQC_PERF_SEL_DCACHE_MISSES_DUPLICATE = 0xce,
2285 SQC_PERF_SEL_DCACHE_UNCACHED = 0xcf,
2286 SQC_PERF_SEL_DCACHE_VOLATILE = 0xd0,
2287 SQC_PERF_SEL_DCACHE_INVAL_INST = 0xd1,
2288 SQC_PERF_SEL_DCACHE_INVAL_ASYNC = 0xd2,
2289 SQC_PERF_SEL_DCACHE_INVAL_VOLATILE_INST = 0xd3,
2290 SQC_PERF_SEL_DCACHE_INVAL_VOLATILE_ASYNC = 0xd4,
2291 SQC_PERF_SEL_DCACHE_INPUT_STALL_ARB_NO_GRANT = 0xd5,
2292 SQC_PERF_SEL_DCACHE_INPUT_STALL_BANK_READYB = 0xd6,
2293 SQC_PERF_SEL_DCACHE_CACHE_STALLED = 0xd7,
2294 SQC_PERF_SEL_DCACHE_CACHE_STALL_INFLIGHT_NONZERO = 0xd8,
2295 SQC_PERF_SEL_DCACHE_CACHE_STALL_INFLIGHT_MAX = 0xd9,
2296 SQC_PERF_SEL_DCACHE_CACHE_STALL_VOLATILE_MISMATCH= 0xda,
2297 SQC_PERF_SEL_DCACHE_CACHE_STALL_UNCACHED_HIT = 0xdb,
2298 SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT = 0xdc,
2299 SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_MISS_FIFO = 0xdd,
2300 SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_HIT_FIFO = 0xde,
2301 SQC_PERF_SEL_DCACHE_CACHE_STALL_OUTPUT_TC_IF = 0xdf,
2302 SQC_PERF_SEL_DCACHE_STALL_OUTXBAR_ARB_NO_GRANT = 0xe0,
2303 SQC_PERF_SEL_DCACHE_REQ_1 = 0xe1,
2304 SQC_PERF_SEL_DCACHE_REQ_2 = 0xe2,
2305 SQC_PERF_SEL_DCACHE_REQ_4 = 0xe3,
2306 SQC_PERF_SEL_DCACHE_REQ_8 = 0xe4,
2307 SQC_PERF_SEL_DCACHE_REQ_16 = 0xe5,
2308 SQC_PERF_SEL_DCACHE_REQ_TIME = 0xe6,
2309 SQC_PERF_SEL_SQ_DCACHE_REQS = 0xe7,
2310 SQC_PERF_SEL_DCACHE_FLAT_REQ = 0xe8,
2311 SQC_PERF_SEL_DCACHE_NONFLAT_REQ = 0xe9,
2312 SQC_PERF_SEL_ICACHE_INFLIGHT_LEVEL = 0xea,
2313 SQC_PERF_SEL_ICACHE_PRE_CC_LEVEL = 0xeb,
2314 SQC_PERF_SEL_ICACHE_POST_CC_LEVEL = 0xec,
2315 SQC_PERF_SEL_ICACHE_POST_CC_HIT_LEVEL = 0xed,
2316 SQC_PERF_SEL_ICACHE_POST_CC_MISS_LEVEL = 0xee,
2317 SQC_PERF_SEL_DCACHE_INFLIGHT_LEVEL = 0xef,
2318 SQC_PERF_SEL_DCACHE_PRE_CC_LEVEL = 0xf0,
2319 SQC_PERF_SEL_DCACHE_POST_CC_LEVEL = 0xf1,
2320 SQC_PERF_SEL_DCACHE_POST_CC_HIT_LEVEL = 0xf2,
2321 SQC_PERF_SEL_DCACHE_POST_CC_MISS_LEVEL = 0xf3,
2322 SQC_PERF_SEL_TC_INFLIGHT_LEVEL = 0xf4,
2323 SQC_PERF_SEL_ICACHE_TC_INFLIGHT_LEVEL = 0xf5,
2324 SQC_PERF_SEL_DCACHE_TC_INFLIGHT_LEVEL = 0xf6,
2325 SQC_PERF_SEL_ERR_DCACHE_REQ_2_GPR_ADDR_UNALIGNED = 0xf7,
2326 SQC_PERF_SEL_ERR_DCACHE_REQ_4_GPR_ADDR_UNALIGNED = 0xf8,
2327 SQC_PERF_SEL_ERR_DCACHE_REQ_8_GPR_ADDR_UNALIGNED = 0xf9,
2328 SQC_PERF_SEL_ERR_DCACHE_REQ_16_GPR_ADDR_UNALIGNED= 0xfa,
2329 SQC_PERF_SEL_DUMMY_LAST = 0xfb,
2330} SQ_PERF_SEL;
2331typedef enum SQC_DATA_CACHE_POLICIES {
2332 SQC_DATA_CACHE_POLICY_HIT_LRU = 0x0,
2333 SQC_DATA_CACHE_POLICY_MISS_EVICT = 0x1,
2334} SQC_DATA_CACHE_POLICIES;
2335typedef enum SQ_CAC_POWER_SEL {
2336 SQ_CAC_POWER_VALU = 0x0,
2337 SQ_CAC_POWER_VALU0 = 0x1,
2338 SQ_CAC_POWER_VALU1 = 0x2,
2339 SQ_CAC_POWER_VALU2 = 0x3,
2340 SQ_CAC_POWER_GPR_RD = 0x4,
2341 SQ_CAC_POWER_GPR_WR = 0x5,
2342 SQ_CAC_POWER_LDS_BUSY = 0x6,
2343 SQ_CAC_POWER_ALU_BUSY = 0x7,
2344 SQ_CAC_POWER_TEX_BUSY = 0x8,
2345} SQ_CAC_POWER_SEL;
2346typedef enum SQ_IND_CMD_CMD {
2347 SQ_IND_CMD_CMD_NULL = 0x0,
2348 SQ_IND_CMD_CMD_HALT = 0x1,
2349 SQ_IND_CMD_CMD_RESUME = 0x2,
2350 SQ_IND_CMD_CMD_KILL = 0x3,
2351 SQ_IND_CMD_CMD_DEBUG = 0x4,
2352 SQ_IND_CMD_CMD_TRAP = 0x5,
2353} SQ_IND_CMD_CMD;
2354typedef enum SQ_IND_CMD_MODE {
2355 SQ_IND_CMD_MODE_SINGLE = 0x0,
2356 SQ_IND_CMD_MODE_BROADCAST = 0x1,
2357 SQ_IND_CMD_MODE_BROADCAST_QUEUE = 0x2,
2358 SQ_IND_CMD_MODE_BROADCAST_PIPE = 0x3,
2359 SQ_IND_CMD_MODE_BROADCAST_ME = 0x4,
2360} SQ_IND_CMD_MODE;
2361typedef enum SQ_DED_INFO_SOURCE {
2362 SQ_DED_INFO_SOURCE_INVALID = 0x0,
2363 SQ_DED_INFO_SOURCE_INST = 0x1,
2364 SQ_DED_INFO_SOURCE_SGPR = 0x2,
2365 SQ_DED_INFO_SOURCE_VGPR = 0x3,
2366 SQ_DED_INFO_SOURCE_LDS = 0x4,
2367 SQ_DED_INFO_SOURCE_GDS = 0x5,
2368 SQ_DED_INFO_SOURCE_TA = 0x6,
2369} SQ_DED_INFO_SOURCE;
2370typedef enum SQ_ROUND_MODE {
2371 SQ_ROUND_NEAREST_EVEN = 0x0,
2372 SQ_ROUND_PLUS_INFINITY = 0x1,
2373 SQ_ROUND_MINUS_INFINITY = 0x2,
2374 SQ_ROUND_TO_ZERO = 0x3,
2375} SQ_ROUND_MODE;
2376typedef enum SQ_INTERRUPT_WORD_ENCODING {
2377 SQ_INTERRUPT_WORD_ENCODING_AUTO = 0x0,
2378 SQ_INTERRUPT_WORD_ENCODING_INST = 0x1,
2379 SQ_INTERRUPT_WORD_ENCODING_ERROR = 0x2,
2380} SQ_INTERRUPT_WORD_ENCODING;
2381typedef enum ENUM_SQ_EXPORT_RAT_INST {
2382 SQ_EXPORT_RAT_INST_NOP = 0x0,
2383 SQ_EXPORT_RAT_INST_STORE_TYPED = 0x1,
2384 SQ_EXPORT_RAT_INST_STORE_RAW = 0x2,
2385 SQ_EXPORT_RAT_INST_STORE_RAW_FDENORM = 0x3,
2386 SQ_EXPORT_RAT_INST_CMPXCHG_INT = 0x4,
2387 SQ_EXPORT_RAT_INST_CMPXCHG_FLT = 0x5,
2388 SQ_EXPORT_RAT_INST_CMPXCHG_FDENORM = 0x6,
2389 SQ_EXPORT_RAT_INST_ADD = 0x7,
2390 SQ_EXPORT_RAT_INST_SUB = 0x8,
2391 SQ_EXPORT_RAT_INST_RSUB = 0x9,
2392 SQ_EXPORT_RAT_INST_MIN_INT = 0xa,
2393 SQ_EXPORT_RAT_INST_MIN_UINT = 0xb,
2394 SQ_EXPORT_RAT_INST_MAX_INT = 0xc,
2395 SQ_EXPORT_RAT_INST_MAX_UINT = 0xd,
2396 SQ_EXPORT_RAT_INST_AND = 0xe,
2397 SQ_EXPORT_RAT_INST_OR = 0xf,
2398 SQ_EXPORT_RAT_INST_XOR = 0x10,
2399 SQ_EXPORT_RAT_INST_MSKOR = 0x11,
2400 SQ_EXPORT_RAT_INST_INC_UINT = 0x12,
2401 SQ_EXPORT_RAT_INST_DEC_UINT = 0x13,
2402 SQ_EXPORT_RAT_INST_STORE_DWORD = 0x14,
2403 SQ_EXPORT_RAT_INST_STORE_SHORT = 0x15,
2404 SQ_EXPORT_RAT_INST_STORE_BYTE = 0x16,
2405 SQ_EXPORT_RAT_INST_NOP_RTN = 0x20,
2406 SQ_EXPORT_RAT_INST_XCHG_RTN = 0x22,
2407 SQ_EXPORT_RAT_INST_XCHG_FDENORM_RTN = 0x23,
2408 SQ_EXPORT_RAT_INST_CMPXCHG_INT_RTN = 0x24,
2409 SQ_EXPORT_RAT_INST_CMPXCHG_FLT_RTN = 0x25,
2410 SQ_EXPORT_RAT_INST_CMPXCHG_FDENORM_RTN = 0x26,
2411 SQ_EXPORT_RAT_INST_ADD_RTN = 0x27,
2412 SQ_EXPORT_RAT_INST_SUB_RTN = 0x28,
2413 SQ_EXPORT_RAT_INST_RSUB_RTN = 0x29,
2414 SQ_EXPORT_RAT_INST_MIN_INT_RTN = 0x2a,
2415 SQ_EXPORT_RAT_INST_MIN_UINT_RTN = 0x2b,
2416 SQ_EXPORT_RAT_INST_MAX_INT_RTN = 0x2c,
2417 SQ_EXPORT_RAT_INST_MAX_UINT_RTN = 0x2d,
2418 SQ_EXPORT_RAT_INST_AND_RTN = 0x2e,
2419 SQ_EXPORT_RAT_INST_OR_RTN = 0x2f,
2420 SQ_EXPORT_RAT_INST_XOR_RTN = 0x30,
2421 SQ_EXPORT_RAT_INST_MSKOR_RTN = 0x31,
2422 SQ_EXPORT_RAT_INST_INC_UINT_RTN = 0x32,
2423 SQ_EXPORT_RAT_INST_DEC_UINT_RTN = 0x33,
2424} ENUM_SQ_EXPORT_RAT_INST;
2425typedef enum SQ_IBUF_ST {
2426 SQ_IBUF_IB_IDLE = 0x0,
2427 SQ_IBUF_IB_INI_WAIT_GNT = 0x1,
2428 SQ_IBUF_IB_INI_WAIT_DRET = 0x2,
2429 SQ_IBUF_IB_LE_4DW = 0x3,
2430 SQ_IBUF_IB_WAIT_DRET = 0x4,
2431 SQ_IBUF_IB_EMPTY_WAIT_DRET = 0x5,
2432 SQ_IBUF_IB_DRET = 0x6,
2433 SQ_IBUF_IB_EMPTY_WAIT_GNT = 0x7,
2434} SQ_IBUF_ST;
2435typedef enum SQ_INST_STR_ST {
2436 SQ_INST_STR_IB_WAVE_NORML = 0x0,
2437 SQ_INST_STR_IB_WAVE2ID_NORMAL_INST_AV = 0x1,
2438 SQ_INST_STR_IB_WAVE_INTERNAL_INST_AV = 0x2,
2439 SQ_INST_STR_IB_WAVE_INST_SKIP_AV = 0x3,
2440 SQ_INST_STR_IB_WAVE_SETVSKIP_ST0 = 0x4,
2441 SQ_INST_STR_IB_WAVE_SETVSKIP_ST1 = 0x5,
2442 SQ_INST_STR_IB_WAVE_NOP_SLEEP_WAIT = 0x6,
2443 SQ_INST_STR_IB_WAVE_PC_FROM_SGPR_MSG_WAIT = 0x7,
2444} SQ_INST_STR_ST;
2445typedef enum SQ_WAVE_IB_ECC_ST {
2446 SQ_WAVE_IB_ECC_CLEAN = 0x0,
2447 SQ_WAVE_IB_ECC_ERR_CONTINUE = 0x1,
2448 SQ_WAVE_IB_ECC_ERR_HALT = 0x2,
2449 SQ_WAVE_IB_ECC_WITH_ERR_MSG = 0x3,
2450} SQ_WAVE_IB_ECC_ST;
2451typedef enum SH_MEM_ALIGNMENT_MODE {
2452 SH_MEM_ALIGNMENT_MODE_DWORD = 0x0,
2453 SH_MEM_ALIGNMENT_MODE_DWORD_STRICT = 0x1,
2454 SH_MEM_ALIGNMENT_MODE_STRICT = 0x2,
2455 SH_MEM_ALIGNMENT_MODE_UNALIGNED = 0x3,
2456} SH_MEM_ALIGNMENT_MODE;
2457#define SQ_WAVE_TYPE_PS0 0x0
2458#define SQ_THREAD_TRACE_LFSR_PS 0x8016
2459#define SQ_THREAD_TRACE_LFSR_VS 0x801c
2460#define SQ_THREAD_TRACE_LFSR_GS 0x801f
2461#define SQ_THREAD_TRACE_LFSR_ES 0x8029
2462#define SQ_THREAD_TRACE_LFSR_HS 0x805e
2463#define SQ_THREAD_TRACE_LFSR_LS 0x806b
2464#define SQ_THREAD_TRACE_LFSR_CS 0x8097
2465#define SQIND_GLOBAL_REGS_OFFSET 0x0
2466#define SQIND_GLOBAL_REGS_SIZE 0x8
2467#define SQIND_LOCAL_REGS_OFFSET 0x8
2468#define SQIND_LOCAL_REGS_SIZE 0x8
2469#define SQIND_WAVE_HWREGS_OFFSET 0x10
2470#define SQIND_WAVE_HWREGS_SIZE 0x1f0
2471#define SQIND_WAVE_SGPRS_OFFSET 0x200
2472#define SQIND_WAVE_SGPRS_SIZE 0x200
2473#define SQ_GFXDEC_BEGIN 0xa000
2474#define SQ_GFXDEC_END 0xc000
2475#define SQ_GFXDEC_STATE_ID_SHIFT 0xa
2476#define SQDEC_BEGIN 0x2300
2477#define SQDEC_END 0x23ff
2478#define SQPERFSDEC_BEGIN 0xd9c0
2479#define SQPERFSDEC_END 0xda40
2480#define SQPERFDDEC_BEGIN 0xd1c0
2481#define SQPERFDDEC_END 0xd240
2482#define SQGFXUDEC_BEGIN 0xc340
2483#define SQGFXUDEC_END 0xc380
2484#define SQPWRDEC_BEGIN 0xf08c
2485#define SQPWRDEC_END 0xf094
2486#define SQ_DISPATCHER_GFX_MIN 0x10
2487#define SQ_DISPATCHER_GFX_CNT_PER_RING 0x8
2488#define SQ_MAX_PGM_SGPRS 0x68
2489#define SQ_MAX_PGM_VGPRS 0x100
2490#define SQ_THREAD_TRACE_TIME_UNIT 0x4
2491#define SQ_INTERRUPT_ID 0xef
2492#define SQ_EX_MODE_EXCP_VALU_BASE 0x0
2493#define SQ_EX_MODE_EXCP_VALU_SIZE 0x7
2494#define SQ_EX_MODE_EXCP_INVALID 0x0
2495#define SQ_EX_MODE_EXCP_INPUT_DENORM 0x1
2496#define SQ_EX_MODE_EXCP_DIV0 0x2
2497#define SQ_EX_MODE_EXCP_OVERFLOW 0x3
2498#define SQ_EX_MODE_EXCP_UNDERFLOW 0x4
2499#define SQ_EX_MODE_EXCP_INEXACT 0x5
2500#define SQ_EX_MODE_EXCP_INT_DIV0 0x6
2501#define SQ_EX_MODE_EXCP_ADDR_WATCH 0x7
2502#define SQ_EX_MODE_EXCP_MEM_VIOL 0x8
2503#define INST_ID_ECC_INTERRUPT_MSG 0xfffffff0
2504#define INST_ID_TTRACE_NEW_PC_MSG 0xfffffff1
2505#define INST_ID_HW_TRAP 0xfffffff2
2506#define INST_ID_KILL_SEQ 0xfffffff3
2507#define INST_ID_HOST_REG_TRAP_MSG 0xfffffffe
2508#define SQ_ENC_SOP1_BITS 0xbe800000
2509#define SQ_ENC_SOP1_MASK 0xff800000
2510#define SQ_ENC_SOP1_FIELD 0x17d
2511#define SQ_ENC_SOPC_BITS 0xbf000000
2512#define SQ_ENC_SOPC_MASK 0xff800000
2513#define SQ_ENC_SOPC_FIELD 0x17e
2514#define SQ_ENC_SOPP_BITS 0xbf800000
2515#define SQ_ENC_SOPP_MASK 0xff800000
2516#define SQ_ENC_SOPP_FIELD 0x17f
2517#define SQ_ENC_SOPK_BITS 0xb0000000
2518#define SQ_ENC_SOPK_MASK 0xf0000000
2519#define SQ_ENC_SOPK_FIELD 0xb
2520#define SQ_ENC_SOP2_BITS 0x80000000
2521#define SQ_ENC_SOP2_MASK 0xc0000000
2522#define SQ_ENC_SOP2_FIELD 0x2
2523#define SQ_ENC_SMRD_BITS 0xc0000000
2524#define SQ_ENC_SMRD_MASK 0xf8000000
2525#define SQ_ENC_SMRD_FIELD 0x18
2526#define SQ_ENC_VOP1_BITS 0x7e000000
2527#define SQ_ENC_VOP1_MASK 0xfe000000
2528#define SQ_ENC_VOP1_FIELD 0x3f
2529#define SQ_ENC_VOPC_BITS 0x7c000000
2530#define SQ_ENC_VOPC_MASK 0xfe000000
2531#define SQ_ENC_VOPC_FIELD 0x3e
2532#define SQ_ENC_VOP2_BITS 0x0
2533#define SQ_ENC_VOP2_MASK 0x80000000
2534#define SQ_ENC_VOP2_FIELD 0x0
2535#define SQ_ENC_VINTRP_BITS 0xc8000000
2536#define SQ_ENC_VINTRP_MASK 0xfc000000
2537#define SQ_ENC_VINTRP_FIELD 0x32
2538#define SQ_ENC_VOP3_BITS 0xd0000000
2539#define SQ_ENC_VOP3_MASK 0xfc000000
2540#define SQ_ENC_VOP3_FIELD 0x34
2541#define SQ_ENC_DS_BITS 0xd8000000
2542#define SQ_ENC_DS_MASK 0xfc000000
2543#define SQ_ENC_DS_FIELD 0x36
2544#define SQ_ENC_MUBUF_BITS 0xe0000000
2545#define SQ_ENC_MUBUF_MASK 0xfc000000
2546#define SQ_ENC_MUBUF_FIELD 0x38
2547#define SQ_ENC_MTBUF_BITS 0xe8000000
2548#define SQ_ENC_MTBUF_MASK 0xfc000000
2549#define SQ_ENC_MTBUF_FIELD 0x3a
2550#define SQ_ENC_MIMG_BITS 0xf0000000
2551#define SQ_ENC_MIMG_MASK 0xfc000000
2552#define SQ_ENC_MIMG_FIELD 0x3c
2553#define SQ_ENC_EXP_BITS 0xf8000000
2554#define SQ_ENC_EXP_MASK 0xfc000000
2555#define SQ_ENC_EXP_FIELD 0x3e
2556#define SQ_ENC_FLAT_BITS 0xdc000000
2557#define SQ_ENC_FLAT_MASK 0xfc000000
2558#define SQ_ENC_FLAT_FIELD 0x37
2559#define SQ_WAITCNT_VM_SHIFT 0x0
2560#define SQ_SENDMSG_STREAMID_SIZE 0x2
2561#define SQ_V_OPC_COUNT 0x100
2562#define SQ_HWREG_OFFSET_SIZE 0x5
2563#define SQ_HWREG_OFFSET_SHIFT 0x6
2564#define SQ_NUM_ATTR 0x21
2565#define SQ_NUM_VGPR 0x100
2566#define SQ_SENDMSG_MSG_SIZE 0x4
2567#define SQ_NUM_TTMP 0xc
2568#define SQ_HWREG_ID_SIZE 0x6
2569#define SQ_SENDMSG_GSOP_SIZE 0x2
2570#define SQ_NUM_SGPR 0x68
2571#define SQ_EXP_NUM_MRT 0x8
2572#define SQ_SENDMSG_SYSTEM_SIZE 0x3
2573#define SQ_WAITCNT_LGKM_SHIFT 0x8
2574#define SQ_WAITCNT_EXP_SIZE 0x3
2575#define SQ_SENDMSG_SYSTEM_SHIFT 0x4
2576#define SQ_HWREG_SIZE_SHIFT 0xb
2577#define SQ_EXP_NUM_GDS 0x5
2578#define SQ_SENDMSG_MSG_SHIFT 0x0
2579#define SQ_WAITCNT_EXP_SHIFT 0x4
2580#define SQ_WAITCNT_VM_SIZE 0x4
2581#define SQ_SENDMSG_GSOP_SHIFT 0x4
2582#define SQ_SRC_VGPR_BIT 0x100
2583#define SQ_V_OP2_COUNT 0x40
2584#define SQ_EXP_NUM_PARAM 0x20
2585#define SQ_SENDMSG_STREAMID_SHIFT 0x8
2586#define SQ_V_OP1_COUNT 0x80
2587#define SQ_WAITCNT_LGKM_SIZE 0x5
2588#define SQ_EXP_NUM_POS 0x4
2589#define SQ_HWREG_SIZE_SIZE 0x5
2590#define SQ_HWREG_ID_SHIFT 0x0
2591#define SQ_S_MOV_B32 0x3
2592#define SQ_S_MOV_B64 0x4
2593#define SQ_S_CMOV_B32 0x5
2594#define SQ_S_CMOV_B64 0x6
2595#define SQ_S_NOT_B32 0x7
2596#define SQ_S_NOT_B64 0x8
2597#define SQ_S_WQM_B32 0x9
2598#define SQ_S_WQM_B64 0xa
2599#define SQ_S_BREV_B32 0xb
2600#define SQ_S_BREV_B64 0xc
2601#define SQ_S_BCNT0_I32_B32 0xd
2602#define SQ_S_BCNT0_I32_B64 0xe
2603#define SQ_S_BCNT1_I32_B32 0xf
2604#define SQ_S_BCNT1_I32_B64 0x10
2605#define SQ_S_FF0_I32_B32 0x11
2606#define SQ_S_FF0_I32_B64 0x12
2607#define SQ_S_FF1_I32_B32 0x13
2608#define SQ_S_FF1_I32_B64 0x14
2609#define SQ_S_FLBIT_I32_B32 0x15
2610#define SQ_S_FLBIT_I32_B64 0x16
2611#define SQ_S_FLBIT_I32 0x17
2612#define SQ_S_FLBIT_I32_I64 0x18
2613#define SQ_S_SEXT_I32_I8 0x19
2614#define SQ_S_SEXT_I32_I16 0x1a
2615#define SQ_S_BITSET0_B32 0x1b
2616#define SQ_S_BITSET0_B64 0x1c
2617#define SQ_S_BITSET1_B32 0x1d
2618#define SQ_S_BITSET1_B64 0x1e
2619#define SQ_S_GETPC_B64 0x1f
2620#define SQ_S_SETPC_B64 0x20
2621#define SQ_S_SWAPPC_B64 0x21
2622#define SQ_S_RFE_B64 0x22
2623#define SQ_S_AND_SAVEEXEC_B64 0x24
2624#define SQ_S_OR_SAVEEXEC_B64 0x25
2625#define SQ_S_XOR_SAVEEXEC_B64 0x26
2626#define SQ_S_ANDN2_SAVEEXEC_B64 0x27
2627#define SQ_S_ORN2_SAVEEXEC_B64 0x28
2628#define SQ_S_NAND_SAVEEXEC_B64 0x29
2629#define SQ_S_NOR_SAVEEXEC_B64 0x2a
2630#define SQ_S_XNOR_SAVEEXEC_B64 0x2b
2631#define SQ_S_QUADMASK_B32 0x2c
2632#define SQ_S_QUADMASK_B64 0x2d
2633#define SQ_S_MOVRELS_B32 0x2e
2634#define SQ_S_MOVRELS_B64 0x2f
2635#define SQ_S_MOVRELD_B32 0x30
2636#define SQ_S_MOVRELD_B64 0x31
2637#define SQ_S_CBRANCH_JOIN 0x32
2638#define SQ_S_MOV_REGRD_B32 0x33
2639#define SQ_S_ABS_I32 0x34
2640#define SQ_S_MOV_FED_B32 0x35
2641#define SQ_ATTR0 0x0
2642#define SQ_S_MOVK_I32 0x0
2643#define SQ_S_CMOVK_I32 0x2
2644#define SQ_S_CMPK_EQ_I32 0x3
2645#define SQ_S_CMPK_LG_I32 0x4
2646#define SQ_S_CMPK_GT_I32 0x5
2647#define SQ_S_CMPK_GE_I32 0x6
2648#define SQ_S_CMPK_LT_I32 0x7
2649#define SQ_S_CMPK_LE_I32 0x8
2650#define SQ_S_CMPK_EQ_U32 0x9
2651#define SQ_S_CMPK_LG_U32 0xa
2652#define SQ_S_CMPK_GT_U32 0xb
2653#define SQ_S_CMPK_GE_U32 0xc
2654#define SQ_S_CMPK_LT_U32 0xd
2655#define SQ_S_CMPK_LE_U32 0xe
2656#define SQ_S_ADDK_I32 0xf
2657#define SQ_S_MULK_I32 0x10
2658#define SQ_S_CBRANCH_I_FORK 0x11
2659#define SQ_S_GETREG_B32 0x12
2660#define SQ_S_SETREG_B32 0x13
2661#define SQ_S_GETREG_REGRD_B32 0x14
2662#define SQ_S_SETREG_IMM32_B32 0x15
2663#define SQ_TBA_LO 0x6c
2664#define SQ_TBA_HI 0x6d
2665#define SQ_TMA_LO 0x6e
2666#define SQ_TMA_HI 0x6f
2667#define SQ_TTMP0 0x70
2668#define SQ_TTMP1 0x71
2669#define SQ_TTMP2 0x72
2670#define SQ_TTMP3 0x73
2671#define SQ_TTMP4 0x74
2672#define SQ_TTMP5 0x75
2673#define SQ_TTMP6 0x76
2674#define SQ_TTMP7 0x77
2675#define SQ_TTMP8 0x78
2676#define SQ_TTMP9 0x79
2677#define SQ_TTMP10 0x7a
2678#define SQ_TTMP11 0x7b
2679#define SQ_VGPR0 0x0
2680#define SQ_EXP 0x0
2681#define SQ_EXP_MRT0 0x0
2682#define SQ_EXP_MRTZ 0x8
2683#define SQ_EXP_NULL 0x9
2684#define SQ_EXP_POS0 0xc
2685#define SQ_EXP_PARAM0 0x20
2686#define SQ_CNT1 0x0
2687#define SQ_CNT2 0x1
2688#define SQ_CNT3 0x2
2689#define SQ_CNT4 0x3
2690#define SQ_F 0x0
2691#define SQ_LT 0x1
2692#define SQ_EQ 0x2
2693#define SQ_LE 0x3
2694#define SQ_GT 0x4
2695#define SQ_LG 0x5
2696#define SQ_GE 0x6
2697#define SQ_O 0x7
2698#define SQ_U 0x8
2699#define SQ_NGE 0x9
2700#define SQ_NLG 0xa
2701#define SQ_NGT 0xb
2702#define SQ_NLE 0xc
2703#define SQ_NEQ 0xd
2704#define SQ_NLT 0xe
2705#define SQ_TRU 0xf
2706#define SQ_V_CMP_F_F32 0x0
2707#define SQ_V_CMP_LT_F32 0x1
2708#define SQ_V_CMP_EQ_F32 0x2
2709#define SQ_V_CMP_LE_F32 0x3
2710#define SQ_V_CMP_GT_F32 0x4
2711#define SQ_V_CMP_LG_F32 0x5
2712#define SQ_V_CMP_GE_F32 0x6
2713#define SQ_V_CMP_O_F32 0x7
2714#define SQ_V_CMP_U_F32 0x8
2715#define SQ_V_CMP_NGE_F32 0x9
2716#define SQ_V_CMP_NLG_F32 0xa
2717#define SQ_V_CMP_NGT_F32 0xb
2718#define SQ_V_CMP_NLE_F32 0xc
2719#define SQ_V_CMP_NEQ_F32 0xd
2720#define SQ_V_CMP_NLT_F32 0xe
2721#define SQ_V_CMP_TRU_F32 0xf
2722#define SQ_V_CMPX_F_F32 0x10
2723#define SQ_V_CMPX_LT_F32 0x11
2724#define SQ_V_CMPX_EQ_F32 0x12
2725#define SQ_V_CMPX_LE_F32 0x13
2726#define SQ_V_CMPX_GT_F32 0x14
2727#define SQ_V_CMPX_LG_F32 0x15
2728#define SQ_V_CMPX_GE_F32 0x16
2729#define SQ_V_CMPX_O_F32 0x17
2730#define SQ_V_CMPX_U_F32 0x18
2731#define SQ_V_CMPX_NGE_F32 0x19
2732#define SQ_V_CMPX_NLG_F32 0x1a
2733#define SQ_V_CMPX_NGT_F32 0x1b
2734#define SQ_V_CMPX_NLE_F32 0x1c
2735#define SQ_V_CMPX_NEQ_F32 0x1d
2736#define SQ_V_CMPX_NLT_F32 0x1e
2737#define SQ_V_CMPX_TRU_F32 0x1f
2738#define SQ_V_CMP_F_F64 0x20
2739#define SQ_V_CMP_LT_F64 0x21
2740#define SQ_V_CMP_EQ_F64 0x22
2741#define SQ_V_CMP_LE_F64 0x23
2742#define SQ_V_CMP_GT_F64 0x24
2743#define SQ_V_CMP_LG_F64 0x25
2744#define SQ_V_CMP_GE_F64 0x26
2745#define SQ_V_CMP_O_F64 0x27
2746#define SQ_V_CMP_U_F64 0x28
2747#define SQ_V_CMP_NGE_F64 0x29
2748#define SQ_V_CMP_NLG_F64 0x2a
2749#define SQ_V_CMP_NGT_F64 0x2b
2750#define SQ_V_CMP_NLE_F64 0x2c
2751#define SQ_V_CMP_NEQ_F64 0x2d
2752#define SQ_V_CMP_NLT_F64 0x2e
2753#define SQ_V_CMP_TRU_F64 0x2f
2754#define SQ_V_CMPX_F_F64 0x30
2755#define SQ_V_CMPX_LT_F64 0x31
2756#define SQ_V_CMPX_EQ_F64 0x32
2757#define SQ_V_CMPX_LE_F64 0x33
2758#define SQ_V_CMPX_GT_F64 0x34
2759#define SQ_V_CMPX_LG_F64 0x35
2760#define SQ_V_CMPX_GE_F64 0x36
2761#define SQ_V_CMPX_O_F64 0x37
2762#define SQ_V_CMPX_U_F64 0x38
2763#define SQ_V_CMPX_NGE_F64 0x39
2764#define SQ_V_CMPX_NLG_F64 0x3a
2765#define SQ_V_CMPX_NGT_F64 0x3b
2766#define SQ_V_CMPX_NLE_F64 0x3c
2767#define SQ_V_CMPX_NEQ_F64 0x3d
2768#define SQ_V_CMPX_NLT_F64 0x3e
2769#define SQ_V_CMPX_TRU_F64 0x3f
2770#define SQ_V_CMPS_F_F32 0x40
2771#define SQ_V_CMPS_LT_F32 0x41
2772#define SQ_V_CMPS_EQ_F32 0x42
2773#define SQ_V_CMPS_LE_F32 0x43
2774#define SQ_V_CMPS_GT_F32 0x44
2775#define SQ_V_CMPS_LG_F32 0x45
2776#define SQ_V_CMPS_GE_F32 0x46
2777#define SQ_V_CMPS_O_F32 0x47
2778#define SQ_V_CMPS_U_F32 0x48
2779#define SQ_V_CMPS_NGE_F32 0x49
2780#define SQ_V_CMPS_NLG_F32 0x4a
2781#define SQ_V_CMPS_NGT_F32 0x4b
2782#define SQ_V_CMPS_NLE_F32 0x4c
2783#define SQ_V_CMPS_NEQ_F32 0x4d
2784#define SQ_V_CMPS_NLT_F32 0x4e
2785#define SQ_V_CMPS_TRU_F32 0x4f
2786#define SQ_V_CMPSX_F_F32 0x50
2787#define SQ_V_CMPSX_LT_F32 0x51
2788#define SQ_V_CMPSX_EQ_F32 0x52
2789#define SQ_V_CMPSX_LE_F32 0x53
2790#define SQ_V_CMPSX_GT_F32 0x54
2791#define SQ_V_CMPSX_LG_F32 0x55
2792#define SQ_V_CMPSX_GE_F32 0x56
2793#define SQ_V_CMPSX_O_F32 0x57
2794#define SQ_V_CMPSX_U_F32 0x58
2795#define SQ_V_CMPSX_NGE_F32 0x59
2796#define SQ_V_CMPSX_NLG_F32 0x5a
2797#define SQ_V_CMPSX_NGT_F32 0x5b
2798#define SQ_V_CMPSX_NLE_F32 0x5c
2799#define SQ_V_CMPSX_NEQ_F32 0x5d
2800#define SQ_V_CMPSX_NLT_F32 0x5e
2801#define SQ_V_CMPSX_TRU_F32 0x5f
2802#define SQ_V_CMPS_F_F64 0x60
2803#define SQ_V_CMPS_LT_F64 0x61
2804#define SQ_V_CMPS_EQ_F64 0x62
2805#define SQ_V_CMPS_LE_F64 0x63
2806#define SQ_V_CMPS_GT_F64 0x64
2807#define SQ_V_CMPS_LG_F64 0x65
2808#define SQ_V_CMPS_GE_F64 0x66
2809#define SQ_V_CMPS_O_F64 0x67
2810#define SQ_V_CMPS_U_F64 0x68
2811#define SQ_V_CMPS_NGE_F64 0x69
2812#define SQ_V_CMPS_NLG_F64 0x6a
2813#define SQ_V_CMPS_NGT_F64 0x6b
2814#define SQ_V_CMPS_NLE_F64 0x6c
2815#define SQ_V_CMPS_NEQ_F64 0x6d
2816#define SQ_V_CMPS_NLT_F64 0x6e
2817#define SQ_V_CMPS_TRU_F64 0x6f
2818#define SQ_V_CMPSX_F_F64 0x70
2819#define SQ_V_CMPSX_LT_F64 0x71
2820#define SQ_V_CMPSX_EQ_F64 0x72
2821#define SQ_V_CMPSX_LE_F64 0x73
2822#define SQ_V_CMPSX_GT_F64 0x74
2823#define SQ_V_CMPSX_LG_F64 0x75
2824#define SQ_V_CMPSX_GE_F64 0x76
2825#define SQ_V_CMPSX_O_F64 0x77
2826#define SQ_V_CMPSX_U_F64 0x78
2827#define SQ_V_CMPSX_NGE_F64 0x79
2828#define SQ_V_CMPSX_NLG_F64 0x7a
2829#define SQ_V_CMPSX_NGT_F64 0x7b
2830#define SQ_V_CMPSX_NLE_F64 0x7c
2831#define SQ_V_CMPSX_NEQ_F64 0x7d
2832#define SQ_V_CMPSX_NLT_F64 0x7e
2833#define SQ_V_CMPSX_TRU_F64 0x7f
2834#define SQ_V_CMP_F_I32 0x80
2835#define SQ_V_CMP_LT_I32 0x81
2836#define SQ_V_CMP_EQ_I32 0x82
2837#define SQ_V_CMP_LE_I32 0x83
2838#define SQ_V_CMP_GT_I32 0x84
2839#define SQ_V_CMP_NE_I32 0x85
2840#define SQ_V_CMP_GE_I32 0x86
2841#define SQ_V_CMP_T_I32 0x87
2842#define SQ_V_CMPX_F_I32 0x90
2843#define SQ_V_CMPX_LT_I32 0x91
2844#define SQ_V_CMPX_EQ_I32 0x92
2845#define SQ_V_CMPX_LE_I32 0x93
2846#define SQ_V_CMPX_GT_I32 0x94
2847#define SQ_V_CMPX_NE_I32 0x95
2848#define SQ_V_CMPX_GE_I32 0x96
2849#define SQ_V_CMPX_T_I32 0x97
2850#define SQ_V_CMP_F_I64 0xa0
2851#define SQ_V_CMP_LT_I64 0xa1
2852#define SQ_V_CMP_EQ_I64 0xa2
2853#define SQ_V_CMP_LE_I64 0xa3
2854#define SQ_V_CMP_GT_I64 0xa4
2855#define SQ_V_CMP_NE_I64 0xa5
2856#define SQ_V_CMP_GE_I64 0xa6
2857#define SQ_V_CMP_T_I64 0xa7
2858#define SQ_V_CMPX_F_I64 0xb0
2859#define SQ_V_CMPX_LT_I64 0xb1
2860#define SQ_V_CMPX_EQ_I64 0xb2
2861#define SQ_V_CMPX_LE_I64 0xb3
2862#define SQ_V_CMPX_GT_I64 0xb4
2863#define SQ_V_CMPX_NE_I64 0xb5
2864#define SQ_V_CMPX_GE_I64 0xb6
2865#define SQ_V_CMPX_T_I64 0xb7
2866#define SQ_V_CMP_F_U32 0xc0
2867#define SQ_V_CMP_LT_U32 0xc1
2868#define SQ_V_CMP_EQ_U32 0xc2
2869#define SQ_V_CMP_LE_U32 0xc3
2870#define SQ_V_CMP_GT_U32 0xc4
2871#define SQ_V_CMP_NE_U32 0xc5
2872#define SQ_V_CMP_GE_U32 0xc6
2873#define SQ_V_CMP_T_U32 0xc7
2874#define SQ_V_CMPX_F_U32 0xd0
2875#define SQ_V_CMPX_LT_U32 0xd1
2876#define SQ_V_CMPX_EQ_U32 0xd2
2877#define SQ_V_CMPX_LE_U32 0xd3
2878#define SQ_V_CMPX_GT_U32 0xd4
2879#define SQ_V_CMPX_NE_U32 0xd5
2880#define SQ_V_CMPX_GE_U32 0xd6
2881#define SQ_V_CMPX_T_U32 0xd7
2882#define SQ_V_CMP_F_U64 0xe0
2883#define SQ_V_CMP_LT_U64 0xe1
2884#define SQ_V_CMP_EQ_U64 0xe2
2885#define SQ_V_CMP_LE_U64 0xe3
2886#define SQ_V_CMP_GT_U64 0xe4
2887#define SQ_V_CMP_NE_U64 0xe5
2888#define SQ_V_CMP_GE_U64 0xe6
2889#define SQ_V_CMP_T_U64 0xe7
2890#define SQ_V_CMPX_F_U64 0xf0
2891#define SQ_V_CMPX_LT_U64 0xf1
2892#define SQ_V_CMPX_EQ_U64 0xf2
2893#define SQ_V_CMPX_LE_U64 0xf3
2894#define SQ_V_CMPX_GT_U64 0xf4
2895#define SQ_V_CMPX_NE_U64 0xf5
2896#define SQ_V_CMPX_GE_U64 0xf6
2897#define SQ_V_CMPX_T_U64 0xf7
2898#define SQ_V_CMP_CLASS_F32 0x88
2899#define SQ_V_CMPX_CLASS_F32 0x98
2900#define SQ_V_CMP_CLASS_F64 0xa8
2901#define SQ_V_CMPX_CLASS_F64 0xb8
2902#define SQ_SGPR0 0x0
2903#define SQ_F 0x0
2904#define SQ_LT 0x1
2905#define SQ_EQ 0x2
2906#define SQ_LE 0x3
2907#define SQ_GT 0x4
2908#define SQ_NE 0x5
2909#define SQ_GE 0x6
2910#define SQ_T 0x7
2911#define SQ_SRC_64_INT 0xc0
2912#define SQ_SRC_M_1_INT 0xc1
2913#define SQ_SRC_M_2_INT 0xc2
2914#define SQ_SRC_M_3_INT 0xc3
2915#define SQ_SRC_M_4_INT 0xc4
2916#define SQ_SRC_M_5_INT 0xc5
2917#define SQ_SRC_M_6_INT 0xc6
2918#define SQ_SRC_M_7_INT 0xc7
2919#define SQ_SRC_M_8_INT 0xc8
2920#define SQ_SRC_M_9_INT 0xc9
2921#define SQ_SRC_M_10_INT 0xca
2922#define SQ_SRC_M_11_INT 0xcb
2923#define SQ_SRC_M_12_INT 0xcc
2924#define SQ_SRC_M_13_INT 0xcd
2925#define SQ_SRC_M_14_INT 0xce
2926#define SQ_SRC_M_15_INT 0xcf
2927#define SQ_SRC_M_16_INT 0xd0
2928#define SQ_SRC_0_5 0xf0
2929#define SQ_SRC_M_0_5 0xf1
2930#define SQ_SRC_1 0xf2
2931#define SQ_SRC_M_1 0xf3
2932#define SQ_SRC_2 0xf4
2933#define SQ_SRC_M_2 0xf5
2934#define SQ_SRC_4 0xf6
2935#define SQ_SRC_M_4 0xf7
2936#define SQ_SRC_0 0x80
2937#define SQ_SRC_1_INT 0x81
2938#define SQ_SRC_2_INT 0x82
2939#define SQ_SRC_3_INT 0x83
2940#define SQ_SRC_4_INT 0x84
2941#define SQ_SRC_5_INT 0x85
2942#define SQ_SRC_6_INT 0x86
2943#define SQ_SRC_7_INT 0x87
2944#define SQ_SRC_8_INT 0x88
2945#define SQ_SRC_9_INT 0x89
2946#define SQ_SRC_10_INT 0x8a
2947#define SQ_SRC_11_INT 0x8b
2948#define SQ_SRC_12_INT 0x8c
2949#define SQ_SRC_13_INT 0x8d
2950#define SQ_SRC_14_INT 0x8e
2951#define SQ_SRC_15_INT 0x8f
2952#define SQ_SRC_16_INT 0x90
2953#define SQ_SRC_17_INT 0x91
2954#define SQ_SRC_18_INT 0x92
2955#define SQ_SRC_19_INT 0x93
2956#define SQ_SRC_20_INT 0x94
2957#define SQ_SRC_21_INT 0x95
2958#define SQ_SRC_22_INT 0x96
2959#define SQ_SRC_23_INT 0x97
2960#define SQ_SRC_24_INT 0x98
2961#define SQ_SRC_25_INT 0x99
2962#define SQ_SRC_26_INT 0x9a
2963#define SQ_SRC_27_INT 0x9b
2964#define SQ_SRC_28_INT 0x9c
2965#define SQ_SRC_29_INT 0x9d
2966#define SQ_SRC_30_INT 0x9e
2967#define SQ_SRC_31_INT 0x9f
2968#define SQ_SRC_32_INT 0xa0
2969#define SQ_SRC_33_INT 0xa1
2970#define SQ_SRC_34_INT 0xa2
2971#define SQ_SRC_35_INT 0xa3
2972#define SQ_SRC_36_INT 0xa4
2973#define SQ_SRC_37_INT 0xa5
2974#define SQ_SRC_38_INT 0xa6
2975#define SQ_SRC_39_INT 0xa7
2976#define SQ_SRC_40_INT 0xa8
2977#define SQ_SRC_41_INT 0xa9
2978#define SQ_SRC_42_INT 0xaa
2979#define SQ_SRC_43_INT 0xab
2980#define SQ_SRC_44_INT 0xac
2981#define SQ_SRC_45_INT 0xad
2982#define SQ_SRC_46_INT 0xae
2983#define SQ_SRC_47_INT 0xaf
2984#define SQ_SRC_48_INT 0xb0
2985#define SQ_SRC_49_INT 0xb1
2986#define SQ_SRC_50_INT 0xb2
2987#define SQ_SRC_51_INT 0xb3
2988#define SQ_SRC_52_INT 0xb4
2989#define SQ_SRC_53_INT 0xb5
2990#define SQ_SRC_54_INT 0xb6
2991#define SQ_SRC_55_INT 0xb7
2992#define SQ_SRC_56_INT 0xb8
2993#define SQ_SRC_57_INT 0xb9
2994#define SQ_SRC_58_INT 0xba
2995#define SQ_SRC_59_INT 0xbb
2996#define SQ_SRC_60_INT 0xbc
2997#define SQ_SRC_61_INT 0xbd
2998#define SQ_SRC_62_INT 0xbe
2999#define SQ_SRC_63_INT 0xbf
3000#define SQ_BUFFER_LOAD_FORMAT_X 0x0
3001#define SQ_BUFFER_LOAD_FORMAT_XY 0x1
3002#define SQ_BUFFER_LOAD_FORMAT_XYZ 0x2
3003#define SQ_BUFFER_LOAD_FORMAT_XYZW 0x3
3004#define SQ_BUFFER_STORE_FORMAT_X 0x4
3005#define SQ_BUFFER_STORE_FORMAT_XY 0x5
3006#define SQ_BUFFER_STORE_FORMAT_XYZ 0x6
3007#define SQ_BUFFER_STORE_FORMAT_XYZW 0x7
3008#define SQ_BUFFER_LOAD_UBYTE 0x8
3009#define SQ_BUFFER_LOAD_SBYTE 0x9
3010#define SQ_BUFFER_LOAD_USHORT 0xa
3011#define SQ_BUFFER_LOAD_SSHORT 0xb
3012#define SQ_BUFFER_LOAD_DWORD 0xc
3013#define SQ_BUFFER_LOAD_DWORDX2 0xd
3014#define SQ_BUFFER_LOAD_DWORDX4 0xe
3015#define SQ_BUFFER_LOAD_DWORDX3 0xf
3016#define SQ_BUFFER_STORE_BYTE 0x18
3017#define SQ_BUFFER_STORE_SHORT 0x1a
3018#define SQ_BUFFER_STORE_DWORD 0x1c
3019#define SQ_BUFFER_STORE_DWORDX2 0x1d
3020#define SQ_BUFFER_STORE_DWORDX4 0x1e
3021#define SQ_BUFFER_STORE_DWORDX3 0x1f
3022#define SQ_BUFFER_ATOMIC_SWAP 0x30
3023#define SQ_BUFFER_ATOMIC_CMPSWAP 0x31
3024#define SQ_BUFFER_ATOMIC_ADD 0x32
3025#define SQ_BUFFER_ATOMIC_SUB 0x33
3026#define SQ_BUFFER_ATOMIC_SMIN 0x35
3027#define SQ_BUFFER_ATOMIC_UMIN 0x36
3028#define SQ_BUFFER_ATOMIC_SMAX 0x37
3029#define SQ_BUFFER_ATOMIC_UMAX 0x38
3030#define SQ_BUFFER_ATOMIC_AND 0x39
3031#define SQ_BUFFER_ATOMIC_OR 0x3a
3032#define SQ_BUFFER_ATOMIC_XOR 0x3b
3033#define SQ_BUFFER_ATOMIC_INC 0x3c
3034#define SQ_BUFFER_ATOMIC_DEC 0x3d
3035#define SQ_BUFFER_ATOMIC_FCMPSWAP 0x3e
3036#define SQ_BUFFER_ATOMIC_FMIN 0x3f
3037#define SQ_BUFFER_ATOMIC_FMAX 0x40
3038#define SQ_BUFFER_ATOMIC_SWAP_X2 0x50
3039#define SQ_BUFFER_ATOMIC_CMPSWAP_X2 0x51
3040#define SQ_BUFFER_ATOMIC_ADD_X2 0x52
3041#define SQ_BUFFER_ATOMIC_SUB_X2 0x53
3042#define SQ_BUFFER_ATOMIC_SMIN_X2 0x55
3043#define SQ_BUFFER_ATOMIC_UMIN_X2 0x56
3044#define SQ_BUFFER_ATOMIC_SMAX_X2 0x57
3045#define SQ_BUFFER_ATOMIC_UMAX_X2 0x58
3046#define SQ_BUFFER_ATOMIC_AND_X2 0x59
3047#define SQ_BUFFER_ATOMIC_OR_X2 0x5a
3048#define SQ_BUFFER_ATOMIC_XOR_X2 0x5b
3049#define SQ_BUFFER_ATOMIC_INC_X2 0x5c
3050#define SQ_BUFFER_ATOMIC_DEC_X2 0x5d
3051#define SQ_BUFFER_ATOMIC_FCMPSWAP_X2 0x5e
3052#define SQ_BUFFER_ATOMIC_FMIN_X2 0x5f
3053#define SQ_BUFFER_ATOMIC_FMAX_X2 0x60
3054#define SQ_BUFFER_WBINVL1_VOL 0x70
3055#define SQ_BUFFER_WBINVL1 0x71
3056#define SQ_DS_ADD_U32 0x0
3057#define SQ_DS_SUB_U32 0x1
3058#define SQ_DS_RSUB_U32 0x2
3059#define SQ_DS_INC_U32 0x3
3060#define SQ_DS_DEC_U32 0x4
3061#define SQ_DS_MIN_I32 0x5
3062#define SQ_DS_MAX_I32 0x6
3063#define SQ_DS_MIN_U32 0x7
3064#define SQ_DS_MAX_U32 0x8
3065#define SQ_DS_AND_B32 0x9
3066#define SQ_DS_OR_B32 0xa
3067#define SQ_DS_XOR_B32 0xb
3068#define SQ_DS_MSKOR_B32 0xc
3069#define SQ_DS_WRITE_B32 0xd
3070#define SQ_DS_WRITE2_B32 0xe
3071#define SQ_DS_WRITE2ST64_B32 0xf
3072#define SQ_DS_CMPST_B32 0x10
3073#define SQ_DS_CMPST_F32 0x11
3074#define SQ_DS_MIN_F32 0x12
3075#define SQ_DS_MAX_F32 0x13
3076#define SQ_DS_NOP 0x14
3077#define SQ_DS_GWS_SEMA_RELEASE_ALL 0x18
3078#define SQ_DS_GWS_INIT 0x19
3079#define SQ_DS_GWS_SEMA_V 0x1a
3080#define SQ_DS_GWS_SEMA_BR 0x1b
3081#define SQ_DS_GWS_SEMA_P 0x1c
3082#define SQ_DS_GWS_BARRIER 0x1d
3083#define SQ_DS_WRITE_B8 0x1e
3084#define SQ_DS_WRITE_B16 0x1f
3085#define SQ_DS_ADD_RTN_U32 0x20
3086#define SQ_DS_SUB_RTN_U32 0x21
3087#define SQ_DS_RSUB_RTN_U32 0x22
3088#define SQ_DS_INC_RTN_U32 0x23
3089#define SQ_DS_DEC_RTN_U32 0x24
3090#define SQ_DS_MIN_RTN_I32 0x25
3091#define SQ_DS_MAX_RTN_I32 0x26
3092#define SQ_DS_MIN_RTN_U32 0x27
3093#define SQ_DS_MAX_RTN_U32 0x28
3094#define SQ_DS_AND_RTN_B32 0x29
3095#define SQ_DS_OR_RTN_B32 0x2a
3096#define SQ_DS_XOR_RTN_B32 0x2b
3097#define SQ_DS_MSKOR_RTN_B32 0x2c
3098#define SQ_DS_WRXCHG_RTN_B32 0x2d
3099#define SQ_DS_WRXCHG2_RTN_B32 0x2e
3100#define SQ_DS_WRXCHG2ST64_RTN_B32 0x2f
3101#define SQ_DS_CMPST_RTN_B32 0x30
3102#define SQ_DS_CMPST_RTN_F32 0x31
3103#define SQ_DS_MIN_RTN_F32 0x32
3104#define SQ_DS_MAX_RTN_F32 0x33
3105#define SQ_DS_WRAP_RTN_B32 0x34
3106#define SQ_DS_SWIZZLE_B32 0x35
3107#define SQ_DS_READ_B32 0x36
3108#define SQ_DS_READ2_B32 0x37
3109#define SQ_DS_READ2ST64_B32 0x38
3110#define SQ_DS_READ_I8 0x39
3111#define SQ_DS_READ_U8 0x3a
3112#define SQ_DS_READ_I16 0x3b
3113#define SQ_DS_READ_U16 0x3c
3114#define SQ_DS_CONSUME 0x3d
3115#define SQ_DS_APPEND 0x3e
3116#define SQ_DS_ORDERED_COUNT 0x3f
3117#define SQ_DS_ADD_U64 0x40
3118#define SQ_DS_SUB_U64 0x41
3119#define SQ_DS_RSUB_U64 0x42
3120#define SQ_DS_INC_U64 0x43
3121#define SQ_DS_DEC_U64 0x44
3122#define SQ_DS_MIN_I64 0x45
3123#define SQ_DS_MAX_I64 0x46
3124#define SQ_DS_MIN_U64 0x47
3125#define SQ_DS_MAX_U64 0x48
3126#define SQ_DS_AND_B64 0x49
3127#define SQ_DS_OR_B64 0x4a
3128#define SQ_DS_XOR_B64 0x4b
3129#define SQ_DS_MSKOR_B64 0x4c
3130#define SQ_DS_WRITE_B64 0x4d
3131#define SQ_DS_WRITE2_B64 0x4e
3132#define SQ_DS_WRITE2ST64_B64 0x4f
3133#define SQ_DS_CMPST_B64 0x50
3134#define SQ_DS_CMPST_F64 0x51
3135#define SQ_DS_MIN_F64 0x52
3136#define SQ_DS_MAX_F64 0x53
3137#define SQ_DS_ADD_RTN_U64 0x60
3138#define SQ_DS_SUB_RTN_U64 0x61
3139#define SQ_DS_RSUB_RTN_U64 0x62
3140#define SQ_DS_INC_RTN_U64 0x63
3141#define SQ_DS_DEC_RTN_U64 0x64
3142#define SQ_DS_MIN_RTN_I64 0x65
3143#define SQ_DS_MAX_RTN_I64 0x66
3144#define SQ_DS_MIN_RTN_U64 0x67
3145#define SQ_DS_MAX_RTN_U64 0x68
3146#define SQ_DS_AND_RTN_B64 0x69
3147#define SQ_DS_OR_RTN_B64 0x6a
3148#define SQ_DS_XOR_RTN_B64 0x6b
3149#define SQ_DS_MSKOR_RTN_B64 0x6c
3150#define SQ_DS_WRXCHG_RTN_B64 0x6d
3151#define SQ_DS_WRXCHG2_RTN_B64 0x6e
3152#define SQ_DS_WRXCHG2ST64_RTN_B64 0x6f
3153#define SQ_DS_CMPST_RTN_B64 0x70
3154#define SQ_DS_CMPST_RTN_F64 0x71
3155#define SQ_DS_MIN_RTN_F64 0x72
3156#define SQ_DS_MAX_RTN_F64 0x73
3157#define SQ_DS_READ_B64 0x76
3158#define SQ_DS_READ2_B64 0x77
3159#define SQ_DS_READ2ST64_B64 0x78
3160#define SQ_DS_CONDXCHG32_RTN_B64 0x7e
3161#define SQ_DS_ADD_SRC2_U32 0x80
3162#define SQ_DS_SUB_SRC2_U32 0x81
3163#define SQ_DS_RSUB_SRC2_U32 0x82
3164#define SQ_DS_INC_SRC2_U32 0x83
3165#define SQ_DS_DEC_SRC2_U32 0x84
3166#define SQ_DS_MIN_SRC2_I32 0x85
3167#define SQ_DS_MAX_SRC2_I32 0x86
3168#define SQ_DS_MIN_SRC2_U32 0x87
3169#define SQ_DS_MAX_SRC2_U32 0x88
3170#define SQ_DS_AND_SRC2_B32 0x89
3171#define SQ_DS_OR_SRC2_B32 0x8a
3172#define SQ_DS_XOR_SRC2_B32 0x8b
3173#define SQ_DS_WRITE_SRC2_B32 0x8d
3174#define SQ_DS_MIN_SRC2_F32 0x92
3175#define SQ_DS_MAX_SRC2_F32 0x93
3176#define SQ_DS_ADD_SRC2_U64 0xc0
3177#define SQ_DS_SUB_SRC2_U64 0xc1
3178#define SQ_DS_RSUB_SRC2_U64 0xc2
3179#define SQ_DS_INC_SRC2_U64 0xc3
3180#define SQ_DS_DEC_SRC2_U64 0xc4
3181#define SQ_DS_MIN_SRC2_I64 0xc5
3182#define SQ_DS_MAX_SRC2_I64 0xc6
3183#define SQ_DS_MIN_SRC2_U64 0xc7
3184#define SQ_DS_MAX_SRC2_U64 0xc8
3185#define SQ_DS_AND_SRC2_B64 0xc9
3186#define SQ_DS_OR_SRC2_B64 0xca
3187#define SQ_DS_XOR_SRC2_B64 0xcb
3188#define SQ_DS_WRITE_SRC2_B64 0xcd
3189#define SQ_DS_MIN_SRC2_F64 0xd2
3190#define SQ_DS_MAX_SRC2_F64 0xd3
3191#define SQ_DS_WRITE_B96 0xde
3192#define SQ_DS_WRITE_B128 0xdf
3193#define SQ_DS_CONDXCHG32_RTN_B128 0xfd
3194#define SQ_DS_READ_B96 0xfe
3195#define SQ_DS_READ_B128 0xff
3196#define SQ_SRC_SCC 0xfd
3197#define SQ_OMOD_OFF 0x0
3198#define SQ_OMOD_M2 0x1
3199#define SQ_OMOD_M4 0x2
3200#define SQ_OMOD_D2 0x3
3201#define SQ_EXP_GDS0 0x18
3202#define SQ_GS_OP_NOP 0x0
3203#define SQ_GS_OP_CUT 0x1
3204#define SQ_GS_OP_EMIT 0x2
3205#define SQ_GS_OP_EMIT_CUT 0x3
3206#define SQ_IMAGE_LOAD 0x0
3207#define SQ_IMAGE_LOAD_MIP 0x1
3208#define SQ_IMAGE_LOAD_PCK 0x2
3209#define SQ_IMAGE_LOAD_PCK_SGN 0x3
3210#define SQ_IMAGE_LOAD_MIP_PCK 0x4
3211#define SQ_IMAGE_LOAD_MIP_PCK_SGN 0x5
3212#define SQ_IMAGE_STORE 0x8
3213#define SQ_IMAGE_STORE_MIP 0x9
3214#define SQ_IMAGE_STORE_PCK 0xa
3215#define SQ_IMAGE_STORE_MIP_PCK 0xb
3216#define SQ_IMAGE_GET_RESINFO 0xe
3217#define SQ_IMAGE_ATOMIC_SWAP 0xf
3218#define SQ_IMAGE_ATOMIC_CMPSWAP 0x10
3219#define SQ_IMAGE_ATOMIC_ADD 0x11
3220#define SQ_IMAGE_ATOMIC_SUB 0x12
3221#define SQ_IMAGE_ATOMIC_SMIN 0x14
3222#define SQ_IMAGE_ATOMIC_UMIN 0x15
3223#define SQ_IMAGE_ATOMIC_SMAX 0x16
3224#define SQ_IMAGE_ATOMIC_UMAX 0x17
3225#define SQ_IMAGE_ATOMIC_AND 0x18
3226#define SQ_IMAGE_ATOMIC_OR 0x19
3227#define SQ_IMAGE_ATOMIC_XOR 0x1a
3228#define SQ_IMAGE_ATOMIC_INC 0x1b
3229#define SQ_IMAGE_ATOMIC_DEC 0x1c
3230#define SQ_IMAGE_ATOMIC_FCMPSWAP 0x1d
3231#define SQ_IMAGE_ATOMIC_FMIN 0x1e
3232#define SQ_IMAGE_ATOMIC_FMAX 0x1f
3233#define SQ_IMAGE_SAMPLE 0x20
3234#define SQ_IMAGE_SAMPLE_CL 0x21
3235#define SQ_IMAGE_SAMPLE_D 0x22
3236#define SQ_IMAGE_SAMPLE_D_CL 0x23
3237#define SQ_IMAGE_SAMPLE_L 0x24
3238#define SQ_IMAGE_SAMPLE_B 0x25
3239#define SQ_IMAGE_SAMPLE_B_CL 0x26
3240#define SQ_IMAGE_SAMPLE_LZ 0x27
3241#define SQ_IMAGE_SAMPLE_C 0x28
3242#define SQ_IMAGE_SAMPLE_C_CL 0x29
3243#define SQ_IMAGE_SAMPLE_C_D 0x2a
3244#define SQ_IMAGE_SAMPLE_C_D_CL 0x2b
3245#define SQ_IMAGE_SAMPLE_C_L 0x2c
3246#define SQ_IMAGE_SAMPLE_C_B 0x2d
3247#define SQ_IMAGE_SAMPLE_C_B_CL 0x2e
3248#define SQ_IMAGE_SAMPLE_C_LZ 0x2f
3249#define SQ_IMAGE_SAMPLE_O 0x30
3250#define SQ_IMAGE_SAMPLE_CL_O 0x31
3251#define SQ_IMAGE_SAMPLE_D_O 0x32
3252#define SQ_IMAGE_SAMPLE_D_CL_O 0x33
3253#define SQ_IMAGE_SAMPLE_L_O 0x34
3254#define SQ_IMAGE_SAMPLE_B_O 0x35
3255#define SQ_IMAGE_SAMPLE_B_CL_O 0x36
3256#define SQ_IMAGE_SAMPLE_LZ_O 0x37
3257#define SQ_IMAGE_SAMPLE_C_O 0x38
3258#define SQ_IMAGE_SAMPLE_C_CL_O 0x39
3259#define SQ_IMAGE_SAMPLE_C_D_O 0x3a
3260#define SQ_IMAGE_SAMPLE_C_D_CL_O 0x3b
3261#define SQ_IMAGE_SAMPLE_C_L_O 0x3c
3262#define SQ_IMAGE_SAMPLE_C_B_O 0x3d
3263#define SQ_IMAGE_SAMPLE_C_B_CL_O 0x3e
3264#define SQ_IMAGE_SAMPLE_C_LZ_O 0x3f
3265#define SQ_IMAGE_GATHER4 0x40
3266#define SQ_IMAGE_GATHER4_CL 0x41
3267#define SQ_IMAGE_GATHER4_L 0x44
3268#define SQ_IMAGE_GATHER4_B 0x45
3269#define SQ_IMAGE_GATHER4_B_CL 0x46
3270#define SQ_IMAGE_GATHER4_LZ 0x47
3271#define SQ_IMAGE_GATHER4_C 0x48
3272#define SQ_IMAGE_GATHER4_C_CL 0x49
3273#define SQ_IMAGE_GATHER4_C_L 0x4c
3274#define SQ_IMAGE_GATHER4_C_B 0x4d
3275#define SQ_IMAGE_GATHER4_C_B_CL 0x4e
3276#define SQ_IMAGE_GATHER4_C_LZ 0x4f
3277#define SQ_IMAGE_GATHER4_O 0x50
3278#define SQ_IMAGE_GATHER4_CL_O 0x51
3279#define SQ_IMAGE_GATHER4_L_O 0x54
3280#define SQ_IMAGE_GATHER4_B_O 0x55
3281#define SQ_IMAGE_GATHER4_B_CL_O 0x56
3282#define SQ_IMAGE_GATHER4_LZ_O 0x57
3283#define SQ_IMAGE_GATHER4_C_O 0x58
3284#define SQ_IMAGE_GATHER4_C_CL_O 0x59
3285#define SQ_IMAGE_GATHER4_C_L_O 0x5c
3286#define SQ_IMAGE_GATHER4_C_B_O 0x5d
3287#define SQ_IMAGE_GATHER4_C_B_CL_O 0x5e
3288#define SQ_IMAGE_GATHER4_C_LZ_O 0x5f
3289#define SQ_IMAGE_GET_LOD 0x60
3290#define SQ_IMAGE_SAMPLE_CD 0x68
3291#define SQ_IMAGE_SAMPLE_CD_CL 0x69
3292#define SQ_IMAGE_SAMPLE_C_CD 0x6a
3293#define SQ_IMAGE_SAMPLE_C_CD_CL 0x6b
3294#define SQ_IMAGE_SAMPLE_CD_O 0x6c
3295#define SQ_IMAGE_SAMPLE_CD_CL_O 0x6d
3296#define SQ_IMAGE_SAMPLE_C_CD_O 0x6e
3297#define SQ_IMAGE_SAMPLE_C_CD_CL_O 0x6f
3298#define SQ_IMAGE_RSRC256 0x7e
3299#define SQ_IMAGE_SAMPLER 0x7f
3300#define SQ_SRC_VCCZ 0xfb
3301#define SQ_SRC_VGPR0 0x100
3302#define SQ_DFMT_INVALID 0x0
3303#define SQ_DFMT_8 0x1
3304#define SQ_DFMT_16 0x2
3305#define SQ_DFMT_8_8 0x3
3306#define SQ_DFMT_32 0x4
3307#define SQ_DFMT_16_16 0x5
3308#define SQ_DFMT_10_11_11 0x6
3309#define SQ_DFMT_11_11_10 0x7
3310#define SQ_DFMT_10_10_10_2 0x8
3311#define SQ_DFMT_2_10_10_10 0x9
3312#define SQ_DFMT_8_8_8_8 0xa
3313#define SQ_DFMT_32_32 0xb
3314#define SQ_DFMT_16_16_16_16 0xc
3315#define SQ_DFMT_32_32_32 0xd
3316#define SQ_DFMT_32_32_32_32 0xe
3317#define SQ_TBUFFER_LOAD_FORMAT_X 0x0
3318#define SQ_TBUFFER_LOAD_FORMAT_XY 0x1
3319#define SQ_TBUFFER_LOAD_FORMAT_XYZ 0x2
3320#define SQ_TBUFFER_LOAD_FORMAT_XYZW 0x3
3321#define SQ_TBUFFER_STORE_FORMAT_X 0x4
3322#define SQ_TBUFFER_STORE_FORMAT_XY 0x5
3323#define SQ_TBUFFER_STORE_FORMAT_XYZ 0x6
3324#define SQ_TBUFFER_STORE_FORMAT_XYZW 0x7
3325#define SQ_CHAN_X 0x0
3326#define SQ_CHAN_Y 0x1
3327#define SQ_CHAN_Z 0x2
3328#define SQ_CHAN_W 0x3
3329#define SQ_EXEC_LO 0x7e
3330#define SQ_EXEC_HI 0x7f
3331#define SQ_S_LOAD_DWORD 0x0
3332#define SQ_S_LOAD_DWORDX2 0x1
3333#define SQ_S_LOAD_DWORDX4 0x2
3334#define SQ_S_LOAD_DWORDX8 0x3
3335#define SQ_S_LOAD_DWORDX16 0x4
3336#define SQ_S_BUFFER_LOAD_DWORD 0x8
3337#define SQ_S_BUFFER_LOAD_DWORDX2 0x9
3338#define SQ_S_BUFFER_LOAD_DWORDX4 0xa
3339#define SQ_S_BUFFER_LOAD_DWORDX8 0xb
3340#define SQ_S_BUFFER_LOAD_DWORDX16 0xc
3341#define SQ_S_DCACHE_INV_VOL 0x1d
3342#define SQ_S_MEMTIME 0x1e
3343#define SQ_S_DCACHE_INV 0x1f
3344#define SQ_V_NOP 0x0
3345#define SQ_V_MOV_B32 0x1
3346#define SQ_V_READFIRSTLANE_B32 0x2
3347#define SQ_V_CVT_I32_F64 0x3
3348#define SQ_V_CVT_F64_I32 0x4
3349#define SQ_V_CVT_F32_I32 0x5
3350#define SQ_V_CVT_F32_U32 0x6
3351#define SQ_V_CVT_U32_F32 0x7
3352#define SQ_V_CVT_I32_F32 0x8
3353#define SQ_V_MOV_FED_B32 0x9
3354#define SQ_V_CVT_F16_F32 0xa
3355#define SQ_V_CVT_F32_F16 0xb
3356#define SQ_V_CVT_RPI_I32_F32 0xc
3357#define SQ_V_CVT_FLR_I32_F32 0xd
3358#define SQ_V_CVT_OFF_F32_I4 0xe
3359#define SQ_V_CVT_F32_F64 0xf
3360#define SQ_V_CVT_F64_F32 0x10
3361#define SQ_V_CVT_F32_UBYTE0 0x11
3362#define SQ_V_CVT_F32_UBYTE1 0x12
3363#define SQ_V_CVT_F32_UBYTE2 0x13
3364#define SQ_V_CVT_F32_UBYTE3 0x14
3365#define SQ_V_CVT_U32_F64 0x15
3366#define SQ_V_CVT_F64_U32 0x16
3367#define SQ_V_TRUNC_F64 0x17
3368#define SQ_V_CEIL_F64 0x18
3369#define SQ_V_RNDNE_F64 0x19
3370#define SQ_V_FLOOR_F64 0x1a
3371#define SQ_V_FRACT_F32 0x20
3372#define SQ_V_TRUNC_F32 0x21
3373#define SQ_V_CEIL_F32 0x22
3374#define SQ_V_RNDNE_F32 0x23
3375#define SQ_V_FLOOR_F32 0x24
3376#define SQ_V_EXP_F32 0x25
3377#define SQ_V_LOG_CLAMP_F32 0x26
3378#define SQ_V_LOG_F32 0x27
3379#define SQ_V_RCP_CLAMP_F32 0x28
3380#define SQ_V_RCP_LEGACY_F32 0x29
3381#define SQ_V_RCP_F32 0x2a
3382#define SQ_V_RCP_IFLAG_F32 0x2b
3383#define SQ_V_RSQ_CLAMP_F32 0x2c
3384#define SQ_V_RSQ_LEGACY_F32 0x2d
3385#define SQ_V_RSQ_F32 0x2e
3386#define SQ_V_RCP_F64 0x2f
3387#define SQ_V_RCP_CLAMP_F64 0x30
3388#define SQ_V_RSQ_F64 0x31
3389#define SQ_V_RSQ_CLAMP_F64 0x32
3390#define SQ_V_SQRT_F32 0x33
3391#define SQ_V_SQRT_F64 0x34
3392#define SQ_V_SIN_F32 0x35
3393#define SQ_V_COS_F32 0x36
3394#define SQ_V_NOT_B32 0x37
3395#define SQ_V_BFREV_B32 0x38
3396#define SQ_V_FFBH_U32 0x39
3397#define SQ_V_FFBL_B32 0x3a
3398#define SQ_V_FFBH_I32 0x3b
3399#define SQ_V_FREXP_EXP_I32_F64 0x3c
3400#define SQ_V_FREXP_MANT_F64 0x3d
3401#define SQ_V_FRACT_F64 0x3e
3402#define SQ_V_FREXP_EXP_I32_F32 0x3f
3403#define SQ_V_FREXP_MANT_F32 0x40
3404#define SQ_V_CLREXCP 0x41
3405#define SQ_V_MOVRELD_B32 0x42
3406#define SQ_V_MOVRELS_B32 0x43
3407#define SQ_V_MOVRELSD_B32 0x44
3408#define SQ_V_LOG_LEGACY_F32 0x45
3409#define SQ_V_EXP_LEGACY_F32 0x46
3410#define SQ_NFMT_UNORM 0x0
3411#define SQ_NFMT_SNORM 0x1
3412#define SQ_NFMT_USCALED 0x2
3413#define SQ_NFMT_SSCALED 0x3
3414#define SQ_NFMT_UINT 0x4
3415#define SQ_NFMT_SINT 0x5
3416#define SQ_NFMT_SNORM_OGL 0x6
3417#define SQ_NFMT_FLOAT 0x7
3418#define SQ_V_OP1_OFFSET 0x180
3419#define SQ_V_OP2_OFFSET 0x100
3420#define SQ_V_OPC_OFFSET 0x0
3421#define SQ_V_INTERP_P1_F32 0x0
3422#define SQ_V_INTERP_P2_F32 0x1
3423#define SQ_V_INTERP_MOV_F32 0x2
3424#define SQ_S_NOP 0x0
3425#define SQ_S_ENDPGM 0x1
3426#define SQ_S_BRANCH 0x2
3427#define SQ_S_CBRANCH_SCC0 0x4
3428#define SQ_S_CBRANCH_SCC1 0x5
3429#define SQ_S_CBRANCH_VCCZ 0x6
3430#define SQ_S_CBRANCH_VCCNZ 0x7
3431#define SQ_S_CBRANCH_EXECZ 0x8
3432#define SQ_S_CBRANCH_EXECNZ 0x9
3433#define SQ_S_BARRIER 0xa
3434#define SQ_S_SETKILL 0xb
3435#define SQ_S_WAITCNT 0xc
3436#define SQ_S_SETHALT 0xd
3437#define SQ_S_SLEEP 0xe
3438#define SQ_S_SETPRIO 0xf
3439#define SQ_S_SENDMSG 0x10
3440#define SQ_S_SENDMSGHALT 0x11
3441#define SQ_S_TRAP 0x12
3442#define SQ_S_ICACHE_INV 0x13
3443#define SQ_S_INCPERFLEVEL 0x14
3444#define SQ_S_DECPERFLEVEL 0x15
3445#define SQ_S_TTRACEDATA 0x16
3446#define SQ_S_CBRANCH_CDBGSYS 0x17
3447#define SQ_S_CBRANCH_CDBGUSER 0x18
3448#define SQ_S_CBRANCH_CDBGSYS_OR_USER 0x19
3449#define SQ_S_CBRANCH_CDBGSYS_AND_USER 0x1a
3450#define SQ_SRC_LITERAL 0xff
3451#define SQ_VCC_LO 0x6a
3452#define SQ_VCC_HI 0x6b
3453#define SQ_PARAM_P10 0x0
3454#define SQ_PARAM_P20 0x1
3455#define SQ_PARAM_P0 0x2
3456#define SQ_SRC_LDS_DIRECT 0xfe
3457#define SQ_FLAT_SCRATCH_LO 0x68
3458#define SQ_FLAT_SCRATCH_HI 0x69
3459#define SQ_V_CNDMASK_B32 0x0
3460#define SQ_V_READLANE_B32 0x1
3461#define SQ_V_WRITELANE_B32 0x2
3462#define SQ_V_ADD_F32 0x3
3463#define SQ_V_SUB_F32 0x4
3464#define SQ_V_SUBREV_F32 0x5
3465#define SQ_V_MAC_LEGACY_F32 0x6
3466#define SQ_V_MUL_LEGACY_F32 0x7
3467#define SQ_V_MUL_F32 0x8
3468#define SQ_V_MUL_I32_I24 0x9
3469#define SQ_V_MUL_HI_I32_I24 0xa
3470#define SQ_V_MUL_U32_U24 0xb
3471#define SQ_V_MUL_HI_U32_U24 0xc
3472#define SQ_V_MIN_LEGACY_F32 0xd
3473#define SQ_V_MAX_LEGACY_F32 0xe
3474#define SQ_V_MIN_F32 0xf
3475#define SQ_V_MAX_F32 0x10
3476#define SQ_V_MIN_I32 0x11
3477#define SQ_V_MAX_I32 0x12
3478#define SQ_V_MIN_U32 0x13
3479#define SQ_V_MAX_U32 0x14
3480#define SQ_V_LSHR_B32 0x15
3481#define SQ_V_LSHRREV_B32 0x16
3482#define SQ_V_ASHR_I32 0x17
3483#define SQ_V_ASHRREV_I32 0x18
3484#define SQ_V_LSHL_B32 0x19
3485#define SQ_V_LSHLREV_B32 0x1a
3486#define SQ_V_AND_B32 0x1b
3487#define SQ_V_OR_B32 0x1c
3488#define SQ_V_XOR_B32 0x1d
3489#define SQ_V_BFM_B32 0x1e
3490#define SQ_V_MAC_F32 0x1f
3491#define SQ_V_MADMK_F32 0x20
3492#define SQ_V_MADAK_F32 0x21
3493#define SQ_V_BCNT_U32_B32 0x22
3494#define SQ_V_MBCNT_LO_U32_B32 0x23
3495#define SQ_V_MBCNT_HI_U32_B32 0x24
3496#define SQ_V_ADD_I32 0x25
3497#define SQ_V_SUB_I32 0x26
3498#define SQ_V_SUBREV_I32 0x27
3499#define SQ_V_ADDC_U32 0x28
3500#define SQ_V_SUBB_U32 0x29
3501#define SQ_V_SUBBREV_U32 0x2a
3502#define SQ_V_LDEXP_F32 0x2b
3503#define SQ_V_CVT_PKACCUM_U8_F32 0x2c
3504#define SQ_V_CVT_PKNORM_I16_F32 0x2d
3505#define SQ_V_CVT_PKNORM_U16_F32 0x2e
3506#define SQ_V_CVT_PKRTZ_F16_F32 0x2f
3507#define SQ_V_CVT_PK_U16_U32 0x30
3508#define SQ_V_CVT_PK_I16_I32 0x31
3509#define SQ_FLAT_LOAD_UBYTE 0x8
3510#define SQ_FLAT_LOAD_SBYTE 0x9
3511#define SQ_FLAT_LOAD_USHORT 0xa
3512#define SQ_FLAT_LOAD_SSHORT 0xb
3513#define SQ_FLAT_LOAD_DWORD 0xc
3514#define SQ_FLAT_LOAD_DWORDX2 0xd
3515#define SQ_FLAT_LOAD_DWORDX4 0xe
3516#define SQ_FLAT_LOAD_DWORDX3 0xf
3517#define SQ_FLAT_STORE_BYTE 0x18
3518#define SQ_FLAT_STORE_SHORT 0x1a
3519#define SQ_FLAT_STORE_DWORD 0x1c
3520#define SQ_FLAT_STORE_DWORDX2 0x1d
3521#define SQ_FLAT_STORE_DWORDX4 0x1e
3522#define SQ_FLAT_STORE_DWORDX3 0x1f
3523#define SQ_FLAT_ATOMIC_SWAP 0x30
3524#define SQ_FLAT_ATOMIC_CMPSWAP 0x31
3525#define SQ_FLAT_ATOMIC_ADD 0x32
3526#define SQ_FLAT_ATOMIC_SUB 0x33
3527#define SQ_FLAT_ATOMIC_SMIN 0x35
3528#define SQ_FLAT_ATOMIC_UMIN 0x36
3529#define SQ_FLAT_ATOMIC_SMAX 0x37
3530#define SQ_FLAT_ATOMIC_UMAX 0x38
3531#define SQ_FLAT_ATOMIC_AND 0x39
3532#define SQ_FLAT_ATOMIC_OR 0x3a
3533#define SQ_FLAT_ATOMIC_XOR 0x3b
3534#define SQ_FLAT_ATOMIC_INC 0x3c
3535#define SQ_FLAT_ATOMIC_DEC 0x3d
3536#define SQ_FLAT_ATOMIC_FCMPSWAP 0x3e
3537#define SQ_FLAT_ATOMIC_FMIN 0x3f
3538#define SQ_FLAT_ATOMIC_FMAX 0x40
3539#define SQ_FLAT_ATOMIC_SWAP_X2 0x50
3540#define SQ_FLAT_ATOMIC_CMPSWAP_X2 0x51
3541#define SQ_FLAT_ATOMIC_ADD_X2 0x52
3542#define SQ_FLAT_ATOMIC_SUB_X2 0x53
3543#define SQ_FLAT_ATOMIC_SMIN_X2 0x55
3544#define SQ_FLAT_ATOMIC_UMIN_X2 0x56
3545#define SQ_FLAT_ATOMIC_SMAX_X2 0x57
3546#define SQ_FLAT_ATOMIC_UMAX_X2 0x58
3547#define SQ_FLAT_ATOMIC_AND_X2 0x59
3548#define SQ_FLAT_ATOMIC_OR_X2 0x5a
3549#define SQ_FLAT_ATOMIC_XOR_X2 0x5b
3550#define SQ_FLAT_ATOMIC_INC_X2 0x5c
3551#define SQ_FLAT_ATOMIC_DEC_X2 0x5d
3552#define SQ_FLAT_ATOMIC_FCMPSWAP_X2 0x5e
3553#define SQ_FLAT_ATOMIC_FMIN_X2 0x5f
3554#define SQ_FLAT_ATOMIC_FMAX_X2 0x60
3555#define SQ_S_CMP_EQ_I32 0x0
3556#define SQ_S_CMP_LG_I32 0x1
3557#define SQ_S_CMP_GT_I32 0x2
3558#define SQ_S_CMP_GE_I32 0x3
3559#define SQ_S_CMP_LT_I32 0x4
3560#define SQ_S_CMP_LE_I32 0x5
3561#define SQ_S_CMP_EQ_U32 0x6
3562#define SQ_S_CMP_LG_U32 0x7
3563#define SQ_S_CMP_GT_U32 0x8
3564#define SQ_S_CMP_GE_U32 0x9
3565#define SQ_S_CMP_LT_U32 0xa
3566#define SQ_S_CMP_LE_U32 0xb
3567#define SQ_S_BITCMP0_B32 0xc
3568#define SQ_S_BITCMP1_B32 0xd
3569#define SQ_S_BITCMP0_B64 0xe
3570#define SQ_S_BITCMP1_B64 0xf
3571#define SQ_S_SETVSKIP 0x10
3572#define SQ_M0 0x7c
3573#define SQ_V_MAD_LEGACY_F32 0x140
3574#define SQ_V_MAD_F32 0x141
3575#define SQ_V_MAD_I32_I24 0x142
3576#define SQ_V_MAD_U32_U24 0x143
3577#define SQ_V_CUBEID_F32 0x144
3578#define SQ_V_CUBESC_F32 0x145
3579#define SQ_V_CUBETC_F32 0x146
3580#define SQ_V_CUBEMA_F32 0x147
3581#define SQ_V_BFE_U32 0x148
3582#define SQ_V_BFE_I32 0x149
3583#define SQ_V_BFI_B32 0x14a
3584#define SQ_V_FMA_F32 0x14b
3585#define SQ_V_FMA_F64 0x14c
3586#define SQ_V_LERP_U8 0x14d
3587#define SQ_V_ALIGNBIT_B32 0x14e
3588#define SQ_V_ALIGNBYTE_B32 0x14f
3589#define SQ_V_MULLIT_F32 0x150
3590#define SQ_V_MIN3_F32 0x151
3591#define SQ_V_MIN3_I32 0x152
3592#define SQ_V_MIN3_U32 0x153
3593#define SQ_V_MAX3_F32 0x154
3594#define SQ_V_MAX3_I32 0x155
3595#define SQ_V_MAX3_U32 0x156
3596#define SQ_V_MED3_F32 0x157
3597#define SQ_V_MED3_I32 0x158
3598#define SQ_V_MED3_U32 0x159
3599#define SQ_V_SAD_U8 0x15a
3600#define SQ_V_SAD_HI_U8 0x15b
3601#define SQ_V_SAD_U16 0x15c
3602#define SQ_V_SAD_U32 0x15d
3603#define SQ_V_CVT_PK_U8_F32 0x15e
3604#define SQ_V_DIV_FIXUP_F32 0x15f
3605#define SQ_V_DIV_FIXUP_F64 0x160
3606#define SQ_V_LSHL_B64 0x161
3607#define SQ_V_LSHR_B64 0x162
3608#define SQ_V_ASHR_I64 0x163
3609#define SQ_V_ADD_F64 0x164
3610#define SQ_V_MUL_F64 0x165
3611#define SQ_V_MIN_F64 0x166
3612#define SQ_V_MAX_F64 0x167
3613#define SQ_V_LDEXP_F64 0x168
3614#define SQ_V_MUL_LO_U32 0x169
3615#define SQ_V_MUL_HI_U32 0x16a
3616#define SQ_V_MUL_LO_I32 0x16b
3617#define SQ_V_MUL_HI_I32 0x16c
3618#define SQ_V_DIV_SCALE_F32 0x16d
3619#define SQ_V_DIV_SCALE_F64 0x16e
3620#define SQ_V_DIV_FMAS_F32 0x16f
3621#define SQ_V_DIV_FMAS_F64 0x170
3622#define SQ_V_MSAD_U8 0x171
3623#define SQ_V_QSAD_PK_U16_U8 0x172
3624#define SQ_V_MQSAD_PK_U16_U8 0x173
3625#define SQ_V_TRIG_PREOP_F64 0x174
3626#define SQ_V_MQSAD_U32_U8 0x175
3627#define SQ_V_MAD_U64_U32 0x176
3628#define SQ_V_MAD_I64_I32 0x177
3629#define SQ_VCC_ALL 0x0
3630#define SQ_SRC_EXECZ 0xfc
3631#define SQ_SYSMSG_OP_ECC_ERR_INTERRUPT 0x1
3632#define SQ_SYSMSG_OP_REG_RD 0x2
3633#define SQ_SYSMSG_OP_HOST_TRAP_ACK 0x3
3634#define SQ_SYSMSG_OP_TTRACE_PC 0x4
3635#define SQ_HW_REG_MODE 0x1
3636#define SQ_HW_REG_STATUS 0x2
3637#define SQ_HW_REG_TRAPSTS 0x3
3638#define SQ_HW_REG_HW_ID 0x4
3639#define SQ_HW_REG_GPR_ALLOC 0x5
3640#define SQ_HW_REG_LDS_ALLOC 0x6
3641#define SQ_HW_REG_IB_STS 0x7
3642#define SQ_HW_REG_PC_LO 0x8
3643#define SQ_HW_REG_PC_HI 0x9
3644#define SQ_HW_REG_INST_DW0 0xa
3645#define SQ_HW_REG_INST_DW1 0xb
3646#define SQ_HW_REG_IB_DBG0 0xc
3647#define SQ_S_ADD_U32 0x0
3648#define SQ_S_SUB_U32 0x1
3649#define SQ_S_ADD_I32 0x2
3650#define SQ_S_SUB_I32 0x3
3651#define SQ_S_ADDC_U32 0x4
3652#define SQ_S_SUBB_U32 0x5
3653#define SQ_S_MIN_I32 0x6
3654#define SQ_S_MIN_U32 0x7
3655#define SQ_S_MAX_I32 0x8
3656#define SQ_S_MAX_U32 0x9
3657#define SQ_S_CSELECT_B32 0xa
3658#define SQ_S_CSELECT_B64 0xb
3659#define SQ_S_AND_B32 0xe
3660#define SQ_S_AND_B64 0xf
3661#define SQ_S_OR_B32 0x10
3662#define SQ_S_OR_B64 0x11
3663#define SQ_S_XOR_B32 0x12
3664#define SQ_S_XOR_B64 0x13
3665#define SQ_S_ANDN2_B32 0x14
3666#define SQ_S_ANDN2_B64 0x15
3667#define SQ_S_ORN2_B32 0x16
3668#define SQ_S_ORN2_B64 0x17
3669#define SQ_S_NAND_B32 0x18
3670#define SQ_S_NAND_B64 0x19
3671#define SQ_S_NOR_B32 0x1a
3672#define SQ_S_NOR_B64 0x1b
3673#define SQ_S_XNOR_B32 0x1c
3674#define SQ_S_XNOR_B64 0x1d
3675#define SQ_S_LSHL_B32 0x1e
3676#define SQ_S_LSHL_B64 0x1f
3677#define SQ_S_LSHR_B32 0x20
3678#define SQ_S_LSHR_B64 0x21
3679#define SQ_S_ASHR_I32 0x22
3680#define SQ_S_ASHR_I64 0x23
3681#define SQ_S_BFM_B32 0x24
3682#define SQ_S_BFM_B64 0x25
3683#define SQ_S_MUL_I32 0x26
3684#define SQ_S_BFE_U32 0x27
3685#define SQ_S_BFE_I32 0x28
3686#define SQ_S_BFE_U64 0x29
3687#define SQ_S_BFE_I64 0x2a
3688#define SQ_S_CBRANCH_G_FORK 0x2b
3689#define SQ_S_ABSDIFF_I32 0x2c
3690#define SQ_MSG_INTERRUPT 0x1
3691#define SQ_MSG_GS 0x2
3692#define SQ_MSG_GS_DONE 0x3
3693#define SQ_MSG_SYSMSG 0xf
3694typedef enum TEX_BORDER_COLOR_TYPE {
3695 TEX_BorderColor_TransparentBlack = 0x0,
3696 TEX_BorderColor_OpaqueBlack = 0x1,
3697 TEX_BorderColor_OpaqueWhite = 0x2,
3698 TEX_BorderColor_Register = 0x3,
3699} TEX_BORDER_COLOR_TYPE;
3700typedef enum TEX_CHROMA_KEY {
3701 TEX_ChromaKey_Disabled = 0x0,
3702 TEX_ChromaKey_Kill = 0x1,
3703 TEX_ChromaKey_Blend = 0x2,
3704 TEX_ChromaKey_RESERVED_3 = 0x3,
3705} TEX_CHROMA_KEY;
3706typedef enum TEX_CLAMP {
3707 TEX_Clamp_Repeat = 0x0,
3708 TEX_Clamp_Mirror = 0x1,
3709 TEX_Clamp_ClampToLast = 0x2,
3710 TEX_Clamp_MirrorOnceToLast = 0x3,
3711 TEX_Clamp_ClampHalfToBorder = 0x4,
3712 TEX_Clamp_MirrorOnceHalfToBorder = 0x5,
3713 TEX_Clamp_ClampToBorder = 0x6,
3714 TEX_Clamp_MirrorOnceToBorder = 0x7,
3715} TEX_CLAMP;
3716typedef enum TEX_COORD_TYPE {
3717 TEX_CoordType_Unnormalized = 0x0,
3718 TEX_CoordType_Normalized = 0x1,
3719} TEX_COORD_TYPE;
3720typedef enum TEX_DEPTH_COMPARE_FUNCTION {
3721 TEX_DepthCompareFunction_Never = 0x0,
3722 TEX_DepthCompareFunction_Less = 0x1,
3723 TEX_DepthCompareFunction_Equal = 0x2,
3724 TEX_DepthCompareFunction_LessEqual = 0x3,
3725 TEX_DepthCompareFunction_Greater = 0x4,
3726 TEX_DepthCompareFunction_NotEqual = 0x5,
3727 TEX_DepthCompareFunction_GreaterEqual = 0x6,
3728 TEX_DepthCompareFunction_Always = 0x7,
3729} TEX_DEPTH_COMPARE_FUNCTION;
3730typedef enum TEX_DIM {
3731 TEX_Dim_1D = 0x0,
3732 TEX_Dim_2D = 0x1,
3733 TEX_Dim_3D = 0x2,
3734 TEX_Dim_CubeMap = 0x3,
3735 TEX_Dim_1DArray = 0x4,
3736 TEX_Dim_2DArray = 0x5,
3737 TEX_Dim_2D_MSAA = 0x6,
3738 TEX_Dim_2DArray_MSAA = 0x7,
3739} TEX_DIM;
3740typedef enum TEX_FORMAT_COMP {
3741 TEX_FormatComp_Unsigned = 0x0,
3742 TEX_FormatComp_Signed = 0x1,
3743 TEX_FormatComp_UnsignedBiased = 0x2,
3744 TEX_FormatComp_RESERVED_3 = 0x3,
3745} TEX_FORMAT_COMP;
3746typedef enum TEX_MAX_ANISO_RATIO {
3747 TEX_MaxAnisoRatio_1to1 = 0x0,
3748 TEX_MaxAnisoRatio_2to1 = 0x1,
3749 TEX_MaxAnisoRatio_4to1 = 0x2,
3750 TEX_MaxAnisoRatio_8to1 = 0x3,
3751 TEX_MaxAnisoRatio_16to1 = 0x4,
3752 TEX_MaxAnisoRatio_RESERVED_5 = 0x5,
3753 TEX_MaxAnisoRatio_RESERVED_6 = 0x6,
3754 TEX_MaxAnisoRatio_RESERVED_7 = 0x7,
3755} TEX_MAX_ANISO_RATIO;
3756typedef enum TEX_MIP_FILTER {
3757 TEX_MipFilter_None = 0x0,
3758 TEX_MipFilter_Point = 0x1,
3759 TEX_MipFilter_Linear = 0x2,
3760 TEX_MipFilter_RESERVED_3 = 0x3,
3761} TEX_MIP_FILTER;
3762typedef enum TEX_REQUEST_SIZE {
3763 TEX_RequestSize_32B = 0x0,
3764 TEX_RequestSize_64B = 0x1,
3765 TEX_RequestSize_128B = 0x2,
3766 TEX_RequestSize_2X64B = 0x3,
3767} TEX_REQUEST_SIZE;
3768typedef enum TEX_SAMPLER_TYPE {
3769 TEX_SamplerType_Invalid = 0x0,
3770 TEX_SamplerType_Valid = 0x1,
3771} TEX_SAMPLER_TYPE;
3772typedef enum TEX_XY_FILTER {
3773 TEX_XYFilter_Point = 0x0,
3774 TEX_XYFilter_Linear = 0x1,
3775 TEX_XYFilter_AnisoPoint = 0x2,
3776 TEX_XYFilter_AnisoLinear = 0x3,
3777} TEX_XY_FILTER;
3778typedef enum TEX_Z_FILTER {
3779 TEX_ZFilter_None = 0x0,
3780 TEX_ZFilter_Point = 0x1,
3781 TEX_ZFilter_Linear = 0x2,
3782 TEX_ZFilter_RESERVED_3 = 0x3,
3783} TEX_Z_FILTER;
3784typedef enum VTX_CLAMP {
3785 VTX_Clamp_ClampToZero = 0x0,
3786 VTX_Clamp_ClampToNAN = 0x1,
3787} VTX_CLAMP;
3788typedef enum VTX_FETCH_TYPE {
3789 VTX_FetchType_VertexData = 0x0,
3790 VTX_FetchType_InstanceData = 0x1,
3791 VTX_FetchType_NoIndexOffset = 0x2,
3792 VTX_FetchType_RESERVED_3 = 0x3,
3793} VTX_FETCH_TYPE;
3794typedef enum VTX_FORMAT_COMP_ALL {
3795 VTX_FormatCompAll_Unsigned = 0x0,
3796 VTX_FormatCompAll_Signed = 0x1,
3797} VTX_FORMAT_COMP_ALL;
3798typedef enum VTX_MEM_REQUEST_SIZE {
3799 VTX_MemRequestSize_32B = 0x0,
3800 VTX_MemRequestSize_64B = 0x1,
3801} VTX_MEM_REQUEST_SIZE;
3802typedef enum TVX_DATA_FORMAT {
3803 TVX_FMT_INVALID = 0x0,
3804 TVX_FMT_8 = 0x1,
3805 TVX_FMT_4_4 = 0x2,
3806 TVX_FMT_3_3_2 = 0x3,
3807 TVX_FMT_RESERVED_4 = 0x4,
3808 TVX_FMT_16 = 0x5,
3809 TVX_FMT_16_FLOAT = 0x6,
3810 TVX_FMT_8_8 = 0x7,
3811 TVX_FMT_5_6_5 = 0x8,
3812 TVX_FMT_6_5_5 = 0x9,
3813 TVX_FMT_1_5_5_5 = 0xa,
3814 TVX_FMT_4_4_4_4 = 0xb,
3815 TVX_FMT_5_5_5_1 = 0xc,
3816 TVX_FMT_32 = 0xd,
3817 TVX_FMT_32_FLOAT = 0xe,
3818 TVX_FMT_16_16 = 0xf,
3819 TVX_FMT_16_16_FLOAT = 0x10,
3820 TVX_FMT_8_24 = 0x11,
3821 TVX_FMT_8_24_FLOAT = 0x12,
3822 TVX_FMT_24_8 = 0x13,
3823 TVX_FMT_24_8_FLOAT = 0x14,
3824 TVX_FMT_10_11_11 = 0x15,
3825 TVX_FMT_10_11_11_FLOAT = 0x16,
3826 TVX_FMT_11_11_10 = 0x17,
3827 TVX_FMT_11_11_10_FLOAT = 0x18,
3828 TVX_FMT_2_10_10_10 = 0x19,
3829 TVX_FMT_8_8_8_8 = 0x1a,
3830 TVX_FMT_10_10_10_2 = 0x1b,
3831 TVX_FMT_X24_8_32_FLOAT = 0x1c,
3832 TVX_FMT_32_32 = 0x1d,
3833 TVX_FMT_32_32_FLOAT = 0x1e,
3834 TVX_FMT_16_16_16_16 = 0x1f,
3835 TVX_FMT_16_16_16_16_FLOAT = 0x20,
3836 TVX_FMT_RESERVED_33 = 0x21,
3837 TVX_FMT_32_32_32_32 = 0x22,
3838 TVX_FMT_32_32_32_32_FLOAT = 0x23,
3839 TVX_FMT_RESERVED_36 = 0x24,
3840 TVX_FMT_1 = 0x25,
3841 TVX_FMT_1_REVERSED = 0x26,
3842 TVX_FMT_GB_GR = 0x27,
3843 TVX_FMT_BG_RG = 0x28,
3844 TVX_FMT_32_AS_8 = 0x29,
3845 TVX_FMT_32_AS_8_8 = 0x2a,
3846 TVX_FMT_5_9_9_9_SHAREDEXP = 0x2b,
3847 TVX_FMT_8_8_8 = 0x2c,
3848 TVX_FMT_16_16_16 = 0x2d,
3849 TVX_FMT_16_16_16_FLOAT = 0x2e,
3850 TVX_FMT_32_32_32 = 0x2f,
3851 TVX_FMT_32_32_32_FLOAT = 0x30,
3852 TVX_FMT_BC1 = 0x31,
3853 TVX_FMT_BC2 = 0x32,
3854 TVX_FMT_BC3 = 0x33,
3855 TVX_FMT_BC4 = 0x34,
3856 TVX_FMT_BC5 = 0x35,
3857 TVX_FMT_APC0 = 0x36,
3858 TVX_FMT_APC1 = 0x37,
3859 TVX_FMT_APC2 = 0x38,
3860 TVX_FMT_APC3 = 0x39,
3861 TVX_FMT_APC4 = 0x3a,
3862 TVX_FMT_APC5 = 0x3b,
3863 TVX_FMT_APC6 = 0x3c,
3864 TVX_FMT_APC7 = 0x3d,
3865 TVX_FMT_CTX1 = 0x3e,
3866 TVX_FMT_RESERVED_63 = 0x3f,
3867} TVX_DATA_FORMAT;
3868typedef enum TVX_DST_SEL {
3869 TVX_DstSel_X = 0x0,
3870 TVX_DstSel_Y = 0x1,
3871 TVX_DstSel_Z = 0x2,
3872 TVX_DstSel_W = 0x3,
3873 TVX_DstSel_0f = 0x4,
3874 TVX_DstSel_1f = 0x5,
3875 TVX_DstSel_RESERVED_6 = 0x6,
3876 TVX_DstSel_Mask = 0x7,
3877} TVX_DST_SEL;
3878typedef enum TVX_ENDIAN_SWAP {
3879 TVX_EndianSwap_None = 0x0,
3880 TVX_EndianSwap_8in16 = 0x1,
3881 TVX_EndianSwap_8in32 = 0x2,
3882 TVX_EndianSwap_8in64 = 0x3,
3883} TVX_ENDIAN_SWAP;
3884typedef enum TVX_INST {
3885 TVX_Inst_NormalVertexFetch = 0x0,
3886 TVX_Inst_SemanticVertexFetch = 0x1,
3887 TVX_Inst_RESERVED_2 = 0x2,
3888 TVX_Inst_LD = 0x3,
3889 TVX_Inst_GetTextureResInfo = 0x4,
3890 TVX_Inst_GetNumberOfSamples = 0x5,
3891 TVX_Inst_GetLOD = 0x6,
3892 TVX_Inst_GetGradientsH = 0x7,
3893 TVX_Inst_GetGradientsV = 0x8,
3894 TVX_Inst_SetTextureOffsets = 0x9,
3895 TVX_Inst_KeepGradients = 0xa,
3896 TVX_Inst_SetGradientsH = 0xb,
3897 TVX_Inst_SetGradientsV = 0xc,
3898 TVX_Inst_Pass = 0xd,
3899 TVX_Inst_GetBufferResInfo = 0xe,
3900 TVX_Inst_RESERVED_15 = 0xf,
3901 TVX_Inst_Sample = 0x10,
3902 TVX_Inst_Sample_L = 0x11,
3903 TVX_Inst_Sample_LB = 0x12,
3904 TVX_Inst_Sample_LZ = 0x13,
3905 TVX_Inst_Sample_G = 0x14,
3906 TVX_Inst_Gather4 = 0x15,
3907 TVX_Inst_Sample_G_LB = 0x16,
3908 TVX_Inst_Gather4_O = 0x17,
3909 TVX_Inst_Sample_C = 0x18,
3910 TVX_Inst_Sample_C_L = 0x19,
3911 TVX_Inst_Sample_C_LB = 0x1a,
3912 TVX_Inst_Sample_C_LZ = 0x1b,
3913 TVX_Inst_Sample_C_G = 0x1c,
3914 TVX_Inst_Gather4_C = 0x1d,
3915 TVX_Inst_Sample_C_G_LB = 0x1e,
3916 TVX_Inst_Gather4_C_O = 0x1f,
3917} TVX_INST;
3918typedef enum TVX_NUM_FORMAT_ALL {
3919 TVX_NumFormatAll_Norm = 0x0,
3920 TVX_NumFormatAll_Int = 0x1,
3921 TVX_NumFormatAll_Scaled = 0x2,
3922 TVX_NumFormatAll_RESERVED_3 = 0x3,
3923} TVX_NUM_FORMAT_ALL;
3924typedef enum TVX_SRC_SEL {
3925 TVX_SrcSel_X = 0x0,
3926 TVX_SrcSel_Y = 0x1,
3927 TVX_SrcSel_Z = 0x2,
3928 TVX_SrcSel_W = 0x3,
3929 TVX_SrcSel_0f = 0x4,
3930 TVX_SrcSel_1f = 0x5,
3931} TVX_SRC_SEL;
3932typedef enum TVX_SRF_MODE_ALL {
3933 TVX_SRFModeAll_ZCMO = 0x0,
3934 TVX_SRFModeAll_NZ = 0x1,
3935} TVX_SRF_MODE_ALL;
3936typedef enum TVX_TYPE {
3937 TVX_Type_InvalidTextureResource = 0x0,
3938 TVX_Type_InvalidVertexBuffer = 0x1,
3939 TVX_Type_ValidTextureResource = 0x2,
3940 TVX_Type_ValidVertexBuffer = 0x3,
3941} TVX_TYPE;
3942typedef enum TC_OP_MASKS {
3943 TC_OP_MASK_FLUSH_DENROM = 0x8,
3944 TC_OP_MASK_64 = 0x20,
3945 TC_OP_MASK_NO_RTN = 0x40,
3946} TC_OP_MASKS;
3947typedef enum TC_OP {
3948 TC_OP_READ = 0x0,
3949 TC_OP_ATOMIC_FCMPSWAP_RTN_32 = 0x1,
3950 TC_OP_ATOMIC_FMIN_RTN_32 = 0x2,
3951 TC_OP_ATOMIC_FMAX_RTN_32 = 0x3,
3952 TC_OP_RESERVED_FOP_RTN_32_0 = 0x4,
3953 TC_OP_RESERVED_FOP_RTN_32_1 = 0x5,
3954 TC_OP_RESERVED_FOP_RTN_32_2 = 0x6,
3955 TC_OP_ATOMIC_SWAP_RTN_32 = 0x7,
3956 TC_OP_ATOMIC_CMPSWAP_RTN_32 = 0x8,
3957 TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_RTN_32 = 0x9,
3958 TC_OP_ATOMIC_FMIN_FLUSH_DENORM_RTN_32 = 0xa,
3959 TC_OP_ATOMIC_FMAX_FLUSH_DENORM_RTN_32 = 0xb,
3960 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_32_0 = 0xc,
3961 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_32_1 = 0xd,
3962 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_32_2 = 0xe,
3963 TC_OP_ATOMIC_ADD_RTN_32 = 0xf,
3964 TC_OP_ATOMIC_SUB_RTN_32 = 0x10,
3965 TC_OP_ATOMIC_SMIN_RTN_32 = 0x11,
3966 TC_OP_ATOMIC_UMIN_RTN_32 = 0x12,
3967 TC_OP_ATOMIC_SMAX_RTN_32 = 0x13,
3968 TC_OP_ATOMIC_UMAX_RTN_32 = 0x14,
3969 TC_OP_ATOMIC_AND_RTN_32 = 0x15,
3970 TC_OP_ATOMIC_OR_RTN_32 = 0x16,
3971 TC_OP_ATOMIC_XOR_RTN_32 = 0x17,
3972 TC_OP_ATOMIC_INC_RTN_32 = 0x18,
3973 TC_OP_ATOMIC_DEC_RTN_32 = 0x19,
3974 TC_OP_WBINVL1_VOL = 0x1a,
3975 TC_OP_RESERVED_NON_FLOAT_RTN_32_0 = 0x1b,
3976 TC_OP_RESERVED_NON_FLOAT_RTN_32_1 = 0x1c,
3977 TC_OP_RESERVED_NON_FLOAT_RTN_32_2 = 0x1d,
3978 TC_OP_RESERVED_NON_FLOAT_RTN_32_3 = 0x1e,
3979 TC_OP_RESERVED_NON_FLOAT_RTN_32_4 = 0x1f,
3980 TC_OP_WRITE = 0x20,
3981 TC_OP_ATOMIC_FCMPSWAP_RTN_64 = 0x21,
3982 TC_OP_ATOMIC_FMIN_RTN_64 = 0x22,
3983 TC_OP_ATOMIC_FMAX_RTN_64 = 0x23,
3984 TC_OP_RESERVED_FOP_RTN_64_0 = 0x24,
3985 TC_OP_RESERVED_FOP_RTN_64_1 = 0x25,
3986 TC_OP_RESERVED_FOP_RTN_64_2 = 0x26,
3987 TC_OP_ATOMIC_SWAP_RTN_64 = 0x27,
3988 TC_OP_ATOMIC_CMPSWAP_RTN_64 = 0x28,
3989 TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_RTN_64 = 0x29,
3990 TC_OP_ATOMIC_FMIN_FLUSH_DENORM_RTN_64 = 0x2a,
3991 TC_OP_ATOMIC_FMAX_FLUSH_DENORM_RTN_64 = 0x2b,
3992 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_64_0 = 0x2c,
3993 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_64_1 = 0x2d,
3994 TC_OP_RESERVED_FOP_FLUSH_DENORM_RTN_64_2 = 0x2e,
3995 TC_OP_ATOMIC_ADD_RTN_64 = 0x2f,
3996 TC_OP_ATOMIC_SUB_RTN_64 = 0x30,
3997 TC_OP_ATOMIC_SMIN_RTN_64 = 0x31,
3998 TC_OP_ATOMIC_UMIN_RTN_64 = 0x32,
3999 TC_OP_ATOMIC_SMAX_RTN_64 = 0x33,
4000 TC_OP_ATOMIC_UMAX_RTN_64 = 0x34,
4001 TC_OP_ATOMIC_AND_RTN_64 = 0x35,
4002 TC_OP_ATOMIC_OR_RTN_64 = 0x36,
4003 TC_OP_ATOMIC_XOR_RTN_64 = 0x37,
4004 TC_OP_ATOMIC_INC_RTN_64 = 0x38,
4005 TC_OP_ATOMIC_DEC_RTN_64 = 0x39,
4006 TC_OP_WBL2_VOL = 0x3a,
4007 TC_OP_RESERVED_NON_FLOAT_RTN_64_0 = 0x3b,
4008 TC_OP_RESERVED_NON_FLOAT_RTN_64_1 = 0x3c,
4009 TC_OP_RESERVED_NON_FLOAT_RTN_64_2 = 0x3d,
4010 TC_OP_RESERVED_NON_FLOAT_RTN_64_3 = 0x3e,
4011 TC_OP_RESERVED_NON_FLOAT_RTN_64_4 = 0x3f,
4012 TC_OP_WBINVL1 = 0x40,
4013 TC_OP_ATOMIC_FCMPSWAP_32 = 0x41,
4014 TC_OP_ATOMIC_FMIN_32 = 0x42,
4015 TC_OP_ATOMIC_FMAX_32 = 0x43,
4016 TC_OP_RESERVED_FOP_32_0 = 0x44,
4017 TC_OP_RESERVED_FOP_32_1 = 0x45,
4018 TC_OP_RESERVED_FOP_32_2 = 0x46,
4019 TC_OP_ATOMIC_SWAP_32 = 0x47,
4020 TC_OP_ATOMIC_CMPSWAP_32 = 0x48,
4021 TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_32 = 0x49,
4022 TC_OP_ATOMIC_FMIN_FLUSH_DENORM_32 = 0x4a,
4023 TC_OP_ATOMIC_FMAX_FLUSH_DENORM_32 = 0x4b,
4024 TC_OP_RESERVED_FOP_FLUSH_DENORM_32_0 = 0x4c,
4025 TC_OP_RESERVED_FOP_FLUSH_DENORM_32_1 = 0x4d,
4026 TC_OP_RESERVED_FOP_FLUSH_DENORM_32_2 = 0x4e,
4027 TC_OP_ATOMIC_ADD_32 = 0x4f,
4028 TC_OP_ATOMIC_SUB_32 = 0x50,
4029 TC_OP_ATOMIC_SMIN_32 = 0x51,
4030 TC_OP_ATOMIC_UMIN_32 = 0x52,
4031 TC_OP_ATOMIC_SMAX_32 = 0x53,
4032 TC_OP_ATOMIC_UMAX_32 = 0x54,
4033 TC_OP_ATOMIC_AND_32 = 0x55,
4034 TC_OP_ATOMIC_OR_32 = 0x56,
4035 TC_OP_ATOMIC_XOR_32 = 0x57,
4036 TC_OP_ATOMIC_INC_32 = 0x58,
4037 TC_OP_ATOMIC_DEC_32 = 0x59,
4038 TC_OP_INVL2_VOL = 0x5a,
4039 TC_OP_RESERVED_NON_FLOAT_32_0 = 0x5b,
4040 TC_OP_RESERVED_NON_FLOAT_32_1 = 0x5c,
4041 TC_OP_RESERVED_NON_FLOAT_32_2 = 0x5d,
4042 TC_OP_RESERVED_NON_FLOAT_32_3 = 0x5e,
4043 TC_OP_RESERVED_NON_FLOAT_32_4 = 0x5f,
4044 TC_OP_WBINVL2 = 0x60,
4045 TC_OP_ATOMIC_FCMPSWAP_64 = 0x61,
4046 TC_OP_ATOMIC_FMIN_64 = 0x62,
4047 TC_OP_ATOMIC_FMAX_64 = 0x63,
4048 TC_OP_RESERVED_FOP_64_0 = 0x64,
4049 TC_OP_RESERVED_FOP_64_1 = 0x65,
4050 TC_OP_RESERVED_FOP_64_2 = 0x66,
4051 TC_OP_ATOMIC_SWAP_64 = 0x67,
4052 TC_OP_ATOMIC_CMPSWAP_64 = 0x68,
4053 TC_OP_ATOMIC_FCMPSWAP_FLUSH_DENORM_64 = 0x69,
4054 TC_OP_ATOMIC_FMIN_FLUSH_DENORM_64 = 0x6a,
4055 TC_OP_ATOMIC_FMAX_FLUSH_DENORM_64 = 0x6b,
4056 TC_OP_RESERVED_FOP_FLUSH_DENORM_64_0 = 0x6c,
4057 TC_OP_RESERVED_FOP_FLUSH_DENORM_64_1 = 0x6d,
4058 TC_OP_RESERVED_FOP_FLUSH_DENORM_64_2 = 0x6e,
4059 TC_OP_ATOMIC_ADD_64 = 0x6f,
4060 TC_OP_ATOMIC_SUB_64 = 0x70,
4061 TC_OP_ATOMIC_SMIN_64 = 0x71,
4062 TC_OP_ATOMIC_UMIN_64 = 0x72,
4063 TC_OP_ATOMIC_SMAX_64 = 0x73,
4064 TC_OP_ATOMIC_UMAX_64 = 0x74,
4065 TC_OP_ATOMIC_AND_64 = 0x75,
4066 TC_OP_ATOMIC_OR_64 = 0x76,
4067 TC_OP_ATOMIC_XOR_64 = 0x77,
4068 TC_OP_ATOMIC_INC_64 = 0x78,
4069 TC_OP_ATOMIC_DEC_64 = 0x79,
4070 TC_OP_INVL1L2_VOL = 0x7a,
4071 TC_OP_RESERVED_NON_FLOAT_64_0 = 0x7b,
4072 TC_OP_RESERVED_NON_FLOAT_64_1 = 0x7c,
4073 TC_OP_RESERVED_NON_FLOAT_64_2 = 0x7d,
4074 TC_OP_RESERVED_NON_FLOAT_64_3 = 0x7e,
4075 TC_OP_RESERVED_NON_FLOAT_64_4 = 0x7f,
4076} TC_OP;
4077typedef enum TC_CHUB_REQ_CREDITS_ENUM {
4078 TC_CHUB_REQ_CREDITS = 0x10,
4079} TC_CHUB_REQ_CREDITS_ENUM;
4080typedef enum CHUB_TC_RET_CREDITS_ENUM {
4081 CHUB_TC_RET_CREDITS = 0x20,
4082} CHUB_TC_RET_CREDITS_ENUM;
4083typedef enum TC_NACKS {
4084 TC_NACK_NO_FAULT = 0x0,
4085 TC_NACK_PAGE_FAULT = 0x1,
4086 TC_NACK_PROTECTION_FAULT = 0x2,
4087 TC_NACK_DATA_ERROR = 0x3,
4088} TC_NACKS;
4089typedef enum TCC_PERF_SEL {
4090 TCC_PERF_SEL_NONE = 0x0,
4091 TCC_PERF_SEL_CYCLE = 0x1,
4092 TCC_PERF_SEL_BUSY = 0x2,
4093 TCC_PERF_SEL_REQ = 0x3,
4094 TCC_PERF_SEL_STREAMING_REQ = 0x4,
4095 TCC_PERF_SEL_READ = 0x5,
4096 TCC_PERF_SEL_WRITE = 0x6,
4097 TCC_PERF_SEL_ATOMIC = 0x7,
4098 TCC_PERF_SEL_WBINVL2 = 0x8,
4099 TCC_PERF_SEL_WBINVL2_CYCLE = 0x9,
4100 TCC_PERF_SEL_HIT = 0xa,
4101 TCC_PERF_SEL_MISS = 0xb,
4102 TCC_PERF_SEL_DEWRITE_ALLOCATE_HIT = 0xc,
4103 TCC_PERF_SEL_FULLY_WRITTEN_HIT = 0xd,
4104 TCC_PERF_SEL_WRITEBACK = 0xe,
4105 TCC_PERF_SEL_LATENCY_FIFO_FULL = 0xf,
4106 TCC_PERF_SEL_SRC_FIFO_FULL = 0x10,
4107 TCC_PERF_SEL_HOLE_FIFO_FULL = 0x11,
4108 TCC_PERF_SEL_MC_WRREQ = 0x12,
4109 TCC_PERF_SEL_MC_WRREQ_STALL = 0x13,
4110 TCC_PERF_SEL_MC_WRREQ_CREDIT_STALL = 0x14,
4111 TCC_PERF_SEL_MC_WRREQ_MC_HALT_STALL = 0x15,
4112 TCC_PERF_SEL_TOO_MANY_MC_WRREQS_STALL = 0x16,
4113 TCC_PERF_SEL_MC_WRREQ_LEVEL = 0x17,
4114 TCC_PERF_SEL_MC_RDREQ = 0x18,
4115 TCC_PERF_SEL_MC_RDREQ_CREDIT_STALL = 0x19,
4116 TCC_PERF_SEL_MC_RDREQ_MC_HALT_STALL = 0x1a,
4117 TCC_PERF_SEL_MC_RDREQ_LEVEL = 0x1b,
4118 TCC_PERF_SEL_TAG_STALL = 0x1c,
4119 TCC_PERF_SEL_TAG_WRITEBACK_FIFO_FULL = 0x1d,
4120 TCC_PERF_SEL_TAG_MISS_NOTHING_REPLACEABLE_STALL = 0x1e,
4121 TCC_PERF_SEL_READ_RETURN_TIMEOUT = 0x1f,
4122 TCC_PERF_SEL_WRITEBACK_READ_TIMEOUT = 0x20,
4123 TCC_PERF_SEL_READ_RETURN_FULL_BUBBLE = 0x21,
4124 TCC_PERF_SEL_BUBBLE = 0x22,
4125 TCC_PERF_SEL_RETURN_ACK = 0x23,
4126 TCC_PERF_SEL_RETURN_DATA = 0x24,
4127 TCC_PERF_SEL_RETURN_HOLE = 0x25,
4128 TCC_PERF_SEL_RETURN_ACK_HOLE = 0x26,
4129 TCC_PERF_SEL_IB_STALL = 0x27,
4130 TCC_PERF_SEL_TCA_LEVEL = 0x28,
4131 TCC_PERF_SEL_HOLE_LEVEL = 0x29,
4132 TCC_PERF_SEL_MC_RDRET_NACK = 0x2a,
4133 TCC_PERF_SEL_MC_WRRET_NACK = 0x2b,
4134 TCC_PERF_SEL_EXE_REQ = 0x2c,
4135 TCC_PERF_SEL_CLIENT0_REQ = 0x40,
4136 TCC_PERF_SEL_CLIENT1_REQ = 0x41,
4137 TCC_PERF_SEL_CLIENT2_REQ = 0x42,
4138 TCC_PERF_SEL_CLIENT3_REQ = 0x43,
4139 TCC_PERF_SEL_CLIENT4_REQ = 0x44,
4140 TCC_PERF_SEL_CLIENT5_REQ = 0x45,
4141 TCC_PERF_SEL_CLIENT6_REQ = 0x46,
4142 TCC_PERF_SEL_CLIENT7_REQ = 0x47,
4143 TCC_PERF_SEL_CLIENT8_REQ = 0x48,
4144 TCC_PERF_SEL_CLIENT9_REQ = 0x49,
4145 TCC_PERF_SEL_CLIENT10_REQ = 0x4a,
4146 TCC_PERF_SEL_CLIENT11_REQ = 0x4b,
4147 TCC_PERF_SEL_CLIENT12_REQ = 0x4c,
4148 TCC_PERF_SEL_CLIENT13_REQ = 0x4d,
4149 TCC_PERF_SEL_CLIENT14_REQ = 0x4e,
4150 TCC_PERF_SEL_CLIENT15_REQ = 0x4f,
4151 TCC_PERF_SEL_CLIENT16_REQ = 0x50,
4152 TCC_PERF_SEL_CLIENT17_REQ = 0x51,
4153 TCC_PERF_SEL_CLIENT18_REQ = 0x52,
4154 TCC_PERF_SEL_CLIENT19_REQ = 0x53,
4155 TCC_PERF_SEL_CLIENT20_REQ = 0x54,
4156 TCC_PERF_SEL_CLIENT21_REQ = 0x55,
4157 TCC_PERF_SEL_CLIENT22_REQ = 0x56,
4158 TCC_PERF_SEL_CLIENT23_REQ = 0x57,
4159 TCC_PERF_SEL_CLIENT24_REQ = 0x58,
4160 TCC_PERF_SEL_CLIENT25_REQ = 0x59,
4161 TCC_PERF_SEL_CLIENT26_REQ = 0x5a,
4162 TCC_PERF_SEL_CLIENT27_REQ = 0x5b,
4163 TCC_PERF_SEL_CLIENT28_REQ = 0x5c,
4164 TCC_PERF_SEL_CLIENT29_REQ = 0x5d,
4165 TCC_PERF_SEL_CLIENT30_REQ = 0x5e,
4166 TCC_PERF_SEL_CLIENT31_REQ = 0x5f,
4167 TCC_PERF_SEL_CLIENT32_REQ = 0x60,
4168 TCC_PERF_SEL_CLIENT33_REQ = 0x61,
4169 TCC_PERF_SEL_CLIENT34_REQ = 0x62,
4170 TCC_PERF_SEL_CLIENT35_REQ = 0x63,
4171 TCC_PERF_SEL_CLIENT36_REQ = 0x64,
4172 TCC_PERF_SEL_CLIENT37_REQ = 0x65,
4173 TCC_PERF_SEL_CLIENT38_REQ = 0x66,
4174 TCC_PERF_SEL_CLIENT39_REQ = 0x67,
4175 TCC_PERF_SEL_CLIENT40_REQ = 0x68,
4176 TCC_PERF_SEL_CLIENT41_REQ = 0x69,
4177 TCC_PERF_SEL_CLIENT42_REQ = 0x6a,
4178 TCC_PERF_SEL_CLIENT43_REQ = 0x6b,
4179 TCC_PERF_SEL_CLIENT44_REQ = 0x6c,
4180 TCC_PERF_SEL_CLIENT45_REQ = 0x6d,
4181 TCC_PERF_SEL_CLIENT46_REQ = 0x6e,
4182 TCC_PERF_SEL_CLIENT47_REQ = 0x6f,
4183 TCC_PERF_SEL_CLIENT48_REQ = 0x70,
4184 TCC_PERF_SEL_CLIENT49_REQ = 0x71,
4185 TCC_PERF_SEL_CLIENT50_REQ = 0x72,
4186 TCC_PERF_SEL_CLIENT51_REQ = 0x73,
4187 TCC_PERF_SEL_CLIENT52_REQ = 0x74,
4188 TCC_PERF_SEL_CLIENT53_REQ = 0x75,
4189 TCC_PERF_SEL_CLIENT54_REQ = 0x76,
4190 TCC_PERF_SEL_CLIENT55_REQ = 0x77,
4191 TCC_PERF_SEL_CLIENT56_REQ = 0x78,
4192 TCC_PERF_SEL_CLIENT57_REQ = 0x79,
4193 TCC_PERF_SEL_CLIENT58_REQ = 0x7a,
4194 TCC_PERF_SEL_CLIENT59_REQ = 0x7b,
4195 TCC_PERF_SEL_CLIENT60_REQ = 0x7c,
4196 TCC_PERF_SEL_CLIENT61_REQ = 0x7d,
4197 TCC_PERF_SEL_CLIENT62_REQ = 0x7e,
4198 TCC_PERF_SEL_CLIENT63_REQ = 0x7f,
4199 TCC_PERF_SEL_NORMAL_WRITEBACK = 0x80,
4200 TCC_PERF_SEL_TC_OP_WBL2_VOL_WRITEBACK = 0x81,
4201 TCC_PERF_SEL_TC_OP_WBINVL2_WRITEBACK = 0x82,
4202 TCC_PERF_SEL_ALL_TC_OP_WB_WRITEBACK = 0x83,
4203 TCC_PERF_SEL_NORMAL_EVICT = 0x84,
4204 TCC_PERF_SEL_TC_OP_INVL2_VOL_EVICT = 0x85,
4205 TCC_PERF_SEL_TC_OP_INVL1L2_VOL_EVICT = 0x86,
4206 TCC_PERF_SEL_TC_OP_WBL2_VOL_EVICT = 0x87,
4207 TCC_PERF_SEL_TC_OP_WBINVL2_EVICT = 0x88,
4208 TCC_PERF_SEL_ALL_TC_OP_INV_EVICT = 0x89,
4209 TCC_PERF_SEL_ALL_TC_OP_INV_VOL_EVICT = 0x8a,
4210 TCC_PERF_SEL_TC_OP_WBL2_VOL_CYCLE = 0x8b,
4211 TCC_PERF_SEL_TC_OP_INVL2_VOL_CYCLE = 0x8c,
4212 TCC_PERF_SEL_TC_OP_INVL1L2_VOL_CYCLE = 0x8d,
4213 TCC_PERF_SEL_TC_OP_WBINVL2_CYCLE = 0x8e,
4214 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_CYCLE = 0x8f,
4215 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_VOL_CYCLE = 0x90,
4216 TCC_PERF_SEL_TC_OP_WBL2_VOL_START = 0x91,
4217 TCC_PERF_SEL_TC_OP_INVL2_VOL_START = 0x92,
4218 TCC_PERF_SEL_TC_OP_INVL1L2_VOL_START = 0x93,
4219 TCC_PERF_SEL_TC_OP_WBINVL2_START = 0x94,
4220 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_START = 0x95,
4221 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_VOL_START = 0x96,
4222 TCC_PERF_SEL_TC_OP_WBL2_VOL_FINISH = 0x97,
4223 TCC_PERF_SEL_TC_OP_INVL2_VOL_FINISH = 0x98,
4224 TCC_PERF_SEL_TC_OP_INVL1L2_VOL_FINISH = 0x99,
4225 TCC_PERF_SEL_TC_OP_WBINVL2_FINISH = 0x9a,
4226 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_FINISH = 0x9b,
4227 TCC_PERF_SEL_ALL_TC_OP_WB_OR_INV_VOL_FINISH = 0x9c,
4228 TCC_PERF_SEL_VOL_MC_WRREQ = 0x9d,
4229 TCC_PERF_SEL_VOL_MC_RDREQ = 0x9e,
4230 TCC_PERF_SEL_VOL_REQ = 0x9f,
4231} TCC_PERF_SEL;
4232typedef enum TCA_PERF_SEL {
4233 TCA_PERF_SEL_NONE = 0x0,
4234 TCA_PERF_SEL_CYCLE = 0x1,
4235 TCA_PERF_SEL_BUSY = 0x2,
4236 TCA_PERF_SEL_FORCED_HOLE_TCC0 = 0x3,
4237 TCA_PERF_SEL_FORCED_HOLE_TCC1 = 0x4,
4238 TCA_PERF_SEL_FORCED_HOLE_TCC2 = 0x5,
4239 TCA_PERF_SEL_FORCED_HOLE_TCC3 = 0x6,
4240 TCA_PERF_SEL_FORCED_HOLE_TCC4 = 0x7,
4241 TCA_PERF_SEL_FORCED_HOLE_TCC5 = 0x8,
4242 TCA_PERF_SEL_FORCED_HOLE_TCC6 = 0x9,
4243 TCA_PERF_SEL_FORCED_HOLE_TCC7 = 0xa,
4244 TCA_PERF_SEL_REQ_TCC0 = 0xb,
4245 TCA_PERF_SEL_REQ_TCC1 = 0xc,
4246 TCA_PERF_SEL_REQ_TCC2 = 0xd,
4247 TCA_PERF_SEL_REQ_TCC3 = 0xe,
4248 TCA_PERF_SEL_REQ_TCC4 = 0xf,
4249 TCA_PERF_SEL_REQ_TCC5 = 0x10,
4250 TCA_PERF_SEL_REQ_TCC6 = 0x11,
4251 TCA_PERF_SEL_REQ_TCC7 = 0x12,
4252 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC0 = 0x13,
4253 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC1 = 0x14,
4254 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC2 = 0x15,
4255 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC3 = 0x16,
4256 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC4 = 0x17,
4257 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC5 = 0x18,
4258 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC6 = 0x19,
4259 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCC7 = 0x1a,
4260 TCA_PERF_SEL_CROSSBAR_STALL_TCC0 = 0x1b,
4261 TCA_PERF_SEL_CROSSBAR_STALL_TCC1 = 0x1c,
4262 TCA_PERF_SEL_CROSSBAR_STALL_TCC2 = 0x1d,
4263 TCA_PERF_SEL_CROSSBAR_STALL_TCC3 = 0x1e,
4264 TCA_PERF_SEL_CROSSBAR_STALL_TCC4 = 0x1f,
4265 TCA_PERF_SEL_CROSSBAR_STALL_TCC5 = 0x20,
4266 TCA_PERF_SEL_CROSSBAR_STALL_TCC6 = 0x21,
4267 TCA_PERF_SEL_CROSSBAR_STALL_TCC7 = 0x22,
4268 TCA_PERF_SEL_FORCED_HOLE_TCS = 0x23,
4269 TCA_PERF_SEL_REQ_TCS = 0x24,
4270 TCA_PERF_SEL_CROSSBAR_DOUBLE_ARB_TCS = 0x25,
4271 TCA_PERF_SEL_CROSSBAR_STALL_TCS = 0x26,
4272} TCA_PERF_SEL;
4273typedef enum TCS_PERF_SEL {
4274 TCS_PERF_SEL_NONE = 0x0,
4275 TCS_PERF_SEL_CYCLE = 0x1,
4276 TCS_PERF_SEL_BUSY = 0x2,
4277 TCS_PERF_SEL_REQ = 0x3,
4278 TCS_PERF_SEL_READ = 0x4,
4279 TCS_PERF_SEL_WRITE = 0x5,
4280 TCS_PERF_SEL_ATOMIC = 0x6,
4281 TCS_PERF_SEL_HOLE_FIFO_FULL = 0x7,
4282 TCS_PERF_SEL_REQ_FIFO_FULL = 0x8,
4283 TCS_PERF_SEL_REQ_CREDIT_STALL = 0x9,
4284 TCS_PERF_SEL_REQ_NO_SRC_DATA_STALL = 0xa,
4285 TCS_PERF_SEL_REQ_STALL = 0xb,
4286 TCS_PERF_SEL_TCS_CHUB_REQ_SEND = 0xc,
4287 TCS_PERF_SEL_CHUB_TCS_RET_SEND = 0xd,
4288 TCS_PERF_SEL_RETURN_ACK = 0xe,
4289 TCS_PERF_SEL_RETURN_DATA = 0xf,
4290 TCS_PERF_SEL_IB_TOTAL_REQUESTS_STALL = 0x10,
4291 TCS_PERF_SEL_IB_STALL = 0x11,
4292 TCS_PERF_SEL_TCA_LEVEL = 0x12,
4293 TCS_PERF_SEL_HOLE_LEVEL = 0x13,
4294 TCS_PERF_SEL_CHUB_LEVEL = 0x14,
4295 TCS_PERF_SEL_CLIENT0_REQ = 0x40,
4296 TCS_PERF_SEL_CLIENT1_REQ = 0x41,
4297 TCS_PERF_SEL_CLIENT2_REQ = 0x42,
4298 TCS_PERF_SEL_CLIENT3_REQ = 0x43,
4299 TCS_PERF_SEL_CLIENT4_REQ = 0x44,
4300 TCS_PERF_SEL_CLIENT5_REQ = 0x45,
4301 TCS_PERF_SEL_CLIENT6_REQ = 0x46,
4302 TCS_PERF_SEL_CLIENT7_REQ = 0x47,
4303 TCS_PERF_SEL_CLIENT8_REQ = 0x48,
4304 TCS_PERF_SEL_CLIENT9_REQ = 0x49,
4305 TCS_PERF_SEL_CLIENT10_REQ = 0x4a,
4306 TCS_PERF_SEL_CLIENT11_REQ = 0x4b,
4307 TCS_PERF_SEL_CLIENT12_REQ = 0x4c,
4308 TCS_PERF_SEL_CLIENT13_REQ = 0x4d,
4309 TCS_PERF_SEL_CLIENT14_REQ = 0x4e,
4310 TCS_PERF_SEL_CLIENT15_REQ = 0x4f,
4311 TCS_PERF_SEL_CLIENT16_REQ = 0x50,
4312 TCS_PERF_SEL_CLIENT17_REQ = 0x51,
4313 TCS_PERF_SEL_CLIENT18_REQ = 0x52,
4314 TCS_PERF_SEL_CLIENT19_REQ = 0x53,
4315 TCS_PERF_SEL_CLIENT20_REQ = 0x54,
4316 TCS_PERF_SEL_CLIENT21_REQ = 0x55,
4317 TCS_PERF_SEL_CLIENT22_REQ = 0x56,
4318 TCS_PERF_SEL_CLIENT23_REQ = 0x57,
4319 TCS_PERF_SEL_CLIENT24_REQ = 0x58,
4320 TCS_PERF_SEL_CLIENT25_REQ = 0x59,
4321 TCS_PERF_SEL_CLIENT26_REQ = 0x5a,
4322 TCS_PERF_SEL_CLIENT27_REQ = 0x5b,
4323 TCS_PERF_SEL_CLIENT28_REQ = 0x5c,
4324 TCS_PERF_SEL_CLIENT29_REQ = 0x5d,
4325 TCS_PERF_SEL_CLIENT30_REQ = 0x5e,
4326 TCS_PERF_SEL_CLIENT31_REQ = 0x5f,
4327 TCS_PERF_SEL_CLIENT32_REQ = 0x60,
4328 TCS_PERF_SEL_CLIENT33_REQ = 0x61,
4329 TCS_PERF_SEL_CLIENT34_REQ = 0x62,
4330 TCS_PERF_SEL_CLIENT35_REQ = 0x63,
4331 TCS_PERF_SEL_CLIENT36_REQ = 0x64,
4332 TCS_PERF_SEL_CLIENT37_REQ = 0x65,
4333 TCS_PERF_SEL_CLIENT38_REQ = 0x66,
4334 TCS_PERF_SEL_CLIENT39_REQ = 0x67,
4335 TCS_PERF_SEL_CLIENT40_REQ = 0x68,
4336 TCS_PERF_SEL_CLIENT41_REQ = 0x69,
4337 TCS_PERF_SEL_CLIENT42_REQ = 0x6a,
4338 TCS_PERF_SEL_CLIENT43_REQ = 0x6b,
4339 TCS_PERF_SEL_CLIENT44_REQ = 0x6c,
4340 TCS_PERF_SEL_CLIENT45_REQ = 0x6d,
4341 TCS_PERF_SEL_CLIENT46_REQ = 0x6e,
4342 TCS_PERF_SEL_CLIENT47_REQ = 0x6f,
4343 TCS_PERF_SEL_CLIENT48_REQ = 0x70,
4344 TCS_PERF_SEL_CLIENT49_REQ = 0x71,
4345 TCS_PERF_SEL_CLIENT50_REQ = 0x72,
4346 TCS_PERF_SEL_CLIENT51_REQ = 0x73,
4347 TCS_PERF_SEL_CLIENT52_REQ = 0x74,
4348 TCS_PERF_SEL_CLIENT53_REQ = 0x75,
4349 TCS_PERF_SEL_CLIENT54_REQ = 0x76,
4350 TCS_PERF_SEL_CLIENT55_REQ = 0x77,
4351 TCS_PERF_SEL_CLIENT56_REQ = 0x78,
4352 TCS_PERF_SEL_CLIENT57_REQ = 0x79,
4353 TCS_PERF_SEL_CLIENT58_REQ = 0x7a,
4354 TCS_PERF_SEL_CLIENT59_REQ = 0x7b,
4355 TCS_PERF_SEL_CLIENT60_REQ = 0x7c,
4356 TCS_PERF_SEL_CLIENT61_REQ = 0x7d,
4357 TCS_PERF_SEL_CLIENT62_REQ = 0x7e,
4358 TCS_PERF_SEL_CLIENT63_REQ = 0x7f,
4359} TCS_PERF_SEL;
4360typedef enum TA_TC_ADDR_MODES {
4361 TA_TC_ADDR_MODE_DEFAULT = 0x0,
4362 TA_TC_ADDR_MODE_COMP0 = 0x1,
4363 TA_TC_ADDR_MODE_COMP1 = 0x2,
4364 TA_TC_ADDR_MODE_COMP2 = 0x3,
4365 TA_TC_ADDR_MODE_COMP3 = 0x4,
4366 TA_TC_ADDR_MODE_UNALIGNED = 0x5,
4367 TA_TC_ADDR_MODE_BORDER_COLOR = 0x6,
4368} TA_TC_ADDR_MODES;
4369typedef enum TA_PERFCOUNT_SEL {
4370 TA_PERF_SEL_ta_busy = 0x0,
4371 TA_PERF_SEL_sh_fifo_busy = 0x1,
4372 TA_PERF_SEL_sh_fifo_cmd_busy = 0x2,
4373 TA_PERF_SEL_sh_fifo_addr_busy = 0x3,
4374 TA_PERF_SEL_sh_fifo_data_busy = 0x4,
4375 TA_PERF_SEL_sh_fifo_data_sfifo_busy = 0x5,
4376 TA_PERF_SEL_sh_fifo_data_tfifo_busy = 0x6,
4377 TA_PERF_SEL_gradient_busy = 0x7,
4378 TA_PERF_SEL_gradient_fifo_busy = 0x8,
4379 TA_PERF_SEL_lod_busy = 0x9,
4380 TA_PERF_SEL_lod_fifo_busy = 0xa,
4381 TA_PERF_SEL_addresser_busy = 0xb,
4382 TA_PERF_SEL_addresser_fifo_busy = 0xc,
4383 TA_PERF_SEL_aligner_busy = 0xd,
4384 TA_PERF_SEL_write_path_busy = 0xe,
4385 TA_PERF_SEL_RESERVED_15 = 0xf,
4386 TA_PERF_SEL_sq_ta_cmd_cycles = 0x10,
4387 TA_PERF_SEL_sp_ta_addr_cycles = 0x11,
4388 TA_PERF_SEL_sp_ta_data_cycles = 0x12,
4389 TA_PERF_SEL_ta_fa_data_state_cycles = 0x13,
4390 TA_PERF_SEL_sh_fifo_addr_waiting_on_cmd_cycles = 0x14,
4391 TA_PERF_SEL_sh_fifo_cmd_waiting_on_addr_cycles = 0x15,
4392 TA_PERF_SEL_sh_fifo_addr_starved_while_busy_cycles= 0x16,
4393 TA_PERF_SEL_sh_fifo_cmd_starved_while_busy_cycles= 0x17,
4394 TA_PERF_SEL_sh_fifo_data_waiting_on_data_state_cycles= 0x18,
4395 TA_PERF_SEL_sh_fifo_data_state_waiting_on_data_cycles= 0x19,
4396 TA_PERF_SEL_sh_fifo_data_starved_while_busy_cycles= 0x1a,
4397 TA_PERF_SEL_sh_fifo_data_state_starved_while_busy_cycles= 0x1b,
4398 TA_PERF_SEL_RESERVED_28 = 0x1c,
4399 TA_PERF_SEL_RESERVED_29 = 0x1d,
4400 TA_PERF_SEL_sh_fifo_addr_cycles = 0x1e,
4401 TA_PERF_SEL_sh_fifo_data_cycles = 0x1f,
4402 TA_PERF_SEL_total_wavefronts = 0x20,
4403 TA_PERF_SEL_gradient_cycles = 0x21,
4404 TA_PERF_SEL_walker_cycles = 0x22,
4405 TA_PERF_SEL_aligner_cycles = 0x23,
4406 TA_PERF_SEL_image_wavefronts = 0x24,
4407 TA_PERF_SEL_image_read_wavefronts = 0x25,
4408 TA_PERF_SEL_image_write_wavefronts = 0x26,
4409 TA_PERF_SEL_image_atomic_wavefronts = 0x27,
4410 TA_PERF_SEL_image_total_cycles = 0x28,
4411 TA_PERF_SEL_RESERVED_41 = 0x29,
4412 TA_PERF_SEL_RESERVED_42 = 0x2a,
4413 TA_PERF_SEL_RESERVED_43 = 0x2b,
4414 TA_PERF_SEL_buffer_wavefronts = 0x2c,
4415 TA_PERF_SEL_buffer_read_wavefronts = 0x2d,
4416 TA_PERF_SEL_buffer_write_wavefronts = 0x2e,
4417 TA_PERF_SEL_buffer_atomic_wavefronts = 0x2f,
4418 TA_PERF_SEL_buffer_coalescable_wavefronts = 0x30,
4419 TA_PERF_SEL_buffer_total_cycles = 0x31,
4420 TA_PERF_SEL_buffer_coalescable_addr_multicycled_cycles= 0x32,
4421 TA_PERF_SEL_buffer_coalescable_clamp_16kdword_multicycled_cycles= 0x33,
4422 TA_PERF_SEL_buffer_coalesced_read_cycles = 0x34,
4423 TA_PERF_SEL_buffer_coalesced_write_cycles = 0x35,
4424 TA_PERF_SEL_addr_stalled_by_tc_cycles = 0x36,
4425 TA_PERF_SEL_addr_stalled_by_td_cycles = 0x37,
4426 TA_PERF_SEL_data_stalled_by_tc_cycles = 0x38,
4427 TA_PERF_SEL_addresser_stalled_by_aligner_only_cycles= 0x39,
4428 TA_PERF_SEL_addresser_stalled_cycles = 0x3a,
4429 TA_PERF_SEL_aniso_stalled_by_addresser_only_cycles= 0x3b,
4430 TA_PERF_SEL_aniso_stalled_cycles = 0x3c,
4431 TA_PERF_SEL_deriv_stalled_by_aniso_only_cycles = 0x3d,
4432 TA_PERF_SEL_deriv_stalled_cycles = 0x3e,
4433 TA_PERF_SEL_aniso_gt1_cycle_quads = 0x3f,
4434 TA_PERF_SEL_color_1_cycle_pixels = 0x40,
4435 TA_PERF_SEL_color_2_cycle_pixels = 0x41,
4436 TA_PERF_SEL_color_3_cycle_pixels = 0x42,
4437 TA_PERF_SEL_color_4_cycle_pixels = 0x43,
4438 TA_PERF_SEL_mip_1_cycle_pixels = 0x44,
4439 TA_PERF_SEL_mip_2_cycle_pixels = 0x45,
4440 TA_PERF_SEL_vol_1_cycle_pixels = 0x46,
4441 TA_PERF_SEL_vol_2_cycle_pixels = 0x47,
4442 TA_PERF_SEL_bilin_point_1_cycle_pixels = 0x48,
4443 TA_PERF_SEL_mipmap_lod_0_samples = 0x49,
4444 TA_PERF_SEL_mipmap_lod_1_samples = 0x4a,
4445 TA_PERF_SEL_mipmap_lod_2_samples = 0x4b,
4446 TA_PERF_SEL_mipmap_lod_3_samples = 0x4c,
4447 TA_PERF_SEL_mipmap_lod_4_samples = 0x4d,
4448 TA_PERF_SEL_mipmap_lod_5_samples = 0x4e,
4449 TA_PERF_SEL_mipmap_lod_6_samples = 0x4f,
4450 TA_PERF_SEL_mipmap_lod_7_samples = 0x50,
4451 TA_PERF_SEL_mipmap_lod_8_samples = 0x51,
4452 TA_PERF_SEL_mipmap_lod_9_samples = 0x52,
4453 TA_PERF_SEL_mipmap_lod_10_samples = 0x53,
4454 TA_PERF_SEL_mipmap_lod_11_samples = 0x54,
4455 TA_PERF_SEL_mipmap_lod_12_samples = 0x55,
4456 TA_PERF_SEL_mipmap_lod_13_samples = 0x56,
4457 TA_PERF_SEL_mipmap_lod_14_samples = 0x57,
4458 TA_PERF_SEL_mipmap_invalid_samples = 0x58,
4459 TA_PERF_SEL_aniso_1_cycle_quads = 0x59,
4460 TA_PERF_SEL_aniso_2_cycle_quads = 0x5a,
4461 TA_PERF_SEL_aniso_4_cycle_quads = 0x5b,
4462 TA_PERF_SEL_aniso_6_cycle_quads = 0x5c,
4463 TA_PERF_SEL_aniso_8_cycle_quads = 0x5d,
4464 TA_PERF_SEL_aniso_10_cycle_quads = 0x5e,
4465 TA_PERF_SEL_aniso_12_cycle_quads = 0x5f,
4466 TA_PERF_SEL_aniso_14_cycle_quads = 0x60,
4467 TA_PERF_SEL_aniso_16_cycle_quads = 0x61,
4468 TA_PERF_SEL_write_path_input_cycles = 0x62,
4469 TA_PERF_SEL_write_path_output_cycles = 0x63,
4470 TA_PERF_SEL_flat_wavefronts = 0x64,
4471 TA_PERF_SEL_flat_read_wavefronts = 0x65,
4472 TA_PERF_SEL_flat_write_wavefronts = 0x66,
4473 TA_PERF_SEL_flat_atomic_wavefronts = 0x67,
4474 TA_PERF_SEL_flat_coalesceable_wavefronts = 0x68,
4475 TA_PERF_SEL_reg_sclk_vld = 0x69,
4476 TA_PERF_SEL_local_cg_dyn_sclk_grp0_en = 0x6a,
4477 TA_PERF_SEL_local_cg_dyn_sclk_grp1_en = 0x6b,
4478 TA_PERF_SEL_local_cg_dyn_sclk_grp1_mems_en = 0x6c,
4479 TA_PERF_SEL_local_cg_dyn_sclk_grp4_en = 0x6d,
4480 TA_PERF_SEL_local_cg_dyn_sclk_grp5_en = 0x6e,
4481} TA_PERFCOUNT_SEL;
4482typedef enum TD_PERFCOUNT_SEL {
4483 TD_PERF_SEL_td_busy = 0x0,
4484 TD_PERF_SEL_input_busy = 0x1,
4485 TD_PERF_SEL_output_busy = 0x2,
4486 TD_PERF_SEL_lerp_busy = 0x3,
4487 TD_PERF_SEL_RESERVED_4 = 0x4,
4488 TD_PERF_SEL_reg_sclk_vld = 0x5,
4489 TD_PERF_SEL_local_cg_dyn_sclk_grp0_en = 0x6,
4490 TD_PERF_SEL_local_cg_dyn_sclk_grp1_en = 0x7,
4491 TD_PERF_SEL_local_cg_dyn_sclk_grp4_en = 0x8,
4492 TD_PERF_SEL_local_cg_dyn_sclk_grp5_en = 0x9,
4493 TD_PERF_SEL_tc_td_fifo_full = 0xa,
4494 TD_PERF_SEL_constant_state_full = 0xb,
4495 TD_PERF_SEL_sample_state_full = 0xc,
4496 TD_PERF_SEL_output_fifo_full = 0xd,
4497 TD_PERF_SEL_RESERVED_14 = 0xe,
4498 TD_PERF_SEL_tc_stall = 0xf,
4499 TD_PERF_SEL_pc_stall = 0x10,
4500 TD_PERF_SEL_gds_stall = 0x11,
4501 TD_PERF_SEL_RESERVED_18 = 0x12,
4502 TD_PERF_SEL_RESERVED_19 = 0x13,
4503 TD_PERF_SEL_gather4_wavefront = 0x14,
4504 TD_PERF_SEL_sample_c_wavefront = 0x15,
4505 TD_PERF_SEL_load_wavefront = 0x16,
4506 TD_PERF_SEL_atomic_wavefront = 0x17,
4507 TD_PERF_SEL_store_wavefront = 0x18,
4508 TD_PERF_SEL_ldfptr_wavefront = 0x19,
4509 TD_PERF_SEL_RESERVED_26 = 0x1a,
4510 TD_PERF_SEL_RESERVED_27 = 0x1b,
4511 TD_PERF_SEL_RESERVED_28 = 0x1c,
4512 TD_PERF_SEL_RESERVED_29 = 0x1d,
4513 TD_PERF_SEL_bypass_filter_wavefront = 0x1e,
4514 TD_PERF_SEL_min_max_filter_wavefront = 0x1f,
4515 TD_PERF_SEL_coalescable_wavefront = 0x20,
4516 TD_PERF_SEL_coalesced_phase = 0x21,
4517 TD_PERF_SEL_four_phase_wavefront = 0x22,
4518 TD_PERF_SEL_eight_phase_wavefront = 0x23,
4519 TD_PERF_SEL_sixteen_phase_wavefront = 0x24,
4520 TD_PERF_SEL_four_phase_forward_wavefront = 0x25,
4521 TD_PERF_SEL_write_ack_wavefront = 0x26,
4522 TD_PERF_SEL_RESERVED_39 = 0x27,
4523 TD_PERF_SEL_user_defined_border = 0x28,
4524 TD_PERF_SEL_white_border = 0x29,
4525 TD_PERF_SEL_opaque_black_border = 0x2a,
4526 TD_PERF_SEL_RESERVED_43 = 0x2b,
4527 TD_PERF_SEL_RESERVED_44 = 0x2c,
4528 TD_PERF_SEL_nack = 0x2d,
4529 TD_PERF_SEL_td_sp_traffic = 0x2e,
4530 TD_PERF_SEL_consume_gds_traffic = 0x2f,
4531 TD_PERF_SEL_addresscmd_poison = 0x30,
4532 TD_PERF_SEL_data_poison = 0x31,
4533 TD_PERF_SEL_start_cycle_0 = 0x32,
4534 TD_PERF_SEL_start_cycle_1 = 0x33,
4535 TD_PERF_SEL_start_cycle_2 = 0x34,
4536 TD_PERF_SEL_start_cycle_3 = 0x35,
4537 TD_PERF_SEL_null_cycle_output = 0x36,
4538} TD_PERFCOUNT_SEL;
4539typedef enum TCP_PERFCOUNT_SELECT {
4540 TCP_PERF_SEL_TA_TCP_ADDR_STARVE_CYCLES = 0x0,
4541 TCP_PERF_SEL_TA_TCP_DATA_STARVE_CYCLES = 0x1,
4542 TCP_PERF_SEL_TCP_TA_ADDR_STALL_CYCLES = 0x2,
4543 TCP_PERF_SEL_TCP_TA_DATA_STALL_CYCLES = 0x3,
4544 TCP_PERF_SEL_TD_TCP_STALL_CYCLES = 0x4,
4545 TCP_PERF_SEL_TCR_TCP_STALL_CYCLES = 0x5,
4546 TCP_PERF_SEL_LOD_STALL_CYCLES = 0x6,
4547 TCP_PERF_SEL_READ_TAGCONFLICT_STALL_CYCLES = 0x7,
4548 TCP_PERF_SEL_WRITE_TAGCONFLICT_STALL_CYCLES = 0x8,
4549 TCP_PERF_SEL_ATOMIC_TAGCONFLICT_STALL_CYCLES = 0x9,
4550 TCP_PERF_SEL_ALLOC_STALL_CYCLES = 0xa,
4551 TCP_PERF_SEL_LFIFO_STALL_CYCLES = 0xb,
4552 TCP_PERF_SEL_RFIFO_STALL_CYCLES = 0xc,
4553 TCP_PERF_SEL_TCR_RDRET_STALL = 0xd,
4554 TCP_PERF_SEL_WRITE_CONFLICT_STALL = 0xe,
4555 TCP_PERF_SEL_HOLE_READ_STALL = 0xf,
4556 TCP_PERF_SEL_READCONFLICT_STALL_CYCLES = 0x10,
4557 TCP_PERF_SEL_PENDING_STALL_CYCLES = 0x11,
4558 TCP_PERF_SEL_READFIFO_STALL_CYCLES = 0x12,
4559 TCP_PERF_SEL_TCP_LATENCY = 0x13,
4560 TCP_PERF_SEL_TCC_READ_REQ_LATENCY = 0x14,
4561 TCP_PERF_SEL_TCC_WRITE_REQ_LATENCY = 0x15,
4562 TCP_PERF_SEL_TCC_WRITE_REQ_HOLE_LATENCY = 0x16,
4563 TCP_PERF_SEL_TCC_READ_REQ = 0x17,
4564 TCP_PERF_SEL_TCC_WRITE_REQ = 0x18,
4565 TCP_PERF_SEL_TCC_ATOMIC_WITH_RET_REQ = 0x19,
4566 TCP_PERF_SEL_TCC_ATOMIC_WITHOUT_RET_REQ = 0x1a,
4567 TCP_PERF_SEL_TOTAL_LOCAL_READ = 0x1b,
4568 TCP_PERF_SEL_TOTAL_GLOBAL_READ = 0x1c,
4569 TCP_PERF_SEL_TOTAL_LOCAL_WRITE = 0x1d,
4570 TCP_PERF_SEL_TOTAL_GLOBAL_WRITE = 0x1e,
4571 TCP_PERF_SEL_TOTAL_ATOMIC_WITH_RET = 0x1f,
4572 TCP_PERF_SEL_TOTAL_ATOMIC_WITHOUT_RET = 0x20,
4573 TCP_PERF_SEL_TOTAL_WBINVL1 = 0x21,
4574 TCP_PERF_SEL_IMG_READ_FMT_1 = 0x22,
4575 TCP_PERF_SEL_IMG_READ_FMT_8 = 0x23,
4576 TCP_PERF_SEL_IMG_READ_FMT_16 = 0x24,
4577 TCP_PERF_SEL_IMG_READ_FMT_32 = 0x25,
4578 TCP_PERF_SEL_IMG_READ_FMT_32_AS_8 = 0x26,
4579 TCP_PERF_SEL_IMG_READ_FMT_32_AS_16 = 0x27,
4580 TCP_PERF_SEL_IMG_READ_FMT_32_AS_128 = 0x28,
4581 TCP_PERF_SEL_IMG_READ_FMT_64_2_CYCLE = 0x29,
4582 TCP_PERF_SEL_IMG_READ_FMT_64_1_CYCLE = 0x2a,
4583 TCP_PERF_SEL_IMG_READ_FMT_96 = 0x2b,
4584 TCP_PERF_SEL_IMG_READ_FMT_128_4_CYCLE = 0x2c,
4585 TCP_PERF_SEL_IMG_READ_FMT_128_1_CYCLE = 0x2d,
4586 TCP_PERF_SEL_IMG_READ_FMT_BC1 = 0x2e,
4587 TCP_PERF_SEL_IMG_READ_FMT_BC2 = 0x2f,
4588 TCP_PERF_SEL_IMG_READ_FMT_BC3 = 0x30,
4589 TCP_PERF_SEL_IMG_READ_FMT_BC4 = 0x31,
4590 TCP_PERF_SEL_IMG_READ_FMT_BC5 = 0x32,
4591 TCP_PERF_SEL_IMG_READ_FMT_BC6 = 0x33,
4592 TCP_PERF_SEL_IMG_READ_FMT_BC7 = 0x34,
4593 TCP_PERF_SEL_IMG_READ_FMT_I8 = 0x35,
4594 TCP_PERF_SEL_IMG_READ_FMT_I16 = 0x36,
4595 TCP_PERF_SEL_IMG_READ_FMT_I32 = 0x37,
4596 TCP_PERF_SEL_IMG_READ_FMT_I32_AS_8 = 0x38,
4597 TCP_PERF_SEL_IMG_READ_FMT_I32_AS_16 = 0x39,
4598 TCP_PERF_SEL_IMG_READ_FMT_D8 = 0x3a,
4599 TCP_PERF_SEL_IMG_READ_FMT_D16 = 0x3b,
4600 TCP_PERF_SEL_IMG_READ_FMT_D32 = 0x3c,
4601 TCP_PERF_SEL_IMG_WRITE_FMT_8 = 0x3d,
4602 TCP_PERF_SEL_IMG_WRITE_FMT_16 = 0x3e,
4603 TCP_PERF_SEL_IMG_WRITE_FMT_32 = 0x3f,
4604 TCP_PERF_SEL_IMG_WRITE_FMT_64 = 0x40,
4605 TCP_PERF_SEL_IMG_WRITE_FMT_128 = 0x41,
4606 TCP_PERF_SEL_IMG_WRITE_FMT_D8 = 0x42,
4607 TCP_PERF_SEL_IMG_WRITE_FMT_D16 = 0x43,
4608 TCP_PERF_SEL_IMG_WRITE_FMT_D32 = 0x44,
4609 TCP_PERF_SEL_IMG_ATOMIC_WITH_RET_FMT_32 = 0x45,
4610 TCP_PERF_SEL_IMG_ATOMIC_WITHOUT_RET_FMT_32 = 0x46,
4611 TCP_PERF_SEL_IMG_ATOMIC_WITH_RET_FMT_64 = 0x47,
4612 TCP_PERF_SEL_IMG_ATOMIC_WITHOUT_RET_FMT_64 = 0x48,
4613 TCP_PERF_SEL_BUF_READ_FMT_8 = 0x49,
4614 TCP_PERF_SEL_BUF_READ_FMT_16 = 0x4a,
4615 TCP_PERF_SEL_BUF_READ_FMT_32 = 0x4b,
4616 TCP_PERF_SEL_BUF_WRITE_FMT_8 = 0x4c,
4617 TCP_PERF_SEL_BUF_WRITE_FMT_16 = 0x4d,
4618 TCP_PERF_SEL_BUF_WRITE_FMT_32 = 0x4e,
4619 TCP_PERF_SEL_BUF_ATOMIC_WITH_RET_FMT_32 = 0x4f,
4620 TCP_PERF_SEL_BUF_ATOMIC_WITHOUT_RET_FMT_32 = 0x50,
4621 TCP_PERF_SEL_BUF_ATOMIC_WITH_RET_FMT_64 = 0x51,
4622 TCP_PERF_SEL_BUF_ATOMIC_WITHOUT_RET_FMT_64 = 0x52,
4623 TCP_PERF_SEL_ARR_LINEAR_GENERAL = 0x53,
4624 TCP_PERF_SEL_ARR_LINEAR_ALIGNED = 0x54,
4625 TCP_PERF_SEL_ARR_1D_THIN1 = 0x55,
4626 TCP_PERF_SEL_ARR_1D_THICK = 0x56,
4627 TCP_PERF_SEL_ARR_2D_THIN1 = 0x57,
4628 TCP_PERF_SEL_ARR_2D_THICK = 0x58,
4629 TCP_PERF_SEL_ARR_2D_XTHICK = 0x59,
4630 TCP_PERF_SEL_ARR_3D_THIN1 = 0x5a,
4631 TCP_PERF_SEL_ARR_3D_THICK = 0x5b,
4632 TCP_PERF_SEL_ARR_3D_XTHICK = 0x5c,
4633 TCP_PERF_SEL_DIM_1D = 0x5d,
4634 TCP_PERF_SEL_DIM_2D = 0x5e,
4635 TCP_PERF_SEL_DIM_3D = 0x5f,
4636 TCP_PERF_SEL_DIM_1D_ARRAY = 0x60,
4637 TCP_PERF_SEL_DIM_2D_ARRAY = 0x61,
4638 TCP_PERF_SEL_DIM_2D_MSAA = 0x62,
4639 TCP_PERF_SEL_DIM_2D_ARRAY_MSAA = 0x63,
4640 TCP_PERF_SEL_DIM_CUBE_ARRAY = 0x64,
4641 TCP_PERF_SEL_CP_TCP_INVALIDATE = 0x65,
4642 TCP_PERF_SEL_TA_TCP_STATE_READ = 0x66,
4643 TCP_PERF_SEL_TAGRAM0_REQ = 0x67,
4644 TCP_PERF_SEL_TAGRAM1_REQ = 0x68,
4645 TCP_PERF_SEL_TAGRAM2_REQ = 0x69,
4646 TCP_PERF_SEL_TAGRAM3_REQ = 0x6a,
4647 TCP_PERF_SEL_GATE_EN1 = 0x6b,
4648 TCP_PERF_SEL_GATE_EN2 = 0x6c,
4649 TCP_PERF_SEL_CORE_REG_SCLK_VLD = 0x6d,
4650 TCP_PERF_SEL_TCC_REQ = 0x6e,
4651 TCP_PERF_SEL_TCC_NON_READ_REQ = 0x6f,
4652 TCP_PERF_SEL_TCC_BYPASS_READ_REQ = 0x70,
4653 TCP_PERF_SEL_TCC_MISS_EVICT_READ_REQ = 0x71,
4654 TCP_PERF_SEL_TCC_VOLATILE_READ_REQ = 0x72,
4655 TCP_PERF_SEL_TCC_VOLATILE_BYPASS_READ_REQ = 0x73,
4656 TCP_PERF_SEL_TCC_VOLATILE_MISS_EVICT_READ_REQ = 0x74,
4657 TCP_PERF_SEL_TCC_BYPASS_WRITE_REQ = 0x75,
4658 TCP_PERF_SEL_TCC_MISS_EVICT_WRITE_REQ = 0x76,
4659 TCP_PERF_SEL_TCC_VOLATILE_BYPASS_WRITE_REQ = 0x77,
4660 TCP_PERF_SEL_TCC_VOLATILE_WRITE_REQ = 0x78,
4661 TCP_PERF_SEL_TCC_VOLATILE_MISS_EVICT_WRITE_REQ = 0x79,
4662 TCP_PERF_SEL_TCC_BYPASS_ATOMIC_REQ = 0x7a,
4663 TCP_PERF_SEL_TCC_ATOMIC_REQ = 0x7b,
4664 TCP_PERF_SEL_TCC_VOLATILE_ATOMIC_REQ = 0x7c,
4665 TCP_PERF_SEL_TCC_DATA_BUS_BUSY = 0x7d,
4666 TCP_PERF_SEL_TOTAL_ACCESSES = 0x7e,
4667 TCP_PERF_SEL_TOTAL_READ = 0x7f,
4668 TCP_PERF_SEL_TOTAL_HIT_LRU_READ = 0x80,
4669 TCP_PERF_SEL_TOTAL_HIT_EVICT_READ = 0x81,
4670 TCP_PERF_SEL_TOTAL_MISS_LRU_READ = 0x82,
4671 TCP_PERF_SEL_TOTAL_MISS_EVICT_READ = 0x83,
4672 TCP_PERF_SEL_TOTAL_NON_READ = 0x84,
4673 TCP_PERF_SEL_TOTAL_WRITE = 0x85,
4674 TCP_PERF_SEL_TOTAL_MISS_LRU_WRITE = 0x86,
4675 TCP_PERF_SEL_TOTAL_MISS_EVICT_WRITE = 0x87,
4676 TCP_PERF_SEL_TOTAL_WBINVL1_VOL = 0x88,
4677 TCP_PERF_SEL_TOTAL_WRITEBACK_INVALIDATES = 0x89,
4678 TCP_PERF_SEL_DISPLAY_MICROTILING = 0x8a,
4679 TCP_PERF_SEL_THIN_MICROTILING = 0x8b,
4680 TCP_PERF_SEL_DEPTH_MICROTILING = 0x8c,
4681 TCP_PERF_SEL_ARR_PRT_THIN1 = 0x8d,
4682 TCP_PERF_SEL_ARR_PRT_2D_THIN1 = 0x8e,
4683 TCP_PERF_SEL_ARR_PRT_3D_THIN1 = 0x8f,
4684 TCP_PERF_SEL_ARR_PRT_THICK = 0x90,
4685 TCP_PERF_SEL_ARR_PRT_2D_THICK = 0x91,
4686 TCP_PERF_SEL_ARR_PRT_3D_THICK = 0x92,
4687 TCP_PERF_SEL_CP_TCP_INVALIDATE_VOL = 0x93,
4688 TCP_PERF_SEL_SQ_TCP_INVALIDATE_VOL = 0x94,
4689 TCP_PERF_SEL_UNALIGNED = 0x95,
4690 TCP_PERF_SEL_ROTATED_MICROTILING = 0x96,
4691 TCP_PERF_SEL_THICK_MICROTILING = 0x97,
4692 TCP_PERF_SEL_ATC = 0x98,
4693 TCP_PERF_SEL_POWER_STALL = 0x99,
4694} TCP_PERFCOUNT_SELECT;
4695typedef enum TCP_CACHE_POLICIES {
4696 TCP_CACHE_POLICY_MISS_LRU = 0x0,
4697 TCP_CACHE_POLICY_MISS_EVICT = 0x1,
4698 TCP_CACHE_POLICY_HIT_LRU = 0x2,
4699 TCP_CACHE_POLICY_HIT_EVICT = 0x3,
4700} TCP_CACHE_POLICIES;
4701typedef enum TCP_CACHE_STORE_POLICIES {
4702 TCP_CACHE_STORE_POLICY_MISS_LRU = 0x0,
4703 TCP_CACHE_STORE_POLICY_MISS_EVICT = 0x1,
4704} TCP_CACHE_STORE_POLICIES;
4705typedef enum TCP_WATCH_MODES {
4706 TCP_WATCH_MODE_READ = 0x0,
4707 TCP_WATCH_MODE_NONREAD = 0x1,
4708 TCP_WATCH_MODE_ATOMIC = 0x2,
4709 TCP_WATCH_MODE_ALL = 0x3,
4710} TCP_WATCH_MODES;
4711typedef enum VGT_OUT_PRIM_TYPE {
4712 VGT_OUT_POINT = 0x0,
4713 VGT_OUT_LINE = 0x1,
4714 VGT_OUT_TRI = 0x2,
4715 VGT_OUT_RECT_V0 = 0x3,
4716 VGT_OUT_RECT_V1 = 0x4,
4717 VGT_OUT_RECT_V2 = 0x5,
4718 VGT_OUT_RECT_V3 = 0x6,
4719 VGT_OUT_RESERVED = 0x7,
4720 VGT_TE_QUAD = 0x8,
4721 VGT_TE_PRIM_INDEX_LINE = 0x9,
4722 VGT_TE_PRIM_INDEX_TRI = 0xa,
4723 VGT_TE_PRIM_INDEX_QUAD = 0xb,
4724 VGT_OUT_LINE_ADJ = 0xc,
4725 VGT_OUT_TRI_ADJ = 0xd,
4726 VGT_OUT_PATCH = 0xe,
4727} VGT_OUT_PRIM_TYPE;
4728typedef enum VGT_DI_PRIM_TYPE {
4729 DI_PT_NONE = 0x0,
4730 DI_PT_POINTLIST = 0x1,
4731 DI_PT_LINELIST = 0x2,
4732 DI_PT_LINESTRIP = 0x3,
4733 DI_PT_TRILIST = 0x4,
4734 DI_PT_TRIFAN = 0x5,
4735 DI_PT_TRISTRIP = 0x6,
4736 DI_PT_UNUSED_0 = 0x7,
4737 DI_PT_UNUSED_1 = 0x8,
4738 DI_PT_PATCH = 0x9,
4739 DI_PT_LINELIST_ADJ = 0xa,
4740 DI_PT_LINESTRIP_ADJ = 0xb,
4741 DI_PT_TRILIST_ADJ = 0xc,
4742 DI_PT_TRISTRIP_ADJ = 0xd,
4743 DI_PT_UNUSED_3 = 0xe,
4744 DI_PT_UNUSED_4 = 0xf,
4745 DI_PT_TRI_WITH_WFLAGS = 0x10,
4746 DI_PT_RECTLIST = 0x11,
4747 DI_PT_LINELOOP = 0x12,
4748 DI_PT_QUADLIST = 0x13,
4749 DI_PT_QUADSTRIP = 0x14,
4750 DI_PT_POLYGON = 0x15,
4751 DI_PT_2D_COPY_RECT_LIST_V0 = 0x16,
4752 DI_PT_2D_COPY_RECT_LIST_V1 = 0x17,
4753 DI_PT_2D_COPY_RECT_LIST_V2 = 0x18,
4754 DI_PT_2D_COPY_RECT_LIST_V3 = 0x19,
4755 DI_PT_2D_FILL_RECT_LIST = 0x1a,
4756 DI_PT_2D_LINE_STRIP = 0x1b,
4757 DI_PT_2D_TRI_STRIP = 0x1c,
4758} VGT_DI_PRIM_TYPE;
4759typedef enum VGT_DI_SOURCE_SELECT {
4760 DI_SRC_SEL_DMA = 0x0,
4761 DI_SRC_SEL_IMMEDIATE = 0x1,
4762 DI_SRC_SEL_AUTO_INDEX = 0x2,
4763 DI_SRC_SEL_RESERVED = 0x3,
4764} VGT_DI_SOURCE_SELECT;
4765typedef enum VGT_DI_MAJOR_MODE_SELECT {
4766 DI_MAJOR_MODE_0 = 0x0,
4767 DI_MAJOR_MODE_1 = 0x1,
4768} VGT_DI_MAJOR_MODE_SELECT;
4769typedef enum VGT_DI_INDEX_SIZE {
4770 DI_INDEX_SIZE_16_BIT = 0x0,
4771 DI_INDEX_SIZE_32_BIT = 0x1,
4772} VGT_DI_INDEX_SIZE;
4773typedef enum VGT_EVENT_TYPE {
4774 Reserved_0x00 = 0x0,
4775 SAMPLE_STREAMOUTSTATS1 = 0x1,
4776 SAMPLE_STREAMOUTSTATS2 = 0x2,
4777 SAMPLE_STREAMOUTSTATS3 = 0x3,
4778 CACHE_FLUSH_TS = 0x4,
4779 CONTEXT_DONE = 0x5,
4780 CACHE_FLUSH = 0x6,
4781 CS_PARTIAL_FLUSH = 0x7,
4782 VGT_STREAMOUT_SYNC = 0x8,
4783 Reserved_0x09 = 0x9,
4784 VGT_STREAMOUT_RESET = 0xa,
4785 END_OF_PIPE_INCR_DE = 0xb,
4786 END_OF_PIPE_IB_END = 0xc,
4787 RST_PIX_CNT = 0xd,
4788 Reserved_0x0E = 0xe,
4789 VS_PARTIAL_FLUSH = 0xf,
4790 PS_PARTIAL_FLUSH = 0x10,
4791 FLUSH_HS_OUTPUT = 0x11,
4792 FLUSH_LS_OUTPUT = 0x12,
4793 Reserved_0x13 = 0x13,
4794 CACHE_FLUSH_AND_INV_TS_EVENT = 0x14,
4795 ZPASS_DONE = 0x15,
4796 CACHE_FLUSH_AND_INV_EVENT = 0x16,
4797 PERFCOUNTER_START = 0x17,
4798 PERFCOUNTER_STOP = 0x18,
4799 PIPELINESTAT_START = 0x19,
4800 PIPELINESTAT_STOP = 0x1a,
4801 PERFCOUNTER_SAMPLE = 0x1b,
4802 FLUSH_ES_OUTPUT = 0x1c,
4803 FLUSH_GS_OUTPUT = 0x1d,
4804 SAMPLE_PIPELINESTAT = 0x1e,
4805 SO_VGTSTREAMOUT_FLUSH = 0x1f,
4806 SAMPLE_STREAMOUTSTATS = 0x20,
4807 RESET_VTX_CNT = 0x21,
4808 BLOCK_CONTEXT_DONE = 0x22,
4809 CS_CONTEXT_DONE = 0x23,
4810 VGT_FLUSH = 0x24,
4811 Reserved_0x25 = 0x25,
4812 SQ_NON_EVENT = 0x26,
4813 SC_SEND_DB_VPZ = 0x27,
4814 BOTTOM_OF_PIPE_TS = 0x28,
4815 FLUSH_SX_TS = 0x29,
4816 DB_CACHE_FLUSH_AND_INV = 0x2a,
4817 FLUSH_AND_INV_DB_DATA_TS = 0x2b,
4818 FLUSH_AND_INV_DB_META = 0x2c,
4819 FLUSH_AND_INV_CB_DATA_TS = 0x2d,
4820 FLUSH_AND_INV_CB_META = 0x2e,
4821 CS_DONE = 0x2f,
4822 PS_DONE = 0x30,
4823 FLUSH_AND_INV_CB_PIXEL_DATA = 0x31,
4824 SX_CB_RAT_ACK_REQUEST = 0x32,
4825 THREAD_TRACE_START = 0x33,
4826 THREAD_TRACE_STOP = 0x34,
4827 THREAD_TRACE_MARKER = 0x35,
4828 THREAD_TRACE_FLUSH = 0x36,
4829 THREAD_TRACE_FINISH = 0x37,
4830 PIXEL_PIPE_STAT_CONTROL = 0x38,
4831 PIXEL_PIPE_STAT_DUMP = 0x39,
4832 PIXEL_PIPE_STAT_RESET = 0x3a,
4833 CONTEXT_SUSPEND = 0x3b,
4834} VGT_EVENT_TYPE;
4835typedef enum VGT_DMA_SWAP_MODE {
4836 VGT_DMA_SWAP_NONE = 0x0,
4837 VGT_DMA_SWAP_16_BIT = 0x1,
4838 VGT_DMA_SWAP_32_BIT = 0x2,
4839 VGT_DMA_SWAP_WORD = 0x3,
4840} VGT_DMA_SWAP_MODE;
4841typedef enum VGT_INDEX_TYPE_MODE {
4842 VGT_INDEX_16 = 0x0,
4843 VGT_INDEX_32 = 0x1,
4844} VGT_INDEX_TYPE_MODE;
4845typedef enum VGT_DMA_BUF_TYPE {
4846 VGT_DMA_BUF_MEM = 0x0,
4847 VGT_DMA_BUF_RING = 0x1,
4848 VGT_DMA_BUF_SETUP = 0x2,
4849} VGT_DMA_BUF_TYPE;
4850typedef enum VGT_OUTPATH_SELECT {
4851 VGT_OUTPATH_VTX_REUSE = 0x0,
4852 VGT_OUTPATH_TESS_EN = 0x1,
4853 VGT_OUTPATH_PASSTHRU = 0x2,
4854 VGT_OUTPATH_GS_BLOCK = 0x3,
4855 VGT_OUTPATH_HS_BLOCK = 0x4,
4856} VGT_OUTPATH_SELECT;
4857typedef enum VGT_GRP_PRIM_TYPE {
4858 VGT_GRP_3D_POINT = 0x0,
4859 VGT_GRP_3D_LINE = 0x1,
4860 VGT_GRP_3D_TRI = 0x2,
4861 VGT_GRP_3D_RECT = 0x3,
4862 VGT_GRP_3D_QUAD = 0x4,
4863 VGT_GRP_2D_COPY_RECT_V0 = 0x5,
4864 VGT_GRP_2D_COPY_RECT_V1 = 0x6,
4865 VGT_GRP_2D_COPY_RECT_V2 = 0x7,
4866 VGT_GRP_2D_COPY_RECT_V3 = 0x8,
4867 VGT_GRP_2D_FILL_RECT = 0x9,
4868 VGT_GRP_2D_LINE = 0xa,
4869 VGT_GRP_2D_TRI = 0xb,
4870 VGT_GRP_PRIM_INDEX_LINE = 0xc,
4871 VGT_GRP_PRIM_INDEX_TRI = 0xd,
4872 VGT_GRP_PRIM_INDEX_QUAD = 0xe,
4873 VGT_GRP_3D_LINE_ADJ = 0xf,
4874 VGT_GRP_3D_TRI_ADJ = 0x10,
4875 VGT_GRP_3D_PATCH = 0x11,
4876} VGT_GRP_PRIM_TYPE;
4877typedef enum VGT_GRP_PRIM_ORDER {
4878 VGT_GRP_LIST = 0x0,
4879 VGT_GRP_STRIP = 0x1,
4880 VGT_GRP_FAN = 0x2,
4881 VGT_GRP_LOOP = 0x3,
4882 VGT_GRP_POLYGON = 0x4,
4883} VGT_GRP_PRIM_ORDER;
4884typedef enum VGT_GROUP_CONV_SEL {
4885 VGT_GRP_INDEX_16 = 0x0,
4886 VGT_GRP_INDEX_32 = 0x1,
4887 VGT_GRP_UINT_16 = 0x2,
4888 VGT_GRP_UINT_32 = 0x3,
4889 VGT_GRP_SINT_16 = 0x4,
4890 VGT_GRP_SINT_32 = 0x5,
4891 VGT_GRP_FLOAT_32 = 0x6,
4892 VGT_GRP_AUTO_PRIM = 0x7,
4893 VGT_GRP_FIX_1_23_TO_FLOAT = 0x8,
4894} VGT_GROUP_CONV_SEL;
4895typedef enum VGT_GS_MODE_TYPE {
4896 GS_OFF = 0x0,
4897 GS_SCENARIO_A = 0x1,
4898 GS_SCENARIO_B = 0x2,
4899 GS_SCENARIO_G = 0x3,
4900 GS_SCENARIO_C = 0x4,
4901 SPRITE_EN = 0x5,
4902} VGT_GS_MODE_TYPE;
4903typedef enum VGT_GS_CUT_MODE {
4904 GS_CUT_1024 = 0x0,
4905 GS_CUT_512 = 0x1,
4906 GS_CUT_256 = 0x2,
4907 GS_CUT_128 = 0x3,
4908} VGT_GS_CUT_MODE;
4909typedef enum VGT_GS_OUTPRIM_TYPE {
4910 POINTLIST = 0x0,
4911 LINESTRIP = 0x1,
4912 TRISTRIP = 0x2,
4913} VGT_GS_OUTPRIM_TYPE;
4914typedef enum VGT_CACHE_INVALID_MODE {
4915 VC_ONLY = 0x0,
4916 TC_ONLY = 0x1,
4917 VC_AND_TC = 0x2,
4918} VGT_CACHE_INVALID_MODE;
4919typedef enum VGT_TESS_TYPE {
4920 TESS_ISOLINE = 0x0,
4921 TESS_TRIANGLE = 0x1,
4922 TESS_QUAD = 0x2,
4923} VGT_TESS_TYPE;
4924typedef enum VGT_TESS_PARTITION {
4925 PART_INTEGER = 0x0,
4926 PART_POW2 = 0x1,
4927 PART_FRAC_ODD = 0x2,
4928 PART_FRAC_EVEN = 0x3,
4929} VGT_TESS_PARTITION;
4930typedef enum VGT_TESS_TOPOLOGY {
4931 OUTPUT_POINT = 0x0,
4932 OUTPUT_LINE = 0x1,
4933 OUTPUT_TRIANGLE_CW = 0x2,
4934 OUTPUT_TRIANGLE_CCW = 0x3,
4935} VGT_TESS_TOPOLOGY;
4936typedef enum VGT_RDREQ_POLICY {
4937 VGT_POLICY_LRU = 0x0,
4938 VGT_POLICY_STREAM = 0x1,
4939 VGT_POLICY_BYPASS = 0x2,
4940 VGT_POLICY_RESERVED = 0x3,
4941} VGT_RDREQ_POLICY;
4942typedef enum VGT_STAGES_LS_EN {
4943 LS_STAGE_OFF = 0x0,
4944 LS_STAGE_ON = 0x1,
4945 CS_STAGE_ON = 0x2,
4946 RESERVED_LS = 0x3,
4947} VGT_STAGES_LS_EN;
4948typedef enum VGT_STAGES_HS_EN {
4949 HS_STAGE_OFF = 0x0,
4950 HS_STAGE_ON = 0x1,
4951} VGT_STAGES_HS_EN;
4952typedef enum VGT_STAGES_ES_EN {
4953 ES_STAGE_OFF = 0x0,
4954 ES_STAGE_DS = 0x1,
4955 ES_STAGE_REAL = 0x2,
4956 RESERVED_ES = 0x3,
4957} VGT_STAGES_ES_EN;
4958typedef enum VGT_STAGES_GS_EN {
4959 GS_STAGE_OFF = 0x0,
4960 GS_STAGE_ON = 0x1,
4961} VGT_STAGES_GS_EN;
4962typedef enum VGT_STAGES_VS_EN {
4963 VS_STAGE_REAL = 0x0,
4964 VS_STAGE_DS = 0x1,
4965 VS_STAGE_COPY_SHADER = 0x2,
4966 RESERVED_VS = 0x3,
4967} VGT_STAGES_VS_EN;
4968typedef enum VGT_PERFCOUNT_SELECT {
4969 vgt_perf_VGT_SPI_ESTHREAD_EVENT_WINDOW_ACTIVE = 0x0,
4970 vgt_perf_VGT_SPI_ESVERT_VALID = 0x1,
4971 vgt_perf_VGT_SPI_ESVERT_EOV = 0x2,
4972 vgt_perf_VGT_SPI_ESVERT_STALLED = 0x3,
4973 vgt_perf_VGT_SPI_ESVERT_STARVED_BUSY = 0x4,
4974 vgt_perf_VGT_SPI_ESVERT_STARVED_IDLE = 0x5,
4975 vgt_perf_VGT_SPI_ESVERT_STATIC = 0x6,
4976 vgt_perf_VGT_SPI_ESTHREAD_IS_EVENT = 0x7,
4977 vgt_perf_VGT_SPI_ESTHREAD_SEND = 0x8,
4978 vgt_perf_VGT_SPI_GSPRIM_VALID = 0x9,
4979 vgt_perf_VGT_SPI_GSPRIM_EOV = 0xa,
4980 vgt_perf_VGT_SPI_GSPRIM_CONT = 0xb,
4981 vgt_perf_VGT_SPI_GSPRIM_STALLED = 0xc,
4982 vgt_perf_VGT_SPI_GSPRIM_STARVED_BUSY = 0xd,
4983 vgt_perf_VGT_SPI_GSPRIM_STARVED_IDLE = 0xe,
4984 vgt_perf_VGT_SPI_GSPRIM_STATIC = 0xf,
4985 vgt_perf_VGT_SPI_GSTHREAD_EVENT_WINDOW_ACTIVE = 0x10,
4986 vgt_perf_VGT_SPI_GSTHREAD_IS_EVENT = 0x11,
4987 vgt_perf_VGT_SPI_GSTHREAD_SEND = 0x12,
4988 vgt_perf_VGT_SPI_VSTHREAD_EVENT_WINDOW_ACTIVE = 0x13,
4989 vgt_perf_VGT_SPI_VSVERT_SEND = 0x14,
4990 vgt_perf_VGT_SPI_VSVERT_EOV = 0x15,
4991 vgt_perf_VGT_SPI_VSVERT_STALLED = 0x16,
4992 vgt_perf_VGT_SPI_VSVERT_STARVED_BUSY = 0x17,
4993 vgt_perf_VGT_SPI_VSVERT_STARVED_IDLE = 0x18,
4994 vgt_perf_VGT_SPI_VSVERT_STATIC = 0x19,
4995 vgt_perf_VGT_SPI_VSTHREAD_IS_EVENT = 0x1a,
4996 vgt_perf_VGT_SPI_VSTHREAD_SEND = 0x1b,
4997 vgt_perf_VGT_PA_EVENT_WINDOW_ACTIVE = 0x1c,
4998 vgt_perf_VGT_PA_CLIPV_SEND = 0x1d,
4999 vgt_perf_VGT_PA_CLIPV_FIRSTVERT = 0x1e,
5000 vgt_perf_VGT_PA_CLIPV_STALLED = 0x1f,
5001 vgt_perf_VGT_PA_CLIPV_STARVED_BUSY = 0x20,
5002 vgt_perf_VGT_PA_CLIPV_STARVED_IDLE = 0x21,
5003 vgt_perf_VGT_PA_CLIPV_STATIC = 0x22,
5004 vgt_perf_VGT_PA_CLIPP_SEND = 0x23,
5005 vgt_perf_VGT_PA_CLIPP_EOP = 0x24,
5006 vgt_perf_VGT_PA_CLIPP_IS_EVENT = 0x25,
5007 vgt_perf_VGT_PA_CLIPP_NULL_PRIM = 0x26,
5008 vgt_perf_VGT_PA_CLIPP_NEW_VTX_VECT = 0x27,
5009 vgt_perf_VGT_PA_CLIPP_STALLED = 0x28,
5010 vgt_perf_VGT_PA_CLIPP_STARVED_BUSY = 0x29,
5011 vgt_perf_VGT_PA_CLIPP_STARVED_IDLE = 0x2a,
5012 vgt_perf_VGT_PA_CLIPP_STATIC = 0x2b,
5013 vgt_perf_VGT_PA_CLIPS_SEND = 0x2c,
5014 vgt_perf_VGT_PA_CLIPS_STALLED = 0x2d,
5015 vgt_perf_VGT_PA_CLIPS_STARVED_BUSY = 0x2e,
5016 vgt_perf_VGT_PA_CLIPS_STARVED_IDLE = 0x2f,
5017 vgt_perf_VGT_PA_CLIPS_STATIC = 0x30,
5018 vgt_perf_vsvert_ds_send = 0x31,
5019 vgt_perf_vsvert_api_send = 0x32,
5020 vgt_perf_hs_tif_stall = 0x33,
5021 vgt_perf_hs_input_stall = 0x34,
5022 vgt_perf_hs_interface_stall = 0x35,
5023 vgt_perf_hs_tfm_stall = 0x36,
5024 vgt_perf_te11_starved = 0x37,
5025 vgt_perf_gs_event_stall = 0x38,
5026 vgt_perf_vgt_pa_clipp_send_not_event = 0x39,
5027 vgt_perf_vgt_pa_clipp_valid_prim = 0x3a,
5028 vgt_perf_reused_es_indices = 0x3b,
5029 vgt_perf_vs_cache_hits = 0x3c,
5030 vgt_perf_gs_cache_hits = 0x3d,
5031 vgt_perf_ds_cache_hits = 0x3e,
5032 vgt_perf_total_cache_hits = 0x3f,
5033 vgt_perf_vgt_busy = 0x40,
5034 vgt_perf_vgt_gs_busy = 0x41,
5035 vgt_perf_esvert_stalled_es_tbl = 0x42,
5036 vgt_perf_esvert_stalled_gs_tbl = 0x43,
5037 vgt_perf_esvert_stalled_gs_event = 0x44,
5038 vgt_perf_esvert_stalled_gsprim = 0x45,
5039 vgt_perf_gsprim_stalled_es_tbl = 0x46,
5040 vgt_perf_gsprim_stalled_gs_tbl = 0x47,
5041 vgt_perf_gsprim_stalled_gs_event = 0x48,
5042 vgt_perf_gsprim_stalled_esvert = 0x49,
5043 vgt_perf_esthread_stalled_es_rb_full = 0x4a,
5044 vgt_perf_esthread_stalled_spi_bp = 0x4b,
5045 vgt_perf_counters_avail_stalled = 0x4c,
5046 vgt_perf_gs_rb_space_avail_stalled = 0x4d,
5047 vgt_perf_gs_issue_rtr_stalled = 0x4e,
5048 vgt_perf_gsthread_stalled = 0x4f,
5049 vgt_perf_strmout_stalled = 0x50,
5050 vgt_perf_wait_for_es_done_stalled = 0x51,
5051 vgt_perf_cm_stalled_by_gog = 0x52,
5052 vgt_perf_cm_reading_stalled = 0x53,
5053 vgt_perf_cm_stalled_by_gsfetch_done = 0x54,
5054 vgt_perf_gog_vs_tbl_stalled = 0x55,
5055 vgt_perf_gog_out_indx_stalled = 0x56,
5056 vgt_perf_gog_out_prim_stalled = 0x57,
5057 vgt_perf_waveid_stalled = 0x58,
5058 vgt_perf_gog_busy = 0x59,
5059 vgt_perf_reused_vs_indices = 0x5a,
5060 vgt_perf_sclk_reg_vld_event = 0x5b,
5061 vgt_perf_RESERVED0 = 0x5c,
5062 vgt_perf_sclk_core_vld_event = 0x5d,
5063 vgt_perf_RESERVED1 = 0x5e,
5064 vgt_perf_sclk_gs_vld_event = 0x5f,
5065 vgt_perf_VGT_SPI_LSVERT_VALID = 0x60,
5066 vgt_perf_VGT_SPI_LSVERT_EOV = 0x61,
5067 vgt_perf_VGT_SPI_LSVERT_STALLED = 0x62,
5068 vgt_perf_VGT_SPI_LSVERT_STARVED_BUSY = 0x63,
5069 vgt_perf_VGT_SPI_LSVERT_STARVED_IDLE = 0x64,
5070 vgt_perf_VGT_SPI_LSVERT_STATIC = 0x65,
5071 vgt_perf_VGT_SPI_LSWAVE_EVENT_WINDOW_ACTIVE = 0x66,
5072 vgt_perf_VGT_SPI_LSWAVE_IS_EVENT = 0x67,
5073 vgt_perf_VGT_SPI_LSWAVE_SEND = 0x68,
5074 vgt_perf_VGT_SPI_HSVERT_VALID = 0x69,
5075 vgt_perf_VGT_SPI_HSVERT_EOV = 0x6a,
5076 vgt_perf_VGT_SPI_HSVERT_STALLED = 0x6b,
5077 vgt_perf_VGT_SPI_HSVERT_STARVED_BUSY = 0x6c,
5078 vgt_perf_VGT_SPI_HSVERT_STARVED_IDLE = 0x6d,
5079 vgt_perf_VGT_SPI_HSVERT_STATIC = 0x6e,
5080 vgt_perf_VGT_SPI_HSWAVE_EVENT_WINDOW_ACTIVE = 0x6f,
5081 vgt_perf_VGT_SPI_HSWAVE_IS_EVENT = 0x70,
5082 vgt_perf_VGT_SPI_HSWAVE_SEND = 0x71,
5083 vgt_perf_ds_prims = 0x72,
5084 vgt_perf_null_tess_patches = 0x73,
5085 vgt_perf_ls_thread_groups = 0x74,
5086 vgt_perf_hs_thread_groups = 0x75,
5087 vgt_perf_es_thread_groups = 0x76,
5088 vgt_perf_vs_thread_groups = 0x77,
5089 vgt_perf_ls_done_latency = 0x78,
5090 vgt_perf_hs_done_latency = 0x79,
5091 vgt_perf_es_done_latency = 0x7a,
5092 vgt_perf_gs_done_latency = 0x7b,
5093 vgt_perf_vgt_hs_busy = 0x7c,
5094 vgt_perf_vgt_te11_busy = 0x7d,
5095 vgt_perf_ls_flush = 0x7e,
5096 vgt_perf_hs_flush = 0x7f,
5097 vgt_perf_es_flush = 0x80,
5098 vgt_perf_gs_flush = 0x81,
5099 vgt_perf_ls_done = 0x82,
5100 vgt_perf_hs_done = 0x83,
5101 vgt_perf_es_done = 0x84,
5102 vgt_perf_gs_done = 0x85,
5103 vgt_perf_vsfetch_done = 0x86,
5104 vgt_perf_RESERVED2 = 0x87,
5105 vgt_perf_es_ring_high_water_mark = 0x88,
5106 vgt_perf_gs_ring_high_water_mark = 0x89,
5107 vgt_perf_vs_table_high_water_mark = 0x8a,
5108 vgt_perf_hs_tgs_active_high_water_mark = 0x8b,
5109} VGT_PERFCOUNT_SELECT;
5110typedef enum IA_PERFCOUNT_SELECT {
5111 ia_perf_GRP_INPUT_EVENT_WINDOW_ACTIVE = 0x0,
5112 ia_perf_MC_LAT_BIN_0 = 0x1,
5113 ia_perf_MC_LAT_BIN_1 = 0x2,
5114 ia_perf_MC_LAT_BIN_2 = 0x3,
5115 ia_perf_MC_LAT_BIN_3 = 0x4,
5116 ia_perf_MC_LAT_BIN_4 = 0x5,
5117 ia_perf_MC_LAT_BIN_5 = 0x6,
5118 ia_perf_MC_LAT_BIN_6 = 0x7,
5119 ia_perf_MC_LAT_BIN_7 = 0x8,
5120 ia_perf_ia_busy = 0x9,
5121 ia_perf_ia_sclk_reg_vld_event = 0xa,
5122 ia_perf_RESERVED0 = 0xb,
5123 ia_perf_ia_sclk_core_vld_event = 0xc,
5124 ia_perf_RESERVED1 = 0xd,
5125 ia_perf_ia_dma_return = 0xe,
5126 ia_perf_shift_starved_pipe1_event = 0xf,
5127 ia_perf_shift_starved_pipe0_event = 0x10,
5128 ia_perf_ia_stalled = 0x11,
5129} IA_PERFCOUNT_SELECT;
5130typedef enum WD_PERFCOUNT_SELECT {
5131 wd_perf_RBIU_FIFOS_EVENT_WINDOW_ACTIVE = 0x0,
5132 wd_perf_RBIU_DR_FIFO_STARVED = 0x1,
5133 wd_perf_RBIU_DR_FIFO_STALLED = 0x2,
5134 wd_perf_RBIU_DI_FIFO_STARVED = 0x3,
5135 wd_perf_RBIU_DI_FIFO_STALLED = 0x4,
5136 wd_perf_wd_busy = 0x5,
5137 wd_perf_wd_sclk_reg_vld_event = 0x6,
5138 wd_perf_wd_sclk_input_vld_event = 0x7,
5139 wd_perf_wd_sclk_core_vld_event = 0x8,
5140 wd_perf_wd_stalled = 0x9,
5141} WD_PERFCOUNT_SELECT;
5142typedef enum WD_IA_DRAW_TYPE {
5143 WD_IA_DRAW_TYPE_DI_MM0 = 0x0,
5144 WD_IA_DRAW_TYPE_DI_MM1 = 0x1,
5145 WD_IA_DRAW_TYPE_EVENT_INIT = 0x2,
5146 WD_IA_DRAW_TYPE_EVENT_ADDR = 0x3,
5147 WD_IA_DRAW_TYPE_MIN_INDX = 0x4,
5148 WD_IA_DRAW_TYPE_MAX_INDX = 0x5,
5149 WD_IA_DRAW_TYPE_INDX_OFF = 0x6,
5150 WD_IA_DRAW_TYPE_IMM_DATA = 0x7,
5151} WD_IA_DRAW_TYPE;
5152#define GSTHREADID_SIZE 0x2
5153typedef enum SurfaceEndian {
5154 ENDIAN_NONE = 0x0,
5155 ENDIAN_8IN16 = 0x1,
5156 ENDIAN_8IN32 = 0x2,
5157 ENDIAN_8IN64 = 0x3,
5158} SurfaceEndian;
5159typedef enum ArrayMode {
5160 ARRAY_LINEAR_GENERAL = 0x0,
5161 ARRAY_LINEAR_ALIGNED = 0x1,
5162 ARRAY_1D_TILED_THIN1 = 0x2,
5163 ARRAY_1D_TILED_THICK = 0x3,
5164 ARRAY_2D_TILED_THIN1 = 0x4,
5165 ARRAY_PRT_TILED_THIN1 = 0x5,
5166 ARRAY_PRT_2D_TILED_THIN1 = 0x6,
5167 ARRAY_2D_TILED_THICK = 0x7,
5168 ARRAY_2D_TILED_XTHICK = 0x8,
5169 ARRAY_PRT_TILED_THICK = 0x9,
5170 ARRAY_PRT_2D_TILED_THICK = 0xa,
5171 ARRAY_PRT_3D_TILED_THIN1 = 0xb,
5172 ARRAY_3D_TILED_THIN1 = 0xc,
5173 ARRAY_3D_TILED_THICK = 0xd,
5174 ARRAY_3D_TILED_XTHICK = 0xe,
5175 ARRAY_PRT_3D_TILED_THICK = 0xf,
5176} ArrayMode;
5177typedef enum PipeTiling {
5178 CONFIG_1_PIPE = 0x0,
5179 CONFIG_2_PIPE = 0x1,
5180 CONFIG_4_PIPE = 0x2,
5181 CONFIG_8_PIPE = 0x3,
5182} PipeTiling;
5183typedef enum BankTiling {
5184 CONFIG_4_BANK = 0x0,
5185 CONFIG_8_BANK = 0x1,
5186} BankTiling;
5187typedef enum GroupInterleave {
5188 CONFIG_256B_GROUP = 0x0,
5189 CONFIG_512B_GROUP = 0x1,
5190} GroupInterleave;
5191typedef enum RowTiling {
5192 CONFIG_1KB_ROW = 0x0,
5193 CONFIG_2KB_ROW = 0x1,
5194 CONFIG_4KB_ROW = 0x2,
5195 CONFIG_8KB_ROW = 0x3,
5196 CONFIG_1KB_ROW_OPT = 0x4,
5197 CONFIG_2KB_ROW_OPT = 0x5,
5198 CONFIG_4KB_ROW_OPT = 0x6,
5199 CONFIG_8KB_ROW_OPT = 0x7,
5200} RowTiling;
5201typedef enum BankSwapBytes {
5202 CONFIG_128B_SWAPS = 0x0,
5203 CONFIG_256B_SWAPS = 0x1,
5204 CONFIG_512B_SWAPS = 0x2,
5205 CONFIG_1KB_SWAPS = 0x3,
5206} BankSwapBytes;
5207typedef enum SampleSplitBytes {
5208 CONFIG_1KB_SPLIT = 0x0,
5209 CONFIG_2KB_SPLIT = 0x1,
5210 CONFIG_4KB_SPLIT = 0x2,
5211 CONFIG_8KB_SPLIT = 0x3,
5212} SampleSplitBytes;
5213typedef enum NumPipes {
5214 ADDR_CONFIG_1_PIPE = 0x0,
5215 ADDR_CONFIG_2_PIPE = 0x1,
5216 ADDR_CONFIG_4_PIPE = 0x2,
5217 ADDR_CONFIG_8_PIPE = 0x3,
5218 ADDR_CONFIG_16_PIPE = 0x4,
5219} NumPipes;
5220typedef enum PipeInterleaveSize {
5221 ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x0,
5222 ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x1,
5223} PipeInterleaveSize;
5224typedef enum BankInterleaveSize {
5225 ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x0,
5226 ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x1,
5227 ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x2,
5228 ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x3,
5229} BankInterleaveSize;
5230typedef enum NumShaderEngines {
5231 ADDR_CONFIG_1_SHADER_ENGINE = 0x0,
5232 ADDR_CONFIG_2_SHADER_ENGINE = 0x1,
5233} NumShaderEngines;
5234typedef enum ShaderEngineTileSize {
5235 ADDR_CONFIG_SE_TILE_16 = 0x0,
5236 ADDR_CONFIG_SE_TILE_32 = 0x1,
5237} ShaderEngineTileSize;
5238typedef enum NumGPUs {
5239 ADDR_CONFIG_1_GPU = 0x0,
5240 ADDR_CONFIG_2_GPU = 0x1,
5241 ADDR_CONFIG_4_GPU = 0x2,
5242} NumGPUs;
5243typedef enum MultiGPUTileSize {
5244 ADDR_CONFIG_GPU_TILE_16 = 0x0,
5245 ADDR_CONFIG_GPU_TILE_32 = 0x1,
5246 ADDR_CONFIG_GPU_TILE_64 = 0x2,
5247 ADDR_CONFIG_GPU_TILE_128 = 0x3,
5248} MultiGPUTileSize;
5249typedef enum RowSize {
5250 ADDR_CONFIG_1KB_ROW = 0x0,
5251 ADDR_CONFIG_2KB_ROW = 0x1,
5252 ADDR_CONFIG_4KB_ROW = 0x2,
5253} RowSize;
5254typedef enum NumLowerPipes {
5255 ADDR_CONFIG_1_LOWER_PIPES = 0x0,
5256 ADDR_CONFIG_2_LOWER_PIPES = 0x1,
5257} NumLowerPipes;
5258typedef enum DebugBlockId {
5259 DBG_CLIENT_BLKID_RESERVED = 0x0,
5260 DBG_CLIENT_BLKID_dbg = 0x1,
5261 DBG_CLIENT_BLKID_dco0 = 0x2,
5262 DBG_CLIENT_BLKID_wd = 0x3,
5263 DBG_CLIENT_BLKID_vmc = 0x4,
5264 DBG_CLIENT_BLKID_scf2 = 0x5,
5265 DBG_CLIENT_BLKID_spim3 = 0x6,
5266 DBG_CLIENT_BLKID_cb3 = 0x7,
5267 DBG_CLIENT_BLKID_sx0 = 0x8,
5268 DBG_CLIENT_BLKID_cb2 = 0x9,
5269 DBG_CLIENT_BLKID_bci1 = 0xa,
5270 DBG_CLIENT_BLKID_xdma = 0xb,
5271 DBG_CLIENT_BLKID_bci0 = 0xc,
5272 DBG_CLIENT_BLKID_spim0 = 0xd,
5273 DBG_CLIENT_BLKID_mcd0 = 0xe,
5274 DBG_CLIENT_BLKID_mcc0 = 0xf,
5275 DBG_CLIENT_BLKID_cb0 = 0x10,
5276 DBG_CLIENT_BLKID_cb1 = 0x11,
5277 DBG_CLIENT_BLKID_cpc_0 = 0x12,
5278 DBG_CLIENT_BLKID_cpc_1 = 0x13,
5279 DBG_CLIENT_BLKID_cpf = 0x14,
5280 DBG_CLIENT_BLKID_rlc = 0x15,
5281 DBG_CLIENT_BLKID_grbm = 0x16,
5282 DBG_CLIENT_BLKID_bif = 0x17,
5283 DBG_CLIENT_BLKID_scf1 = 0x18,
5284 DBG_CLIENT_BLKID_sam = 0x19,
5285 DBG_CLIENT_BLKID_mcd4 = 0x1a,
5286 DBG_CLIENT_BLKID_mcc4 = 0x1b,
5287 DBG_CLIENT_BLKID_gmcon = 0x1c,
5288 DBG_CLIENT_BLKID_mcb = 0x1d,
5289 DBG_CLIENT_BLKID_vgt0 = 0x1e,
5290 DBG_CLIENT_BLKID_pc0 = 0x1f,
5291 DBG_CLIENT_BLKID_spim1 = 0x20,
5292 DBG_CLIENT_BLKID_bci2 = 0x21,
5293 DBG_CLIENT_BLKID_mcd6 = 0x22,
5294 DBG_CLIENT_BLKID_mcc6 = 0x23,
5295 DBG_CLIENT_BLKID_mcd3 = 0x24,
5296 DBG_CLIENT_BLKID_mcc3 = 0x25,
5297 DBG_CLIENT_BLKID_uvdm_0 = 0x26,
5298 DBG_CLIENT_BLKID_uvdm_1 = 0x27,
5299 DBG_CLIENT_BLKID_uvdm_2 = 0x28,
5300 DBG_CLIENT_BLKID_uvdm_3 = 0x29,
5301 DBG_CLIENT_BLKID_spim2 = 0x2a,
5302 DBG_CLIENT_BLKID_ds = 0x2b,
5303 DBG_CLIENT_BLKID_srbm = 0x2c,
5304 DBG_CLIENT_BLKID_ih = 0x2d,
5305 DBG_CLIENT_BLKID_sem = 0x2e,
5306 DBG_CLIENT_BLKID_sdma_0 = 0x2f,
5307 DBG_CLIENT_BLKID_sdma_1 = 0x30,
5308 DBG_CLIENT_BLKID_hdp = 0x31,
5309 DBG_CLIENT_BLKID_acp_0 = 0x32,
5310 DBG_CLIENT_BLKID_acp_1 = 0x33,
5311 DBG_CLIENT_BLKID_vceb_0 = 0x34,
5312 DBG_CLIENT_BLKID_vceb_1 = 0x35,
5313 DBG_CLIENT_BLKID_vceb_2 = 0x36,
5314 DBG_CLIENT_BLKID_mcd2 = 0x37,
5315 DBG_CLIENT_BLKID_mcc2 = 0x38,
5316 DBG_CLIENT_BLKID_scf3 = 0x39,
5317 DBG_CLIENT_BLKID_bci3 = 0x3a,
5318 DBG_CLIENT_BLKID_mcd5 = 0x3b,
5319 DBG_CLIENT_BLKID_mcc5 = 0x3c,
5320 DBG_CLIENT_BLKID_vgt2 = 0x3d,
5321 DBG_CLIENT_BLKID_pc2 = 0x3e,
5322 DBG_CLIENT_BLKID_smu_0 = 0x3f,
5323 DBG_CLIENT_BLKID_smu_1 = 0x40,
5324 DBG_CLIENT_BLKID_smu_2 = 0x41,
5325 DBG_CLIENT_BLKID_vcea_0 = 0x42,
5326 DBG_CLIENT_BLKID_vcea_1 = 0x43,
5327 DBG_CLIENT_BLKID_vcea_2 = 0x44,
5328 DBG_CLIENT_BLKID_vcea_3 = 0x45,
5329 DBG_CLIENT_BLKID_vcea_4 = 0x46,
5330 DBG_CLIENT_BLKID_vcea_5 = 0x47,
5331 DBG_CLIENT_BLKID_vcea_6 = 0x48,
5332 DBG_CLIENT_BLKID_scf0 = 0x49,
5333 DBG_CLIENT_BLKID_vgt1 = 0x4a,
5334 DBG_CLIENT_BLKID_pc1 = 0x4b,
5335 DBG_CLIENT_BLKID_gdc_0 = 0x4c,
5336 DBG_CLIENT_BLKID_gdc_1 = 0x4d,
5337 DBG_CLIENT_BLKID_gdc_2 = 0x4e,
5338 DBG_CLIENT_BLKID_gdc_3 = 0x4f,
5339 DBG_CLIENT_BLKID_gdc_4 = 0x50,
5340 DBG_CLIENT_BLKID_gdc_5 = 0x51,
5341 DBG_CLIENT_BLKID_gdc_6 = 0x52,
5342 DBG_CLIENT_BLKID_gdc_7 = 0x53,
5343 DBG_CLIENT_BLKID_gdc_8 = 0x54,
5344 DBG_CLIENT_BLKID_gdc_9 = 0x55,
5345 DBG_CLIENT_BLKID_gdc_10 = 0x56,
5346 DBG_CLIENT_BLKID_gdc_11 = 0x57,
5347 DBG_CLIENT_BLKID_gdc_12 = 0x58,
5348 DBG_CLIENT_BLKID_gdc_13 = 0x59,
5349 DBG_CLIENT_BLKID_gdc_14 = 0x5a,
5350 DBG_CLIENT_BLKID_gdc_15 = 0x5b,
5351 DBG_CLIENT_BLKID_gdc_16 = 0x5c,
5352 DBG_CLIENT_BLKID_gdc_17 = 0x5d,
5353 DBG_CLIENT_BLKID_gdc_18 = 0x5e,
5354 DBG_CLIENT_BLKID_gdc_19 = 0x5f,
5355 DBG_CLIENT_BLKID_gdc_20 = 0x60,
5356 DBG_CLIENT_BLKID_gdc_21 = 0x61,
5357 DBG_CLIENT_BLKID_gdc_22 = 0x62,
5358 DBG_CLIENT_BLKID_vgt3 = 0x63,
5359 DBG_CLIENT_BLKID_pc3 = 0x64,
5360 DBG_CLIENT_BLKID_uvdu_0 = 0x65,
5361 DBG_CLIENT_BLKID_uvdu_1 = 0x66,
5362 DBG_CLIENT_BLKID_uvdu_2 = 0x67,
5363 DBG_CLIENT_BLKID_uvdu_3 = 0x68,
5364 DBG_CLIENT_BLKID_uvdu_4 = 0x69,
5365 DBG_CLIENT_BLKID_uvdu_5 = 0x6a,
5366 DBG_CLIENT_BLKID_uvdu_6 = 0x6b,
5367 DBG_CLIENT_BLKID_mcd7 = 0x6c,
5368 DBG_CLIENT_BLKID_mcc7 = 0x6d,
5369 DBG_CLIENT_BLKID_cpg_0 = 0x6e,
5370 DBG_CLIENT_BLKID_cpg_1 = 0x6f,
5371 DBG_CLIENT_BLKID_gck = 0x70,
5372 DBG_CLIENT_BLKID_mcd1 = 0x71,
5373 DBG_CLIENT_BLKID_mcc1 = 0x72,
5374 DBG_CLIENT_BLKID_cb101 = 0x73,
5375 DBG_CLIENT_BLKID_cb103 = 0x74,
5376 DBG_CLIENT_BLKID_sx10 = 0x75,
5377 DBG_CLIENT_BLKID_cb102 = 0x76,
5378 DBG_CLIENT_BLKID_cb002 = 0x77,
5379 DBG_CLIENT_BLKID_cb100 = 0x78,
5380 DBG_CLIENT_BLKID_cb000 = 0x79,
5381 DBG_CLIENT_BLKID_pa00 = 0x7a,
5382 DBG_CLIENT_BLKID_pa10 = 0x7b,
5383 DBG_CLIENT_BLKID_ia0 = 0x7c,
5384 DBG_CLIENT_BLKID_ia1 = 0x7d,
5385 DBG_CLIENT_BLKID_tmonw00 = 0x7e,
5386 DBG_CLIENT_BLKID_cb001 = 0x7f,
5387 DBG_CLIENT_BLKID_cb003 = 0x80,
5388 DBG_CLIENT_BLKID_sx00 = 0x81,
5389 DBG_CLIENT_BLKID_sx20 = 0x82,
5390 DBG_CLIENT_BLKID_cb203 = 0x83,
5391 DBG_CLIENT_BLKID_cb201 = 0x84,
5392 DBG_CLIENT_BLKID_cb302 = 0x85,
5393 DBG_CLIENT_BLKID_cb202 = 0x86,
5394 DBG_CLIENT_BLKID_cb300 = 0x87,
5395 DBG_CLIENT_BLKID_cb200 = 0x88,
5396 DBG_CLIENT_BLKID_pa01 = 0x89,
5397 DBG_CLIENT_BLKID_pa11 = 0x8a,
5398 DBG_CLIENT_BLKID_sx30 = 0x8b,
5399 DBG_CLIENT_BLKID_cb303 = 0x8c,
5400 DBG_CLIENT_BLKID_cb301 = 0x8d,
5401 DBG_CLIENT_BLKID_dco = 0x8e,
5402 DBG_CLIENT_BLKID_scb0 = 0x8f,
5403 DBG_CLIENT_BLKID_scb1 = 0x90,
5404 DBG_CLIENT_BLKID_scb2 = 0x91,
5405 DBG_CLIENT_BLKID_scb3 = 0x92,
5406 DBG_CLIENT_BLKID_tmonw01 = 0x93,
5407 DBG_CLIENT_BLKID_RESERVED_LAST = 0x94,
5408} DebugBlockId;
5409typedef enum DebugBlockId_OLD {
5410 DBG_BLOCK_ID_RESERVED = 0x0,
5411 DBG_BLOCK_ID_DBG = 0x1,
5412 DBG_BLOCK_ID_VMC = 0x2,
5413 DBG_BLOCK_ID_PDMA = 0x3,
5414 DBG_BLOCK_ID_CG = 0x4,
5415 DBG_BLOCK_ID_SRBM = 0x5,
5416 DBG_BLOCK_ID_GRBM = 0x6,
5417 DBG_BLOCK_ID_RLC = 0x7,
5418 DBG_BLOCK_ID_CSC = 0x8,
5419 DBG_BLOCK_ID_SEM = 0x9,
5420 DBG_BLOCK_ID_IH = 0xa,
5421 DBG_BLOCK_ID_SC = 0xb,
5422 DBG_BLOCK_ID_SQ = 0xc,
5423 DBG_BLOCK_ID_AVP = 0xd,
5424 DBG_BLOCK_ID_GMCON = 0xe,
5425 DBG_BLOCK_ID_SMU = 0xf,
5426 DBG_BLOCK_ID_DMA0 = 0x10,
5427 DBG_BLOCK_ID_DMA1 = 0x11,
5428 DBG_BLOCK_ID_SPIM = 0x12,
5429 DBG_BLOCK_ID_GDS = 0x13,
5430 DBG_BLOCK_ID_SPIS = 0x14,
5431 DBG_BLOCK_ID_UNUSED0 = 0x15,
5432 DBG_BLOCK_ID_PA0 = 0x16,
5433 DBG_BLOCK_ID_PA1 = 0x17,
5434 DBG_BLOCK_ID_CP0 = 0x18,
5435 DBG_BLOCK_ID_CP1 = 0x19,
5436 DBG_BLOCK_ID_CP2 = 0x1a,
5437 DBG_BLOCK_ID_UNUSED1 = 0x1b,
5438 DBG_BLOCK_ID_UVDU = 0x1c,
5439 DBG_BLOCK_ID_UVDM = 0x1d,
5440 DBG_BLOCK_ID_VCE = 0x1e,
5441 DBG_BLOCK_ID_UNUSED2 = 0x1f,
5442 DBG_BLOCK_ID_VGT0 = 0x20,
5443 DBG_BLOCK_ID_VGT1 = 0x21,
5444 DBG_BLOCK_ID_IA = 0x22,
5445 DBG_BLOCK_ID_UNUSED3 = 0x23,
5446 DBG_BLOCK_ID_SCT0 = 0x24,
5447 DBG_BLOCK_ID_SCT1 = 0x25,
5448 DBG_BLOCK_ID_SPM0 = 0x26,
5449 DBG_BLOCK_ID_SPM1 = 0x27,
5450 DBG_BLOCK_ID_TCAA = 0x28,
5451 DBG_BLOCK_ID_TCAB = 0x29,
5452 DBG_BLOCK_ID_TCCA = 0x2a,
5453 DBG_BLOCK_ID_TCCB = 0x2b,
5454 DBG_BLOCK_ID_MCC0 = 0x2c,
5455 DBG_BLOCK_ID_MCC1 = 0x2d,
5456 DBG_BLOCK_ID_MCC2 = 0x2e,
5457 DBG_BLOCK_ID_MCC3 = 0x2f,
5458 DBG_BLOCK_ID_SX0 = 0x30,
5459 DBG_BLOCK_ID_SX1 = 0x31,
5460 DBG_BLOCK_ID_SX2 = 0x32,
5461 DBG_BLOCK_ID_SX3 = 0x33,
5462 DBG_BLOCK_ID_UNUSED4 = 0x34,
5463 DBG_BLOCK_ID_UNUSED5 = 0x35,
5464 DBG_BLOCK_ID_UNUSED6 = 0x36,
5465 DBG_BLOCK_ID_UNUSED7 = 0x37,
5466 DBG_BLOCK_ID_PC0 = 0x38,
5467 DBG_BLOCK_ID_PC1 = 0x39,
5468 DBG_BLOCK_ID_UNUSED8 = 0x3a,
5469 DBG_BLOCK_ID_UNUSED9 = 0x3b,
5470 DBG_BLOCK_ID_UNUSED10 = 0x3c,
5471 DBG_BLOCK_ID_UNUSED11 = 0x3d,
5472 DBG_BLOCK_ID_MCB = 0x3e,
5473 DBG_BLOCK_ID_UNUSED12 = 0x3f,
5474 DBG_BLOCK_ID_SCB0 = 0x40,
5475 DBG_BLOCK_ID_SCB1 = 0x41,
5476 DBG_BLOCK_ID_UNUSED13 = 0x42,
5477 DBG_BLOCK_ID_UNUSED14 = 0x43,
5478 DBG_BLOCK_ID_SCF0 = 0x44,
5479 DBG_BLOCK_ID_SCF1 = 0x45,
5480 DBG_BLOCK_ID_UNUSED15 = 0x46,
5481 DBG_BLOCK_ID_UNUSED16 = 0x47,
5482 DBG_BLOCK_ID_BCI0 = 0x48,
5483 DBG_BLOCK_ID_BCI1 = 0x49,
5484 DBG_BLOCK_ID_BCI2 = 0x4a,
5485 DBG_BLOCK_ID_BCI3 = 0x4b,
5486 DBG_BLOCK_ID_UNUSED17 = 0x4c,
5487 DBG_BLOCK_ID_UNUSED18 = 0x4d,
5488 DBG_BLOCK_ID_UNUSED19 = 0x4e,
5489 DBG_BLOCK_ID_UNUSED20 = 0x4f,
5490 DBG_BLOCK_ID_CB00 = 0x50,
5491 DBG_BLOCK_ID_CB01 = 0x51,
5492 DBG_BLOCK_ID_CB02 = 0x52,
5493 DBG_BLOCK_ID_CB03 = 0x53,
5494 DBG_BLOCK_ID_CB04 = 0x54,
5495 DBG_BLOCK_ID_UNUSED21 = 0x55,
5496 DBG_BLOCK_ID_UNUSED22 = 0x56,
5497 DBG_BLOCK_ID_UNUSED23 = 0x57,
5498 DBG_BLOCK_ID_CB10 = 0x58,
5499 DBG_BLOCK_ID_CB11 = 0x59,
5500 DBG_BLOCK_ID_CB12 = 0x5a,
5501 DBG_BLOCK_ID_CB13 = 0x5b,
5502 DBG_BLOCK_ID_CB14 = 0x5c,
5503 DBG_BLOCK_ID_UNUSED24 = 0x5d,
5504 DBG_BLOCK_ID_UNUSED25 = 0x5e,
5505 DBG_BLOCK_ID_UNUSED26 = 0x5f,
5506 DBG_BLOCK_ID_TCP0 = 0x60,
5507 DBG_BLOCK_ID_TCP1 = 0x61,
5508 DBG_BLOCK_ID_TCP2 = 0x62,
5509 DBG_BLOCK_ID_TCP3 = 0x63,
5510 DBG_BLOCK_ID_TCP4 = 0x64,
5511 DBG_BLOCK_ID_TCP5 = 0x65,
5512 DBG_BLOCK_ID_TCP6 = 0x66,
5513 DBG_BLOCK_ID_TCP7 = 0x67,
5514 DBG_BLOCK_ID_TCP8 = 0x68,
5515 DBG_BLOCK_ID_TCP9 = 0x69,
5516 DBG_BLOCK_ID_TCP10 = 0x6a,
5517 DBG_BLOCK_ID_TCP11 = 0x6b,
5518 DBG_BLOCK_ID_TCP12 = 0x6c,
5519 DBG_BLOCK_ID_TCP13 = 0x6d,
5520 DBG_BLOCK_ID_TCP14 = 0x6e,
5521 DBG_BLOCK_ID_TCP15 = 0x6f,
5522 DBG_BLOCK_ID_TCP16 = 0x70,
5523 DBG_BLOCK_ID_TCP17 = 0x71,
5524 DBG_BLOCK_ID_TCP18 = 0x72,
5525 DBG_BLOCK_ID_TCP19 = 0x73,
5526 DBG_BLOCK_ID_TCP20 = 0x74,
5527 DBG_BLOCK_ID_TCP21 = 0x75,
5528 DBG_BLOCK_ID_TCP22 = 0x76,
5529 DBG_BLOCK_ID_TCP23 = 0x77,
5530 DBG_BLOCK_ID_TCP_RESERVED0 = 0x78,
5531 DBG_BLOCK_ID_TCP_RESERVED1 = 0x79,
5532 DBG_BLOCK_ID_TCP_RESERVED2 = 0x7a,
5533 DBG_BLOCK_ID_TCP_RESERVED3 = 0x7b,
5534 DBG_BLOCK_ID_TCP_RESERVED4 = 0x7c,
5535 DBG_BLOCK_ID_TCP_RESERVED5 = 0x7d,
5536 DBG_BLOCK_ID_TCP_RESERVED6 = 0x7e,
5537 DBG_BLOCK_ID_TCP_RESERVED7 = 0x7f,
5538 DBG_BLOCK_ID_DB00 = 0x80,
5539 DBG_BLOCK_ID_DB01 = 0x81,
5540 DBG_BLOCK_ID_DB02 = 0x82,
5541 DBG_BLOCK_ID_DB03 = 0x83,
5542 DBG_BLOCK_ID_DB04 = 0x84,
5543 DBG_BLOCK_ID_UNUSED27 = 0x85,
5544 DBG_BLOCK_ID_UNUSED28 = 0x86,
5545 DBG_BLOCK_ID_UNUSED29 = 0x87,
5546 DBG_BLOCK_ID_DB10 = 0x88,
5547 DBG_BLOCK_ID_DB11 = 0x89,
5548 DBG_BLOCK_ID_DB12 = 0x8a,
5549 DBG_BLOCK_ID_DB13 = 0x8b,
5550 DBG_BLOCK_ID_DB14 = 0x8c,
5551 DBG_BLOCK_ID_UNUSED30 = 0x8d,
5552 DBG_BLOCK_ID_UNUSED31 = 0x8e,
5553 DBG_BLOCK_ID_UNUSED32 = 0x8f,
5554 DBG_BLOCK_ID_TCC0 = 0x90,
5555 DBG_BLOCK_ID_TCC1 = 0x91,
5556 DBG_BLOCK_ID_TCC2 = 0x92,
5557 DBG_BLOCK_ID_TCC3 = 0x93,
5558 DBG_BLOCK_ID_TCC4 = 0x94,
5559 DBG_BLOCK_ID_TCC5 = 0x95,
5560 DBG_BLOCK_ID_TCC6 = 0x96,
5561 DBG_BLOCK_ID_TCC7 = 0x97,
5562 DBG_BLOCK_ID_SPS00 = 0x98,
5563 DBG_BLOCK_ID_SPS01 = 0x99,
5564 DBG_BLOCK_ID_SPS02 = 0x9a,
5565 DBG_BLOCK_ID_SPS10 = 0x9b,
5566 DBG_BLOCK_ID_SPS11 = 0x9c,
5567 DBG_BLOCK_ID_SPS12 = 0x9d,
5568 DBG_BLOCK_ID_UNUSED33 = 0x9e,
5569 DBG_BLOCK_ID_UNUSED34 = 0x9f,
5570 DBG_BLOCK_ID_TA00 = 0xa0,
5571 DBG_BLOCK_ID_TA01 = 0xa1,
5572 DBG_BLOCK_ID_TA02 = 0xa2,
5573 DBG_BLOCK_ID_TA03 = 0xa3,
5574 DBG_BLOCK_ID_TA04 = 0xa4,
5575 DBG_BLOCK_ID_TA05 = 0xa5,
5576 DBG_BLOCK_ID_TA06 = 0xa6,
5577 DBG_BLOCK_ID_TA07 = 0xa7,
5578 DBG_BLOCK_ID_TA08 = 0xa8,
5579 DBG_BLOCK_ID_TA09 = 0xa9,
5580 DBG_BLOCK_ID_TA0A = 0xaa,
5581 DBG_BLOCK_ID_TA0B = 0xab,
5582 DBG_BLOCK_ID_UNUSED35 = 0xac,
5583 DBG_BLOCK_ID_UNUSED36 = 0xad,
5584 DBG_BLOCK_ID_UNUSED37 = 0xae,
5585 DBG_BLOCK_ID_UNUSED38 = 0xaf,
5586 DBG_BLOCK_ID_TA10 = 0xb0,
5587 DBG_BLOCK_ID_TA11 = 0xb1,
5588 DBG_BLOCK_ID_TA12 = 0xb2,
5589 DBG_BLOCK_ID_TA13 = 0xb3,
5590 DBG_BLOCK_ID_TA14 = 0xb4,
5591 DBG_BLOCK_ID_TA15 = 0xb5,
5592 DBG_BLOCK_ID_TA16 = 0xb6,
5593 DBG_BLOCK_ID_TA17 = 0xb7,
5594 DBG_BLOCK_ID_TA18 = 0xb8,
5595 DBG_BLOCK_ID_TA19 = 0xb9,
5596 DBG_BLOCK_ID_TA1A = 0xba,
5597 DBG_BLOCK_ID_TA1B = 0xbb,
5598 DBG_BLOCK_ID_UNUSED39 = 0xbc,
5599 DBG_BLOCK_ID_UNUSED40 = 0xbd,
5600 DBG_BLOCK_ID_UNUSED41 = 0xbe,
5601 DBG_BLOCK_ID_UNUSED42 = 0xbf,
5602 DBG_BLOCK_ID_TD00 = 0xc0,
5603 DBG_BLOCK_ID_TD01 = 0xc1,
5604 DBG_BLOCK_ID_TD02 = 0xc2,
5605 DBG_BLOCK_ID_TD03 = 0xc3,
5606 DBG_BLOCK_ID_TD04 = 0xc4,
5607 DBG_BLOCK_ID_TD05 = 0xc5,
5608 DBG_BLOCK_ID_TD06 = 0xc6,
5609 DBG_BLOCK_ID_TD07 = 0xc7,
5610 DBG_BLOCK_ID_TD08 = 0xc8,
5611 DBG_BLOCK_ID_TD09 = 0xc9,
5612 DBG_BLOCK_ID_TD0A = 0xca,
5613 DBG_BLOCK_ID_TD0B = 0xcb,
5614 DBG_BLOCK_ID_UNUSED43 = 0xcc,
5615 DBG_BLOCK_ID_UNUSED44 = 0xcd,
5616 DBG_BLOCK_ID_UNUSED45 = 0xce,
5617 DBG_BLOCK_ID_UNUSED46 = 0xcf,
5618 DBG_BLOCK_ID_TD10 = 0xd0,
5619 DBG_BLOCK_ID_TD11 = 0xd1,
5620 DBG_BLOCK_ID_TD12 = 0xd2,
5621 DBG_BLOCK_ID_TD13 = 0xd3,
5622 DBG_BLOCK_ID_TD14 = 0xd4,
5623 DBG_BLOCK_ID_TD15 = 0xd5,
5624 DBG_BLOCK_ID_TD16 = 0xd6,
5625 DBG_BLOCK_ID_TD17 = 0xd7,
5626 DBG_BLOCK_ID_TD18 = 0xd8,
5627 DBG_BLOCK_ID_TD19 = 0xd9,
5628 DBG_BLOCK_ID_TD1A = 0xda,
5629 DBG_BLOCK_ID_TD1B = 0xdb,
5630 DBG_BLOCK_ID_UNUSED47 = 0xdc,
5631 DBG_BLOCK_ID_UNUSED48 = 0xdd,
5632 DBG_BLOCK_ID_UNUSED49 = 0xde,
5633 DBG_BLOCK_ID_UNUSED50 = 0xdf,
5634 DBG_BLOCK_ID_MCD0 = 0xe0,
5635 DBG_BLOCK_ID_MCD1 = 0xe1,
5636 DBG_BLOCK_ID_MCD2 = 0xe2,
5637 DBG_BLOCK_ID_MCD3 = 0xe3,
5638 DBG_BLOCK_ID_MCD4 = 0xe4,
5639 DBG_BLOCK_ID_MCD5 = 0xe5,
5640 DBG_BLOCK_ID_UNUSED51 = 0xe6,
5641 DBG_BLOCK_ID_UNUSED52 = 0xe7,
5642} DebugBlockId_OLD;
5643typedef enum DebugBlockId_BY2 {
5644 DBG_BLOCK_ID_RESERVED_BY2 = 0x0,
5645 DBG_BLOCK_ID_VMC_BY2 = 0x1,
5646 DBG_BLOCK_ID_CG_BY2 = 0x2,
5647 DBG_BLOCK_ID_GRBM_BY2 = 0x3,
5648 DBG_BLOCK_ID_CSC_BY2 = 0x4,
5649 DBG_BLOCK_ID_IH_BY2 = 0x5,
5650 DBG_BLOCK_ID_SQ_BY2 = 0x6,
5651 DBG_BLOCK_ID_GMCON_BY2 = 0x7,
5652 DBG_BLOCK_ID_DMA0_BY2 = 0x8,
5653 DBG_BLOCK_ID_SPIM_BY2 = 0x9,
5654 DBG_BLOCK_ID_SPIS_BY2 = 0xa,
5655 DBG_BLOCK_ID_PA0_BY2 = 0xb,
5656 DBG_BLOCK_ID_CP0_BY2 = 0xc,
5657 DBG_BLOCK_ID_CP2_BY2 = 0xd,
5658 DBG_BLOCK_ID_UVDU_BY2 = 0xe,
5659 DBG_BLOCK_ID_VCE_BY2 = 0xf,
5660 DBG_BLOCK_ID_VGT0_BY2 = 0x10,
5661 DBG_BLOCK_ID_IA_BY2 = 0x11,
5662 DBG_BLOCK_ID_SCT0_BY2 = 0x12,
5663 DBG_BLOCK_ID_SPM0_BY2 = 0x13,
5664 DBG_BLOCK_ID_TCAA_BY2 = 0x14,
5665 DBG_BLOCK_ID_TCCA_BY2 = 0x15,
5666 DBG_BLOCK_ID_MCC0_BY2 = 0x16,
5667 DBG_BLOCK_ID_MCC2_BY2 = 0x17,
5668 DBG_BLOCK_ID_SX0_BY2 = 0x18,
5669 DBG_BLOCK_ID_SX2_BY2 = 0x19,
5670 DBG_BLOCK_ID_UNUSED4_BY2 = 0x1a,
5671 DBG_BLOCK_ID_UNUSED6_BY2 = 0x1b,
5672 DBG_BLOCK_ID_PC0_BY2 = 0x1c,
5673 DBG_BLOCK_ID_UNUSED8_BY2 = 0x1d,
5674 DBG_BLOCK_ID_UNUSED10_BY2 = 0x1e,
5675 DBG_BLOCK_ID_MCB_BY2 = 0x1f,
5676 DBG_BLOCK_ID_SCB0_BY2 = 0x20,
5677 DBG_BLOCK_ID_UNUSED13_BY2 = 0x21,
5678 DBG_BLOCK_ID_SCF0_BY2 = 0x22,
5679 DBG_BLOCK_ID_UNUSED15_BY2 = 0x23,
5680 DBG_BLOCK_ID_BCI0_BY2 = 0x24,
5681 DBG_BLOCK_ID_BCI2_BY2 = 0x25,
5682 DBG_BLOCK_ID_UNUSED17_BY2 = 0x26,
5683 DBG_BLOCK_ID_UNUSED19_BY2 = 0x27,
5684 DBG_BLOCK_ID_CB00_BY2 = 0x28,
5685 DBG_BLOCK_ID_CB02_BY2 = 0x29,
5686 DBG_BLOCK_ID_CB04_BY2 = 0x2a,
5687 DBG_BLOCK_ID_UNUSED22_BY2 = 0x2b,
5688 DBG_BLOCK_ID_CB10_BY2 = 0x2c,
5689 DBG_BLOCK_ID_CB12_BY2 = 0x2d,
5690 DBG_BLOCK_ID_CB14_BY2 = 0x2e,
5691 DBG_BLOCK_ID_UNUSED25_BY2 = 0x2f,
5692 DBG_BLOCK_ID_TCP0_BY2 = 0x30,
5693 DBG_BLOCK_ID_TCP2_BY2 = 0x31,
5694 DBG_BLOCK_ID_TCP4_BY2 = 0x32,
5695 DBG_BLOCK_ID_TCP6_BY2 = 0x33,
5696 DBG_BLOCK_ID_TCP8_BY2 = 0x34,
5697 DBG_BLOCK_ID_TCP10_BY2 = 0x35,
5698 DBG_BLOCK_ID_TCP12_BY2 = 0x36,
5699 DBG_BLOCK_ID_TCP14_BY2 = 0x37,
5700 DBG_BLOCK_ID_TCP16_BY2 = 0x38,
5701 DBG_BLOCK_ID_TCP18_BY2 = 0x39,
5702 DBG_BLOCK_ID_TCP20_BY2 = 0x3a,
5703 DBG_BLOCK_ID_TCP22_BY2 = 0x3b,
5704 DBG_BLOCK_ID_TCP_RESERVED0_BY2 = 0x3c,
5705 DBG_BLOCK_ID_TCP_RESERVED2_BY2 = 0x3d,
5706 DBG_BLOCK_ID_TCP_RESERVED4_BY2 = 0x3e,
5707 DBG_BLOCK_ID_TCP_RESERVED6_BY2 = 0x3f,
5708 DBG_BLOCK_ID_DB00_BY2 = 0x40,
5709 DBG_BLOCK_ID_DB02_BY2 = 0x41,
5710 DBG_BLOCK_ID_DB04_BY2 = 0x42,
5711 DBG_BLOCK_ID_UNUSED28_BY2 = 0x43,
5712 DBG_BLOCK_ID_DB10_BY2 = 0x44,
5713 DBG_BLOCK_ID_DB12_BY2 = 0x45,
5714 DBG_BLOCK_ID_DB14_BY2 = 0x46,
5715 DBG_BLOCK_ID_UNUSED31_BY2 = 0x47,
5716 DBG_BLOCK_ID_TCC0_BY2 = 0x48,
5717 DBG_BLOCK_ID_TCC2_BY2 = 0x49,
5718 DBG_BLOCK_ID_TCC4_BY2 = 0x4a,
5719 DBG_BLOCK_ID_TCC6_BY2 = 0x4b,
5720 DBG_BLOCK_ID_SPS00_BY2 = 0x4c,
5721 DBG_BLOCK_ID_SPS02_BY2 = 0x4d,
5722 DBG_BLOCK_ID_SPS11_BY2 = 0x4e,
5723 DBG_BLOCK_ID_UNUSED33_BY2 = 0x4f,
5724 DBG_BLOCK_ID_TA00_BY2 = 0x50,
5725 DBG_BLOCK_ID_TA02_BY2 = 0x51,
5726 DBG_BLOCK_ID_TA04_BY2 = 0x52,
5727 DBG_BLOCK_ID_TA06_BY2 = 0x53,
5728 DBG_BLOCK_ID_TA08_BY2 = 0x54,
5729 DBG_BLOCK_ID_TA0A_BY2 = 0x55,
5730 DBG_BLOCK_ID_UNUSED35_BY2 = 0x56,
5731 DBG_BLOCK_ID_UNUSED37_BY2 = 0x57,
5732 DBG_BLOCK_ID_TA10_BY2 = 0x58,
5733 DBG_BLOCK_ID_TA12_BY2 = 0x59,
5734 DBG_BLOCK_ID_TA14_BY2 = 0x5a,
5735 DBG_BLOCK_ID_TA16_BY2 = 0x5b,
5736 DBG_BLOCK_ID_TA18_BY2 = 0x5c,
5737 DBG_BLOCK_ID_TA1A_BY2 = 0x5d,
5738 DBG_BLOCK_ID_UNUSED39_BY2 = 0x5e,
5739 DBG_BLOCK_ID_UNUSED41_BY2 = 0x5f,
5740 DBG_BLOCK_ID_TD00_BY2 = 0x60,
5741 DBG_BLOCK_ID_TD02_BY2 = 0x61,
5742 DBG_BLOCK_ID_TD04_BY2 = 0x62,
5743 DBG_BLOCK_ID_TD06_BY2 = 0x63,
5744 DBG_BLOCK_ID_TD08_BY2 = 0x64,
5745 DBG_BLOCK_ID_TD0A_BY2 = 0x65,
5746 DBG_BLOCK_ID_UNUSED43_BY2 = 0x66,
5747 DBG_BLOCK_ID_UNUSED45_BY2 = 0x67,
5748 DBG_BLOCK_ID_TD10_BY2 = 0x68,
5749 DBG_BLOCK_ID_TD12_BY2 = 0x69,
5750 DBG_BLOCK_ID_TD14_BY2 = 0x6a,
5751 DBG_BLOCK_ID_TD16_BY2 = 0x6b,
5752 DBG_BLOCK_ID_TD18_BY2 = 0x6c,
5753 DBG_BLOCK_ID_TD1A_BY2 = 0x6d,
5754 DBG_BLOCK_ID_UNUSED47_BY2 = 0x6e,
5755 DBG_BLOCK_ID_UNUSED49_BY2 = 0x6f,
5756 DBG_BLOCK_ID_MCD0_BY2 = 0x70,
5757 DBG_BLOCK_ID_MCD2_BY2 = 0x71,
5758 DBG_BLOCK_ID_MCD4_BY2 = 0x72,
5759 DBG_BLOCK_ID_UNUSED51_BY2 = 0x73,
5760} DebugBlockId_BY2;
5761typedef enum DebugBlockId_BY4 {
5762 DBG_BLOCK_ID_RESERVED_BY4 = 0x0,
5763 DBG_BLOCK_ID_CG_BY4 = 0x1,
5764 DBG_BLOCK_ID_CSC_BY4 = 0x2,
5765 DBG_BLOCK_ID_SQ_BY4 = 0x3,
5766 DBG_BLOCK_ID_DMA0_BY4 = 0x4,
5767 DBG_BLOCK_ID_SPIS_BY4 = 0x5,
5768 DBG_BLOCK_ID_CP0_BY4 = 0x6,
5769 DBG_BLOCK_ID_UVDU_BY4 = 0x7,
5770 DBG_BLOCK_ID_VGT0_BY4 = 0x8,
5771 DBG_BLOCK_ID_SCT0_BY4 = 0x9,
5772 DBG_BLOCK_ID_TCAA_BY4 = 0xa,
5773 DBG_BLOCK_ID_MCC0_BY4 = 0xb,
5774 DBG_BLOCK_ID_SX0_BY4 = 0xc,
5775 DBG_BLOCK_ID_UNUSED4_BY4 = 0xd,
5776 DBG_BLOCK_ID_PC0_BY4 = 0xe,
5777 DBG_BLOCK_ID_UNUSED10_BY4 = 0xf,
5778 DBG_BLOCK_ID_SCB0_BY4 = 0x10,
5779 DBG_BLOCK_ID_SCF0_BY4 = 0x11,
5780 DBG_BLOCK_ID_BCI0_BY4 = 0x12,
5781 DBG_BLOCK_ID_UNUSED17_BY4 = 0x13,
5782 DBG_BLOCK_ID_CB00_BY4 = 0x14,
5783 DBG_BLOCK_ID_CB04_BY4 = 0x15,
5784 DBG_BLOCK_ID_CB10_BY4 = 0x16,
5785 DBG_BLOCK_ID_CB14_BY4 = 0x17,
5786 DBG_BLOCK_ID_TCP0_BY4 = 0x18,
5787 DBG_BLOCK_ID_TCP4_BY4 = 0x19,
5788 DBG_BLOCK_ID_TCP8_BY4 = 0x1a,
5789 DBG_BLOCK_ID_TCP12_BY4 = 0x1b,
5790 DBG_BLOCK_ID_TCP16_BY4 = 0x1c,
5791 DBG_BLOCK_ID_TCP20_BY4 = 0x1d,
5792 DBG_BLOCK_ID_TCP_RESERVED0_BY4 = 0x1e,
5793 DBG_BLOCK_ID_TCP_RESERVED4_BY4 = 0x1f,
5794 DBG_BLOCK_ID_DB_BY4 = 0x20,
5795 DBG_BLOCK_ID_DB04_BY4 = 0x21,
5796 DBG_BLOCK_ID_DB10_BY4 = 0x22,
5797 DBG_BLOCK_ID_DB14_BY4 = 0x23,
5798 DBG_BLOCK_ID_TCC0_BY4 = 0x24,
5799 DBG_BLOCK_ID_TCC4_BY4 = 0x25,
5800 DBG_BLOCK_ID_SPS00_BY4 = 0x26,
5801 DBG_BLOCK_ID_SPS11_BY4 = 0x27,
5802 DBG_BLOCK_ID_TA00_BY4 = 0x28,
5803 DBG_BLOCK_ID_TA04_BY4 = 0x29,
5804 DBG_BLOCK_ID_TA08_BY4 = 0x2a,
5805 DBG_BLOCK_ID_UNUSED35_BY4 = 0x2b,
5806 DBG_BLOCK_ID_TA10_BY4 = 0x2c,
5807 DBG_BLOCK_ID_TA14_BY4 = 0x2d,
5808 DBG_BLOCK_ID_TA18_BY4 = 0x2e,
5809 DBG_BLOCK_ID_UNUSED39_BY4 = 0x2f,
5810 DBG_BLOCK_ID_TD00_BY4 = 0x30,
5811 DBG_BLOCK_ID_TD04_BY4 = 0x31,
5812 DBG_BLOCK_ID_TD08_BY4 = 0x32,
5813 DBG_BLOCK_ID_UNUSED43_BY4 = 0x33,
5814 DBG_BLOCK_ID_TD10_BY4 = 0x34,
5815 DBG_BLOCK_ID_TD14_BY4 = 0x35,
5816 DBG_BLOCK_ID_TD18_BY4 = 0x36,
5817 DBG_BLOCK_ID_UNUSED47_BY4 = 0x37,
5818 DBG_BLOCK_ID_MCD0_BY4 = 0x38,
5819 DBG_BLOCK_ID_MCD4_BY4 = 0x39,
5820} DebugBlockId_BY4;
5821typedef enum DebugBlockId_BY8 {
5822 DBG_BLOCK_ID_RESERVED_BY8 = 0x0,
5823 DBG_BLOCK_ID_CSC_BY8 = 0x1,
5824 DBG_BLOCK_ID_DMA0_BY8 = 0x2,
5825 DBG_BLOCK_ID_CP0_BY8 = 0x3,
5826 DBG_BLOCK_ID_VGT0_BY8 = 0x4,
5827 DBG_BLOCK_ID_TCAA_BY8 = 0x5,
5828 DBG_BLOCK_ID_SX0_BY8 = 0x6,
5829 DBG_BLOCK_ID_PC0_BY8 = 0x7,
5830 DBG_BLOCK_ID_SCB0_BY8 = 0x8,
5831 DBG_BLOCK_ID_BCI0_BY8 = 0x9,
5832 DBG_BLOCK_ID_CB00_BY8 = 0xa,
5833 DBG_BLOCK_ID_CB10_BY8 = 0xb,
5834 DBG_BLOCK_ID_TCP0_BY8 = 0xc,
5835 DBG_BLOCK_ID_TCP8_BY8 = 0xd,
5836 DBG_BLOCK_ID_TCP16_BY8 = 0xe,
5837 DBG_BLOCK_ID_TCP_RESERVED0_BY8 = 0xf,
5838 DBG_BLOCK_ID_DB00_BY8 = 0x10,
5839 DBG_BLOCK_ID_DB10_BY8 = 0x11,
5840 DBG_BLOCK_ID_TCC0_BY8 = 0x12,
5841 DBG_BLOCK_ID_SPS00_BY8 = 0x13,
5842 DBG_BLOCK_ID_TA00_BY8 = 0x14,
5843 DBG_BLOCK_ID_TA08_BY8 = 0x15,
5844 DBG_BLOCK_ID_TA10_BY8 = 0x16,
5845 DBG_BLOCK_ID_TA18_BY8 = 0x17,
5846 DBG_BLOCK_ID_TD00_BY8 = 0x18,
5847 DBG_BLOCK_ID_TD08_BY8 = 0x19,
5848 DBG_BLOCK_ID_TD10_BY8 = 0x1a,
5849 DBG_BLOCK_ID_TD18_BY8 = 0x1b,
5850 DBG_BLOCK_ID_MCD0_BY8 = 0x1c,
5851} DebugBlockId_BY8;
5852typedef enum DebugBlockId_BY16 {
5853 DBG_BLOCK_ID_RESERVED_BY16 = 0x0,
5854 DBG_BLOCK_ID_DMA0_BY16 = 0x1,
5855 DBG_BLOCK_ID_VGT0_BY16 = 0x2,
5856 DBG_BLOCK_ID_SX0_BY16 = 0x3,
5857 DBG_BLOCK_ID_SCB0_BY16 = 0x4,
5858 DBG_BLOCK_ID_CB00_BY16 = 0x5,
5859 DBG_BLOCK_ID_TCP0_BY16 = 0x6,
5860 DBG_BLOCK_ID_TCP16_BY16 = 0x7,
5861 DBG_BLOCK_ID_DB00_BY16 = 0x8,
5862 DBG_BLOCK_ID_TCC0_BY16 = 0x9,
5863 DBG_BLOCK_ID_TA00_BY16 = 0xa,
5864 DBG_BLOCK_ID_TA10_BY16 = 0xb,
5865 DBG_BLOCK_ID_TD00_BY16 = 0xc,
5866 DBG_BLOCK_ID_TD10_BY16 = 0xd,
5867 DBG_BLOCK_ID_MCD0_BY16 = 0xe,
5868} DebugBlockId_BY16;
5869typedef enum CompareRef {
5870 REF_NEVER = 0x0,
5871 REF_LESS = 0x1,
5872 REF_EQUAL = 0x2,
5873 REF_LEQUAL = 0x3,
5874 REF_GREATER = 0x4,
5875 REF_NOTEQUAL = 0x5,
5876 REF_GEQUAL = 0x6,
5877 REF_ALWAYS = 0x7,
5878} CompareRef;
5879typedef enum ReadSize {
5880 READ_256_BITS = 0x0,
5881 READ_512_BITS = 0x1,
5882} ReadSize;
5883typedef enum DepthFormat {
5884 DEPTH_INVALID = 0x0,
5885 DEPTH_16 = 0x1,
5886 DEPTH_X8_24 = 0x2,
5887 DEPTH_8_24 = 0x3,
5888 DEPTH_X8_24_FLOAT = 0x4,
5889 DEPTH_8_24_FLOAT = 0x5,
5890 DEPTH_32_FLOAT = 0x6,
5891 DEPTH_X24_8_32_FLOAT = 0x7,
5892} DepthFormat;
5893typedef enum ZFormat {
5894 Z_INVALID = 0x0,
5895 Z_16 = 0x1,
5896 Z_24 = 0x2,
5897 Z_32_FLOAT = 0x3,
5898} ZFormat;
5899typedef enum StencilFormat {
5900 STENCIL_INVALID = 0x0,
5901 STENCIL_8 = 0x1,
5902} StencilFormat;
5903typedef enum CmaskMode {
5904 CMASK_CLEAR_NONE = 0x0,
5905 CMASK_CLEAR_ONE = 0x1,
5906 CMASK_CLEAR_ALL = 0x2,
5907 CMASK_ANY_EXPANDED = 0x3,
5908 CMASK_ALPHA0_FRAG1 = 0x4,
5909 CMASK_ALPHA0_FRAG2 = 0x5,
5910 CMASK_ALPHA0_FRAG4 = 0x6,
5911 CMASK_ALPHA0_FRAGS = 0x7,
5912 CMASK_ALPHA1_FRAG1 = 0x8,
5913 CMASK_ALPHA1_FRAG2 = 0x9,
5914 CMASK_ALPHA1_FRAG4 = 0xa,
5915 CMASK_ALPHA1_FRAGS = 0xb,
5916 CMASK_ALPHAX_FRAG1 = 0xc,
5917 CMASK_ALPHAX_FRAG2 = 0xd,
5918 CMASK_ALPHAX_FRAG4 = 0xe,
5919 CMASK_ALPHAX_FRAGS = 0xf,
5920} CmaskMode;
5921typedef enum QuadExportFormat {
5922 EXPORT_UNUSED = 0x0,
5923 EXPORT_32_R = 0x1,
5924 EXPORT_32_GR = 0x2,
5925 EXPORT_32_AR = 0x3,
5926 EXPORT_FP16_ABGR = 0x4,
5927 EXPORT_UNSIGNED16_ABGR = 0x5,
5928 EXPORT_SIGNED16_ABGR = 0x6,
5929 EXPORT_32_ABGR = 0x7,
5930} QuadExportFormat;
5931typedef enum QuadExportFormatOld {
5932 EXPORT_4P_32BPC_ABGR = 0x0,
5933 EXPORT_4P_16BPC_ABGR = 0x1,
5934 EXPORT_4P_32BPC_GR = 0x2,
5935 EXPORT_4P_32BPC_AR = 0x3,
5936 EXPORT_2P_32BPC_ABGR = 0x4,
5937 EXPORT_8P_32BPC_R = 0x5,
5938} QuadExportFormatOld;
5939typedef enum ColorFormat {
5940 COLOR_INVALID = 0x0,
5941 COLOR_8 = 0x1,
5942 COLOR_16 = 0x2,
5943 COLOR_8_8 = 0x3,
5944 COLOR_32 = 0x4,
5945 COLOR_16_16 = 0x5,
5946 COLOR_10_11_11 = 0x6,
5947 COLOR_11_11_10 = 0x7,
5948 COLOR_10_10_10_2 = 0x8,
5949 COLOR_2_10_10_10 = 0x9,
5950 COLOR_8_8_8_8 = 0xa,
5951 COLOR_32_32 = 0xb,
5952 COLOR_16_16_16_16 = 0xc,
5953 COLOR_RESERVED_13 = 0xd,
5954 COLOR_32_32_32_32 = 0xe,
5955 COLOR_RESERVED_15 = 0xf,
5956 COLOR_5_6_5 = 0x10,
5957 COLOR_1_5_5_5 = 0x11,
5958 COLOR_5_5_5_1 = 0x12,
5959 COLOR_4_4_4_4 = 0x13,
5960 COLOR_8_24 = 0x14,
5961 COLOR_24_8 = 0x15,
5962 COLOR_X24_8_32_FLOAT = 0x16,
5963 COLOR_RESERVED_23 = 0x17,
5964} ColorFormat;
5965typedef enum SurfaceFormat {
5966 FMT_INVALID = 0x0,
5967 FMT_8 = 0x1,
5968 FMT_16 = 0x2,
5969 FMT_8_8 = 0x3,
5970 FMT_32 = 0x4,
5971 FMT_16_16 = 0x5,
5972 FMT_10_11_11 = 0x6,
5973 FMT_11_11_10 = 0x7,
5974 FMT_10_10_10_2 = 0x8,
5975 FMT_2_10_10_10 = 0x9,
5976 FMT_8_8_8_8 = 0xa,
5977 FMT_32_32 = 0xb,
5978 FMT_16_16_16_16 = 0xc,
5979 FMT_32_32_32 = 0xd,
5980 FMT_32_32_32_32 = 0xe,
5981 FMT_RESERVED_4 = 0xf,
5982 FMT_5_6_5 = 0x10,
5983 FMT_1_5_5_5 = 0x11,
5984 FMT_5_5_5_1 = 0x12,
5985 FMT_4_4_4_4 = 0x13,
5986 FMT_8_24 = 0x14,
5987 FMT_24_8 = 0x15,
5988 FMT_X24_8_32_FLOAT = 0x16,
5989 FMT_RESERVED_33 = 0x17,
5990 FMT_11_11_10_FLOAT = 0x18,
5991 FMT_16_FLOAT = 0x19,
5992 FMT_32_FLOAT = 0x1a,
5993 FMT_16_16_FLOAT = 0x1b,
5994 FMT_8_24_FLOAT = 0x1c,
5995 FMT_24_8_FLOAT = 0x1d,
5996 FMT_32_32_FLOAT = 0x1e,
5997 FMT_10_11_11_FLOAT = 0x1f,
5998 FMT_16_16_16_16_FLOAT = 0x20,
5999 FMT_3_3_2 = 0x21,
6000 FMT_6_5_5 = 0x22,
6001 FMT_32_32_32_32_FLOAT = 0x23,
6002 FMT_RESERVED_36 = 0x24,
6003 FMT_1 = 0x25,
6004 FMT_1_REVERSED = 0x26,
6005 FMT_GB_GR = 0x27,
6006 FMT_BG_RG = 0x28,
6007 FMT_32_AS_8 = 0x29,
6008 FMT_32_AS_8_8 = 0x2a,
6009 FMT_5_9_9_9_SHAREDEXP = 0x2b,
6010 FMT_8_8_8 = 0x2c,
6011 FMT_16_16_16 = 0x2d,
6012 FMT_16_16_16_FLOAT = 0x2e,
6013 FMT_4_4 = 0x2f,
6014 FMT_32_32_32_FLOAT = 0x30,
6015 FMT_BC1 = 0x31,
6016 FMT_BC2 = 0x32,
6017 FMT_BC3 = 0x33,
6018 FMT_BC4 = 0x34,
6019 FMT_BC5 = 0x35,
6020 FMT_BC6 = 0x36,
6021 FMT_BC7 = 0x37,
6022 FMT_32_AS_32_32_32_32 = 0x38,
6023 FMT_APC3 = 0x39,
6024 FMT_APC4 = 0x3a,
6025 FMT_APC5 = 0x3b,
6026 FMT_APC6 = 0x3c,
6027 FMT_APC7 = 0x3d,
6028 FMT_CTX1 = 0x3e,
6029 FMT_RESERVED_63 = 0x3f,
6030} SurfaceFormat;
6031typedef enum BUF_DATA_FORMAT {
6032 BUF_DATA_FORMAT_INVALID = 0x0,
6033 BUF_DATA_FORMAT_8 = 0x1,
6034 BUF_DATA_FORMAT_16 = 0x2,
6035 BUF_DATA_FORMAT_8_8 = 0x3,
6036 BUF_DATA_FORMAT_32 = 0x4,
6037 BUF_DATA_FORMAT_16_16 = 0x5,
6038 BUF_DATA_FORMAT_10_11_11 = 0x6,
6039 BUF_DATA_FORMAT_11_11_10 = 0x7,
6040 BUF_DATA_FORMAT_10_10_10_2 = 0x8,
6041 BUF_DATA_FORMAT_2_10_10_10 = 0x9,
6042 BUF_DATA_FORMAT_8_8_8_8 = 0xa,
6043 BUF_DATA_FORMAT_32_32 = 0xb,
6044 BUF_DATA_FORMAT_16_16_16_16 = 0xc,
6045 BUF_DATA_FORMAT_32_32_32 = 0xd,
6046 BUF_DATA_FORMAT_32_32_32_32 = 0xe,
6047 BUF_DATA_FORMAT_RESERVED_15 = 0xf,
6048} BUF_DATA_FORMAT;
6049typedef enum IMG_DATA_FORMAT {
6050 IMG_DATA_FORMAT_INVALID = 0x0,
6051 IMG_DATA_FORMAT_8 = 0x1,
6052 IMG_DATA_FORMAT_16 = 0x2,
6053 IMG_DATA_FORMAT_8_8 = 0x3,
6054 IMG_DATA_FORMAT_32 = 0x4,
6055 IMG_DATA_FORMAT_16_16 = 0x5,
6056 IMG_DATA_FORMAT_10_11_11 = 0x6,
6057 IMG_DATA_FORMAT_11_11_10 = 0x7,
6058 IMG_DATA_FORMAT_10_10_10_2 = 0x8,
6059 IMG_DATA_FORMAT_2_10_10_10 = 0x9,
6060 IMG_DATA_FORMAT_8_8_8_8 = 0xa,
6061 IMG_DATA_FORMAT_32_32 = 0xb,
6062 IMG_DATA_FORMAT_16_16_16_16 = 0xc,
6063 IMG_DATA_FORMAT_32_32_32 = 0xd,
6064 IMG_DATA_FORMAT_32_32_32_32 = 0xe,
6065 IMG_DATA_FORMAT_RESERVED_15 = 0xf,
6066 IMG_DATA_FORMAT_5_6_5 = 0x10,
6067 IMG_DATA_FORMAT_1_5_5_5 = 0x11,
6068 IMG_DATA_FORMAT_5_5_5_1 = 0x12,
6069 IMG_DATA_FORMAT_4_4_4_4 = 0x13,
6070 IMG_DATA_FORMAT_8_24 = 0x14,
6071 IMG_DATA_FORMAT_24_8 = 0x15,
6072 IMG_DATA_FORMAT_X24_8_32 = 0x16,
6073 IMG_DATA_FORMAT_RESERVED_23 = 0x17,
6074 IMG_DATA_FORMAT_RESERVED_24 = 0x18,
6075 IMG_DATA_FORMAT_RESERVED_25 = 0x19,
6076 IMG_DATA_FORMAT_RESERVED_26 = 0x1a,
6077 IMG_DATA_FORMAT_RESERVED_27 = 0x1b,
6078 IMG_DATA_FORMAT_RESERVED_28 = 0x1c,
6079 IMG_DATA_FORMAT_RESERVED_29 = 0x1d,
6080 IMG_DATA_FORMAT_RESERVED_30 = 0x1e,
6081 IMG_DATA_FORMAT_RESERVED_31 = 0x1f,
6082 IMG_DATA_FORMAT_GB_GR = 0x20,
6083 IMG_DATA_FORMAT_BG_RG = 0x21,
6084 IMG_DATA_FORMAT_5_9_9_9 = 0x22,
6085 IMG_DATA_FORMAT_BC1 = 0x23,
6086 IMG_DATA_FORMAT_BC2 = 0x24,
6087 IMG_DATA_FORMAT_BC3 = 0x25,
6088 IMG_DATA_FORMAT_BC4 = 0x26,
6089 IMG_DATA_FORMAT_BC5 = 0x27,
6090 IMG_DATA_FORMAT_BC6 = 0x28,
6091 IMG_DATA_FORMAT_BC7 = 0x29,
6092 IMG_DATA_FORMAT_RESERVED_42 = 0x2a,
6093 IMG_DATA_FORMAT_RESERVED_43 = 0x2b,
6094 IMG_DATA_FORMAT_FMASK8_S2_F1 = 0x2c,
6095 IMG_DATA_FORMAT_FMASK8_S4_F1 = 0x2d,
6096 IMG_DATA_FORMAT_FMASK8_S8_F1 = 0x2e,
6097 IMG_DATA_FORMAT_FMASK8_S2_F2 = 0x2f,
6098 IMG_DATA_FORMAT_FMASK8_S4_F2 = 0x30,
6099 IMG_DATA_FORMAT_FMASK8_S4_F4 = 0x31,
6100 IMG_DATA_FORMAT_FMASK16_S16_F1 = 0x32,
6101 IMG_DATA_FORMAT_FMASK16_S8_F2 = 0x33,
6102 IMG_DATA_FORMAT_FMASK32_S16_F2 = 0x34,
6103 IMG_DATA_FORMAT_FMASK32_S8_F4 = 0x35,
6104 IMG_DATA_FORMAT_FMASK32_S8_F8 = 0x36,
6105 IMG_DATA_FORMAT_FMASK64_S16_F4 = 0x37,
6106 IMG_DATA_FORMAT_FMASK64_S16_F8 = 0x38,
6107 IMG_DATA_FORMAT_4_4 = 0x39,
6108 IMG_DATA_FORMAT_6_5_5 = 0x3a,
6109 IMG_DATA_FORMAT_1 = 0x3b,
6110 IMG_DATA_FORMAT_1_REVERSED = 0x3c,
6111 IMG_DATA_FORMAT_32_AS_8 = 0x3d,
6112 IMG_DATA_FORMAT_32_AS_8_8 = 0x3e,
6113 IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x3f,
6114} IMG_DATA_FORMAT;
6115typedef enum BUF_NUM_FORMAT {
6116 BUF_NUM_FORMAT_UNORM = 0x0,
6117 BUF_NUM_FORMAT_SNORM = 0x1,
6118 BUF_NUM_FORMAT_USCALED = 0x2,
6119 BUF_NUM_FORMAT_SSCALED = 0x3,
6120 BUF_NUM_FORMAT_UINT = 0x4,
6121 BUF_NUM_FORMAT_SINT = 0x5,
6122 BUF_NUM_FORMAT_SNORM_OGL = 0x6,
6123 BUF_NUM_FORMAT_FLOAT = 0x7,
6124} BUF_NUM_FORMAT;
6125typedef enum IMG_NUM_FORMAT {
6126 IMG_NUM_FORMAT_UNORM = 0x0,
6127 IMG_NUM_FORMAT_SNORM = 0x1,
6128 IMG_NUM_FORMAT_USCALED = 0x2,
6129 IMG_NUM_FORMAT_SSCALED = 0x3,
6130 IMG_NUM_FORMAT_UINT = 0x4,
6131 IMG_NUM_FORMAT_SINT = 0x5,
6132 IMG_NUM_FORMAT_SNORM_OGL = 0x6,
6133 IMG_NUM_FORMAT_FLOAT = 0x7,
6134 IMG_NUM_FORMAT_RESERVED_8 = 0x8,
6135 IMG_NUM_FORMAT_SRGB = 0x9,
6136 IMG_NUM_FORMAT_UBNORM = 0xa,
6137 IMG_NUM_FORMAT_UBNORM_OGL = 0xb,
6138 IMG_NUM_FORMAT_UBINT = 0xc,
6139 IMG_NUM_FORMAT_UBSCALED = 0xd,
6140 IMG_NUM_FORMAT_RESERVED_14 = 0xe,
6141 IMG_NUM_FORMAT_RESERVED_15 = 0xf,
6142} IMG_NUM_FORMAT;
6143typedef enum TileType {
6144 ARRAY_COLOR_TILE = 0x0,
6145 ARRAY_DEPTH_TILE = 0x1,
6146} TileType;
6147typedef enum NonDispTilingOrder {
6148 ADDR_SURF_MICRO_TILING_DISPLAY = 0x0,
6149 ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x1,
6150} NonDispTilingOrder;
6151typedef enum MicroTileMode {
6152 ADDR_SURF_DISPLAY_MICRO_TILING = 0x0,
6153 ADDR_SURF_THIN_MICRO_TILING = 0x1,
6154 ADDR_SURF_DEPTH_MICRO_TILING = 0x2,
6155 ADDR_SURF_ROTATED_MICRO_TILING = 0x3,
6156 ADDR_SURF_THICK_MICRO_TILING = 0x4,
6157} MicroTileMode;
6158typedef enum TileSplit {
6159 ADDR_SURF_TILE_SPLIT_64B = 0x0,
6160 ADDR_SURF_TILE_SPLIT_128B = 0x1,
6161 ADDR_SURF_TILE_SPLIT_256B = 0x2,
6162 ADDR_SURF_TILE_SPLIT_512B = 0x3,
6163 ADDR_SURF_TILE_SPLIT_1KB = 0x4,
6164 ADDR_SURF_TILE_SPLIT_2KB = 0x5,
6165 ADDR_SURF_TILE_SPLIT_4KB = 0x6,
6166} TileSplit;
6167typedef enum SampleSplit {
6168 ADDR_SURF_SAMPLE_SPLIT_1 = 0x0,
6169 ADDR_SURF_SAMPLE_SPLIT_2 = 0x1,
6170 ADDR_SURF_SAMPLE_SPLIT_4 = 0x2,
6171 ADDR_SURF_SAMPLE_SPLIT_8 = 0x3,
6172} SampleSplit;
6173typedef enum PipeConfig {
6174 ADDR_SURF_P2 = 0x0,
6175 ADDR_SURF_P2_RESERVED0 = 0x1,
6176 ADDR_SURF_P2_RESERVED1 = 0x2,
6177 ADDR_SURF_P2_RESERVED2 = 0x3,
6178 ADDR_SURF_P4_8x16 = 0x4,
6179 ADDR_SURF_P4_16x16 = 0x5,
6180 ADDR_SURF_P4_16x32 = 0x6,
6181 ADDR_SURF_P4_32x32 = 0x7,
6182 ADDR_SURF_P8_16x16_8x16 = 0x8,
6183 ADDR_SURF_P8_16x32_8x16 = 0x9,
6184 ADDR_SURF_P8_32x32_8x16 = 0xa,
6185 ADDR_SURF_P8_16x32_16x16 = 0xb,
6186 ADDR_SURF_P8_32x32_16x16 = 0xc,
6187 ADDR_SURF_P8_32x32_16x32 = 0xd,
6188 ADDR_SURF_P8_32x64_32x32 = 0xe,
6189 ADDR_SURF_P8_RESERVED0 = 0xf,
6190 ADDR_SURF_P16_32x32_8x16 = 0x10,
6191 ADDR_SURF_P16_32x32_16x16 = 0x11,
6192} PipeConfig;
6193typedef enum NumBanks {
6194 ADDR_SURF_2_BANK = 0x0,
6195 ADDR_SURF_4_BANK = 0x1,
6196 ADDR_SURF_8_BANK = 0x2,
6197 ADDR_SURF_16_BANK = 0x3,
6198} NumBanks;
6199typedef enum BankWidth {
6200 ADDR_SURF_BANK_WIDTH_1 = 0x0,
6201 ADDR_SURF_BANK_WIDTH_2 = 0x1,
6202 ADDR_SURF_BANK_WIDTH_4 = 0x2,
6203 ADDR_SURF_BANK_WIDTH_8 = 0x3,
6204} BankWidth;
6205typedef enum BankHeight {
6206 ADDR_SURF_BANK_HEIGHT_1 = 0x0,
6207 ADDR_SURF_BANK_HEIGHT_2 = 0x1,
6208 ADDR_SURF_BANK_HEIGHT_4 = 0x2,
6209 ADDR_SURF_BANK_HEIGHT_8 = 0x3,
6210} BankHeight;
6211typedef enum BankWidthHeight {
6212 ADDR_SURF_BANK_WH_1 = 0x0,
6213 ADDR_SURF_BANK_WH_2 = 0x1,
6214 ADDR_SURF_BANK_WH_4 = 0x2,
6215 ADDR_SURF_BANK_WH_8 = 0x3,
6216} BankWidthHeight;
6217typedef enum MacroTileAspect {
6218 ADDR_SURF_MACRO_ASPECT_1 = 0x0,
6219 ADDR_SURF_MACRO_ASPECT_2 = 0x1,
6220 ADDR_SURF_MACRO_ASPECT_4 = 0x2,
6221 ADDR_SURF_MACRO_ASPECT_8 = 0x3,
6222} MacroTileAspect;
6223typedef enum TCC_CACHE_POLICIES {
6224 TCC_CACHE_POLICY_LRU = 0x0,
6225 TCC_CACHE_POLICY_STREAM = 0x1,
6226 TCC_CACHE_POLICY_BYPASS = 0x2,
6227} TCC_CACHE_POLICIES;
6228typedef enum PERFMON_COUNTER_MODE {
6229 PERFMON_COUNTER_MODE_ACCUM = 0x0,
6230 PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x1,
6231 PERFMON_COUNTER_MODE_MAX = 0x2,
6232 PERFMON_COUNTER_MODE_DIRTY = 0x3,
6233 PERFMON_COUNTER_MODE_SAMPLE = 0x4,
6234 PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x5,
6235 PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x6,
6236 PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x7,
6237 PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x8,
6238 PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x9,
6239 PERFMON_COUNTER_MODE_RESERVED = 0xf,
6240} PERFMON_COUNTER_MODE;
6241typedef enum PERFMON_SPM_MODE {
6242 PERFMON_SPM_MODE_OFF = 0x0,
6243 PERFMON_SPM_MODE_16BIT_CLAMP = 0x1,
6244 PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x2,
6245 PERFMON_SPM_MODE_32BIT_CLAMP = 0x3,
6246 PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x4,
6247 PERFMON_SPM_MODE_RESERVED_5 = 0x5,
6248 PERFMON_SPM_MODE_RESERVED_6 = 0x6,
6249 PERFMON_SPM_MODE_RESERVED_7 = 0x7,
6250 PERFMON_SPM_MODE_TEST_MODE_0 = 0x8,
6251 PERFMON_SPM_MODE_TEST_MODE_1 = 0x9,
6252 PERFMON_SPM_MODE_TEST_MODE_2 = 0xa,
6253} PERFMON_SPM_MODE;
6254typedef enum SurfaceTiling {
6255 ARRAY_LINEAR = 0x0,
6256 ARRAY_TILED = 0x1,
6257} SurfaceTiling;
6258typedef enum SurfaceArray {
6259 ARRAY_1D = 0x0,
6260 ARRAY_2D = 0x1,
6261 ARRAY_3D = 0x2,
6262 ARRAY_3D_SLICE = 0x3,
6263} SurfaceArray;
6264typedef enum ColorArray {
6265 ARRAY_2D_ALT_COLOR = 0x0,
6266 ARRAY_2D_COLOR = 0x1,
6267 ARRAY_3D_SLICE_COLOR = 0x3,
6268} ColorArray;
6269typedef enum DepthArray {
6270 ARRAY_2D_ALT_DEPTH = 0x0,
6271 ARRAY_2D_DEPTH = 0x1,
6272} DepthArray;
6273
6274#endif /* GFX_7_2_ENUM_H */
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_sh_mask.h
new file mode 100644
index 000000000000..4509c8237db5
--- /dev/null
+++ b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_7_2_sh_mask.h
@@ -0,0 +1,18444 @@
1/*
2 * GFX_7_2 Register documentation
3 *
4 * Copyright (C) 2014 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
20 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef GFX_7_2_SH_MASK_H
25#define GFX_7_2_SH_MASK_H
26
27#define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff
28#define CB_BLEND_RED__BLEND_RED__SHIFT 0x0
29#define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff
30#define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0
31#define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff
32#define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0
33#define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff
34#define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0
35#define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8
36#define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3
37#define CB_COLOR_CONTROL__MODE_MASK 0x70
38#define CB_COLOR_CONTROL__MODE__SHIFT 0x4
39#define CB_COLOR_CONTROL__ROP3_MASK 0xff0000
40#define CB_COLOR_CONTROL__ROP3__SHIFT 0x10
41#define CB_BLEND0_CONTROL__COLOR_SRCBLEND_MASK 0x1f
42#define CB_BLEND0_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
43#define CB_BLEND0_CONTROL__COLOR_COMB_FCN_MASK 0xe0
44#define CB_BLEND0_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
45#define CB_BLEND0_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
46#define CB_BLEND0_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
47#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
48#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
49#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
50#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
51#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
52#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
53#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
54#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
55#define CB_BLEND0_CONTROL__ENABLE_MASK 0x40000000
56#define CB_BLEND0_CONTROL__ENABLE__SHIFT 0x1e
57#define CB_BLEND0_CONTROL__DISABLE_ROP3_MASK 0x80000000
58#define CB_BLEND0_CONTROL__DISABLE_ROP3__SHIFT 0x1f
59#define CB_BLEND1_CONTROL__COLOR_SRCBLEND_MASK 0x1f
60#define CB_BLEND1_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
61#define CB_BLEND1_CONTROL__COLOR_COMB_FCN_MASK 0xe0
62#define CB_BLEND1_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
63#define CB_BLEND1_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
64#define CB_BLEND1_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
65#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
66#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
67#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
68#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
69#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
70#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
71#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
72#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
73#define CB_BLEND1_CONTROL__ENABLE_MASK 0x40000000
74#define CB_BLEND1_CONTROL__ENABLE__SHIFT 0x1e
75#define CB_BLEND1_CONTROL__DISABLE_ROP3_MASK 0x80000000
76#define CB_BLEND1_CONTROL__DISABLE_ROP3__SHIFT 0x1f
77#define CB_BLEND2_CONTROL__COLOR_SRCBLEND_MASK 0x1f
78#define CB_BLEND2_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
79#define CB_BLEND2_CONTROL__COLOR_COMB_FCN_MASK 0xe0
80#define CB_BLEND2_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
81#define CB_BLEND2_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
82#define CB_BLEND2_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
83#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
84#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
85#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
86#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
87#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
88#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
89#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
90#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
91#define CB_BLEND2_CONTROL__ENABLE_MASK 0x40000000
92#define CB_BLEND2_CONTROL__ENABLE__SHIFT 0x1e
93#define CB_BLEND2_CONTROL__DISABLE_ROP3_MASK 0x80000000
94#define CB_BLEND2_CONTROL__DISABLE_ROP3__SHIFT 0x1f
95#define CB_BLEND3_CONTROL__COLOR_SRCBLEND_MASK 0x1f
96#define CB_BLEND3_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
97#define CB_BLEND3_CONTROL__COLOR_COMB_FCN_MASK 0xe0
98#define CB_BLEND3_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
99#define CB_BLEND3_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
100#define CB_BLEND3_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
101#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
102#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
103#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
104#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
105#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
106#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
107#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
108#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
109#define CB_BLEND3_CONTROL__ENABLE_MASK 0x40000000
110#define CB_BLEND3_CONTROL__ENABLE__SHIFT 0x1e
111#define CB_BLEND3_CONTROL__DISABLE_ROP3_MASK 0x80000000
112#define CB_BLEND3_CONTROL__DISABLE_ROP3__SHIFT 0x1f
113#define CB_BLEND4_CONTROL__COLOR_SRCBLEND_MASK 0x1f
114#define CB_BLEND4_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
115#define CB_BLEND4_CONTROL__COLOR_COMB_FCN_MASK 0xe0
116#define CB_BLEND4_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
117#define CB_BLEND4_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
118#define CB_BLEND4_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
119#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
120#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
121#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
122#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
123#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
124#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
125#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
126#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
127#define CB_BLEND4_CONTROL__ENABLE_MASK 0x40000000
128#define CB_BLEND4_CONTROL__ENABLE__SHIFT 0x1e
129#define CB_BLEND4_CONTROL__DISABLE_ROP3_MASK 0x80000000
130#define CB_BLEND4_CONTROL__DISABLE_ROP3__SHIFT 0x1f
131#define CB_BLEND5_CONTROL__COLOR_SRCBLEND_MASK 0x1f
132#define CB_BLEND5_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
133#define CB_BLEND5_CONTROL__COLOR_COMB_FCN_MASK 0xe0
134#define CB_BLEND5_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
135#define CB_BLEND5_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
136#define CB_BLEND5_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
137#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
138#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
139#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
140#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
141#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
142#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
143#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
144#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
145#define CB_BLEND5_CONTROL__ENABLE_MASK 0x40000000
146#define CB_BLEND5_CONTROL__ENABLE__SHIFT 0x1e
147#define CB_BLEND5_CONTROL__DISABLE_ROP3_MASK 0x80000000
148#define CB_BLEND5_CONTROL__DISABLE_ROP3__SHIFT 0x1f
149#define CB_BLEND6_CONTROL__COLOR_SRCBLEND_MASK 0x1f
150#define CB_BLEND6_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
151#define CB_BLEND6_CONTROL__COLOR_COMB_FCN_MASK 0xe0
152#define CB_BLEND6_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
153#define CB_BLEND6_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
154#define CB_BLEND6_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
155#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
156#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
157#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
158#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
159#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
160#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
161#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
162#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
163#define CB_BLEND6_CONTROL__ENABLE_MASK 0x40000000
164#define CB_BLEND6_CONTROL__ENABLE__SHIFT 0x1e
165#define CB_BLEND6_CONTROL__DISABLE_ROP3_MASK 0x80000000
166#define CB_BLEND6_CONTROL__DISABLE_ROP3__SHIFT 0x1f
167#define CB_BLEND7_CONTROL__COLOR_SRCBLEND_MASK 0x1f
168#define CB_BLEND7_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
169#define CB_BLEND7_CONTROL__COLOR_COMB_FCN_MASK 0xe0
170#define CB_BLEND7_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
171#define CB_BLEND7_CONTROL__COLOR_DESTBLEND_MASK 0x1f00
172#define CB_BLEND7_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
173#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND_MASK 0x1f0000
174#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
175#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN_MASK 0xe00000
176#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
177#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000
178#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
179#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000
180#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
181#define CB_BLEND7_CONTROL__ENABLE_MASK 0x40000000
182#define CB_BLEND7_CONTROL__ENABLE__SHIFT 0x1e
183#define CB_BLEND7_CONTROL__DISABLE_ROP3_MASK 0x80000000
184#define CB_BLEND7_CONTROL__DISABLE_ROP3__SHIFT 0x1f
185#define CB_COLOR0_BASE__BASE_256B_MASK 0xffffffff
186#define CB_COLOR0_BASE__BASE_256B__SHIFT 0x0
187#define CB_COLOR1_BASE__BASE_256B_MASK 0xffffffff
188#define CB_COLOR1_BASE__BASE_256B__SHIFT 0x0
189#define CB_COLOR2_BASE__BASE_256B_MASK 0xffffffff
190#define CB_COLOR2_BASE__BASE_256B__SHIFT 0x0
191#define CB_COLOR3_BASE__BASE_256B_MASK 0xffffffff
192#define CB_COLOR3_BASE__BASE_256B__SHIFT 0x0
193#define CB_COLOR4_BASE__BASE_256B_MASK 0xffffffff
194#define CB_COLOR4_BASE__BASE_256B__SHIFT 0x0
195#define CB_COLOR5_BASE__BASE_256B_MASK 0xffffffff
196#define CB_COLOR5_BASE__BASE_256B__SHIFT 0x0
197#define CB_COLOR6_BASE__BASE_256B_MASK 0xffffffff
198#define CB_COLOR6_BASE__BASE_256B__SHIFT 0x0
199#define CB_COLOR7_BASE__BASE_256B_MASK 0xffffffff
200#define CB_COLOR7_BASE__BASE_256B__SHIFT 0x0
201#define CB_COLOR0_PITCH__TILE_MAX_MASK 0x7ff
202#define CB_COLOR0_PITCH__TILE_MAX__SHIFT 0x0
203#define CB_COLOR0_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
204#define CB_COLOR0_PITCH__FMASK_TILE_MAX__SHIFT 0x14
205#define CB_COLOR1_PITCH__TILE_MAX_MASK 0x7ff
206#define CB_COLOR1_PITCH__TILE_MAX__SHIFT 0x0
207#define CB_COLOR1_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
208#define CB_COLOR1_PITCH__FMASK_TILE_MAX__SHIFT 0x14
209#define CB_COLOR2_PITCH__TILE_MAX_MASK 0x7ff
210#define CB_COLOR2_PITCH__TILE_MAX__SHIFT 0x0
211#define CB_COLOR2_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
212#define CB_COLOR2_PITCH__FMASK_TILE_MAX__SHIFT 0x14
213#define CB_COLOR3_PITCH__TILE_MAX_MASK 0x7ff
214#define CB_COLOR3_PITCH__TILE_MAX__SHIFT 0x0
215#define CB_COLOR3_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
216#define CB_COLOR3_PITCH__FMASK_TILE_MAX__SHIFT 0x14
217#define CB_COLOR4_PITCH__TILE_MAX_MASK 0x7ff
218#define CB_COLOR4_PITCH__TILE_MAX__SHIFT 0x0
219#define CB_COLOR4_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
220#define CB_COLOR4_PITCH__FMASK_TILE_MAX__SHIFT 0x14
221#define CB_COLOR5_PITCH__TILE_MAX_MASK 0x7ff
222#define CB_COLOR5_PITCH__TILE_MAX__SHIFT 0x0
223#define CB_COLOR5_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
224#define CB_COLOR5_PITCH__FMASK_TILE_MAX__SHIFT 0x14
225#define CB_COLOR6_PITCH__TILE_MAX_MASK 0x7ff
226#define CB_COLOR6_PITCH__TILE_MAX__SHIFT 0x0
227#define CB_COLOR6_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
228#define CB_COLOR6_PITCH__FMASK_TILE_MAX__SHIFT 0x14
229#define CB_COLOR7_PITCH__TILE_MAX_MASK 0x7ff
230#define CB_COLOR7_PITCH__TILE_MAX__SHIFT 0x0
231#define CB_COLOR7_PITCH__FMASK_TILE_MAX_MASK 0x7ff00000
232#define CB_COLOR7_PITCH__FMASK_TILE_MAX__SHIFT 0x14
233#define CB_COLOR0_SLICE__TILE_MAX_MASK 0x3fffff
234#define CB_COLOR0_SLICE__TILE_MAX__SHIFT 0x0
235#define CB_COLOR1_SLICE__TILE_MAX_MASK 0x3fffff
236#define CB_COLOR1_SLICE__TILE_MAX__SHIFT 0x0
237#define CB_COLOR2_SLICE__TILE_MAX_MASK 0x3fffff
238#define CB_COLOR2_SLICE__TILE_MAX__SHIFT 0x0
239#define CB_COLOR3_SLICE__TILE_MAX_MASK 0x3fffff
240#define CB_COLOR3_SLICE__TILE_MAX__SHIFT 0x0
241#define CB_COLOR4_SLICE__TILE_MAX_MASK 0x3fffff
242#define CB_COLOR4_SLICE__TILE_MAX__SHIFT 0x0
243#define CB_COLOR5_SLICE__TILE_MAX_MASK 0x3fffff
244#define CB_COLOR5_SLICE__TILE_MAX__SHIFT 0x0
245#define CB_COLOR6_SLICE__TILE_MAX_MASK 0x3fffff
246#define CB_COLOR6_SLICE__TILE_MAX__SHIFT 0x0
247#define CB_COLOR7_SLICE__TILE_MAX_MASK 0x3fffff
248#define CB_COLOR7_SLICE__TILE_MAX__SHIFT 0x0
249#define CB_COLOR0_VIEW__SLICE_START_MASK 0x7ff
250#define CB_COLOR0_VIEW__SLICE_START__SHIFT 0x0
251#define CB_COLOR0_VIEW__SLICE_MAX_MASK 0xffe000
252#define CB_COLOR0_VIEW__SLICE_MAX__SHIFT 0xd
253#define CB_COLOR1_VIEW__SLICE_START_MASK 0x7ff
254#define CB_COLOR1_VIEW__SLICE_START__SHIFT 0x0
255#define CB_COLOR1_VIEW__SLICE_MAX_MASK 0xffe000
256#define CB_COLOR1_VIEW__SLICE_MAX__SHIFT 0xd
257#define CB_COLOR2_VIEW__SLICE_START_MASK 0x7ff
258#define CB_COLOR2_VIEW__SLICE_START__SHIFT 0x0
259#define CB_COLOR2_VIEW__SLICE_MAX_MASK 0xffe000
260#define CB_COLOR2_VIEW__SLICE_MAX__SHIFT 0xd
261#define CB_COLOR3_VIEW__SLICE_START_MASK 0x7ff
262#define CB_COLOR3_VIEW__SLICE_START__SHIFT 0x0
263#define CB_COLOR3_VIEW__SLICE_MAX_MASK 0xffe000
264#define CB_COLOR3_VIEW__SLICE_MAX__SHIFT 0xd
265#define CB_COLOR4_VIEW__SLICE_START_MASK 0x7ff
266#define CB_COLOR4_VIEW__SLICE_START__SHIFT 0x0
267#define CB_COLOR4_VIEW__SLICE_MAX_MASK 0xffe000
268#define CB_COLOR4_VIEW__SLICE_MAX__SHIFT 0xd
269#define CB_COLOR5_VIEW__SLICE_START_MASK 0x7ff
270#define CB_COLOR5_VIEW__SLICE_START__SHIFT 0x0
271#define CB_COLOR5_VIEW__SLICE_MAX_MASK 0xffe000
272#define CB_COLOR5_VIEW__SLICE_MAX__SHIFT 0xd
273#define CB_COLOR6_VIEW__SLICE_START_MASK 0x7ff
274#define CB_COLOR6_VIEW__SLICE_START__SHIFT 0x0
275#define CB_COLOR6_VIEW__SLICE_MAX_MASK 0xffe000
276#define CB_COLOR6_VIEW__SLICE_MAX__SHIFT 0xd
277#define CB_COLOR7_VIEW__SLICE_START_MASK 0x7ff
278#define CB_COLOR7_VIEW__SLICE_START__SHIFT 0x0
279#define CB_COLOR7_VIEW__SLICE_MAX_MASK 0xffe000
280#define CB_COLOR7_VIEW__SLICE_MAX__SHIFT 0xd
281#define CB_COLOR0_INFO__ENDIAN_MASK 0x3
282#define CB_COLOR0_INFO__ENDIAN__SHIFT 0x0
283#define CB_COLOR0_INFO__FORMAT_MASK 0x7c
284#define CB_COLOR0_INFO__FORMAT__SHIFT 0x2
285#define CB_COLOR0_INFO__LINEAR_GENERAL_MASK 0x80
286#define CB_COLOR0_INFO__LINEAR_GENERAL__SHIFT 0x7
287#define CB_COLOR0_INFO__NUMBER_TYPE_MASK 0x700
288#define CB_COLOR0_INFO__NUMBER_TYPE__SHIFT 0x8
289#define CB_COLOR0_INFO__COMP_SWAP_MASK 0x1800
290#define CB_COLOR0_INFO__COMP_SWAP__SHIFT 0xb
291#define CB_COLOR0_INFO__FAST_CLEAR_MASK 0x2000
292#define CB_COLOR0_INFO__FAST_CLEAR__SHIFT 0xd
293#define CB_COLOR0_INFO__COMPRESSION_MASK 0x4000
294#define CB_COLOR0_INFO__COMPRESSION__SHIFT 0xe
295#define CB_COLOR0_INFO__BLEND_CLAMP_MASK 0x8000
296#define CB_COLOR0_INFO__BLEND_CLAMP__SHIFT 0xf
297#define CB_COLOR0_INFO__BLEND_BYPASS_MASK 0x10000
298#define CB_COLOR0_INFO__BLEND_BYPASS__SHIFT 0x10
299#define CB_COLOR0_INFO__SIMPLE_FLOAT_MASK 0x20000
300#define CB_COLOR0_INFO__SIMPLE_FLOAT__SHIFT 0x11
301#define CB_COLOR0_INFO__ROUND_MODE_MASK 0x40000
302#define CB_COLOR0_INFO__ROUND_MODE__SHIFT 0x12
303#define CB_COLOR0_INFO__CMASK_IS_LINEAR_MASK 0x80000
304#define CB_COLOR0_INFO__CMASK_IS_LINEAR__SHIFT 0x13
305#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
306#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
307#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
308#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
309#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
310#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
311#define CB_COLOR1_INFO__ENDIAN_MASK 0x3
312#define CB_COLOR1_INFO__ENDIAN__SHIFT 0x0
313#define CB_COLOR1_INFO__FORMAT_MASK 0x7c
314#define CB_COLOR1_INFO__FORMAT__SHIFT 0x2
315#define CB_COLOR1_INFO__LINEAR_GENERAL_MASK 0x80
316#define CB_COLOR1_INFO__LINEAR_GENERAL__SHIFT 0x7
317#define CB_COLOR1_INFO__NUMBER_TYPE_MASK 0x700
318#define CB_COLOR1_INFO__NUMBER_TYPE__SHIFT 0x8
319#define CB_COLOR1_INFO__COMP_SWAP_MASK 0x1800
320#define CB_COLOR1_INFO__COMP_SWAP__SHIFT 0xb
321#define CB_COLOR1_INFO__FAST_CLEAR_MASK 0x2000
322#define CB_COLOR1_INFO__FAST_CLEAR__SHIFT 0xd
323#define CB_COLOR1_INFO__COMPRESSION_MASK 0x4000
324#define CB_COLOR1_INFO__COMPRESSION__SHIFT 0xe
325#define CB_COLOR1_INFO__BLEND_CLAMP_MASK 0x8000
326#define CB_COLOR1_INFO__BLEND_CLAMP__SHIFT 0xf
327#define CB_COLOR1_INFO__BLEND_BYPASS_MASK 0x10000
328#define CB_COLOR1_INFO__BLEND_BYPASS__SHIFT 0x10
329#define CB_COLOR1_INFO__SIMPLE_FLOAT_MASK 0x20000
330#define CB_COLOR1_INFO__SIMPLE_FLOAT__SHIFT 0x11
331#define CB_COLOR1_INFO__ROUND_MODE_MASK 0x40000
332#define CB_COLOR1_INFO__ROUND_MODE__SHIFT 0x12
333#define CB_COLOR1_INFO__CMASK_IS_LINEAR_MASK 0x80000
334#define CB_COLOR1_INFO__CMASK_IS_LINEAR__SHIFT 0x13
335#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
336#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
337#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
338#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
339#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
340#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
341#define CB_COLOR2_INFO__ENDIAN_MASK 0x3
342#define CB_COLOR2_INFO__ENDIAN__SHIFT 0x0
343#define CB_COLOR2_INFO__FORMAT_MASK 0x7c
344#define CB_COLOR2_INFO__FORMAT__SHIFT 0x2
345#define CB_COLOR2_INFO__LINEAR_GENERAL_MASK 0x80
346#define CB_COLOR2_INFO__LINEAR_GENERAL__SHIFT 0x7
347#define CB_COLOR2_INFO__NUMBER_TYPE_MASK 0x700
348#define CB_COLOR2_INFO__NUMBER_TYPE__SHIFT 0x8
349#define CB_COLOR2_INFO__COMP_SWAP_MASK 0x1800
350#define CB_COLOR2_INFO__COMP_SWAP__SHIFT 0xb
351#define CB_COLOR2_INFO__FAST_CLEAR_MASK 0x2000
352#define CB_COLOR2_INFO__FAST_CLEAR__SHIFT 0xd
353#define CB_COLOR2_INFO__COMPRESSION_MASK 0x4000
354#define CB_COLOR2_INFO__COMPRESSION__SHIFT 0xe
355#define CB_COLOR2_INFO__BLEND_CLAMP_MASK 0x8000
356#define CB_COLOR2_INFO__BLEND_CLAMP__SHIFT 0xf
357#define CB_COLOR2_INFO__BLEND_BYPASS_MASK 0x10000
358#define CB_COLOR2_INFO__BLEND_BYPASS__SHIFT 0x10
359#define CB_COLOR2_INFO__SIMPLE_FLOAT_MASK 0x20000
360#define CB_COLOR2_INFO__SIMPLE_FLOAT__SHIFT 0x11
361#define CB_COLOR2_INFO__ROUND_MODE_MASK 0x40000
362#define CB_COLOR2_INFO__ROUND_MODE__SHIFT 0x12
363#define CB_COLOR2_INFO__CMASK_IS_LINEAR_MASK 0x80000
364#define CB_COLOR2_INFO__CMASK_IS_LINEAR__SHIFT 0x13
365#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
366#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
367#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
368#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
369#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
370#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
371#define CB_COLOR3_INFO__ENDIAN_MASK 0x3
372#define CB_COLOR3_INFO__ENDIAN__SHIFT 0x0
373#define CB_COLOR3_INFO__FORMAT_MASK 0x7c
374#define CB_COLOR3_INFO__FORMAT__SHIFT 0x2
375#define CB_COLOR3_INFO__LINEAR_GENERAL_MASK 0x80
376#define CB_COLOR3_INFO__LINEAR_GENERAL__SHIFT 0x7
377#define CB_COLOR3_INFO__NUMBER_TYPE_MASK 0x700
378#define CB_COLOR3_INFO__NUMBER_TYPE__SHIFT 0x8
379#define CB_COLOR3_INFO__COMP_SWAP_MASK 0x1800
380#define CB_COLOR3_INFO__COMP_SWAP__SHIFT 0xb
381#define CB_COLOR3_INFO__FAST_CLEAR_MASK 0x2000
382#define CB_COLOR3_INFO__FAST_CLEAR__SHIFT 0xd
383#define CB_COLOR3_INFO__COMPRESSION_MASK 0x4000
384#define CB_COLOR3_INFO__COMPRESSION__SHIFT 0xe
385#define CB_COLOR3_INFO__BLEND_CLAMP_MASK 0x8000
386#define CB_COLOR3_INFO__BLEND_CLAMP__SHIFT 0xf
387#define CB_COLOR3_INFO__BLEND_BYPASS_MASK 0x10000
388#define CB_COLOR3_INFO__BLEND_BYPASS__SHIFT 0x10
389#define CB_COLOR3_INFO__SIMPLE_FLOAT_MASK 0x20000
390#define CB_COLOR3_INFO__SIMPLE_FLOAT__SHIFT 0x11
391#define CB_COLOR3_INFO__ROUND_MODE_MASK 0x40000
392#define CB_COLOR3_INFO__ROUND_MODE__SHIFT 0x12
393#define CB_COLOR3_INFO__CMASK_IS_LINEAR_MASK 0x80000
394#define CB_COLOR3_INFO__CMASK_IS_LINEAR__SHIFT 0x13
395#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
396#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
397#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
398#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
399#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
400#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
401#define CB_COLOR4_INFO__ENDIAN_MASK 0x3
402#define CB_COLOR4_INFO__ENDIAN__SHIFT 0x0
403#define CB_COLOR4_INFO__FORMAT_MASK 0x7c
404#define CB_COLOR4_INFO__FORMAT__SHIFT 0x2
405#define CB_COLOR4_INFO__LINEAR_GENERAL_MASK 0x80
406#define CB_COLOR4_INFO__LINEAR_GENERAL__SHIFT 0x7
407#define CB_COLOR4_INFO__NUMBER_TYPE_MASK 0x700
408#define CB_COLOR4_INFO__NUMBER_TYPE__SHIFT 0x8
409#define CB_COLOR4_INFO__COMP_SWAP_MASK 0x1800
410#define CB_COLOR4_INFO__COMP_SWAP__SHIFT 0xb
411#define CB_COLOR4_INFO__FAST_CLEAR_MASK 0x2000
412#define CB_COLOR4_INFO__FAST_CLEAR__SHIFT 0xd
413#define CB_COLOR4_INFO__COMPRESSION_MASK 0x4000
414#define CB_COLOR4_INFO__COMPRESSION__SHIFT 0xe
415#define CB_COLOR4_INFO__BLEND_CLAMP_MASK 0x8000
416#define CB_COLOR4_INFO__BLEND_CLAMP__SHIFT 0xf
417#define CB_COLOR4_INFO__BLEND_BYPASS_MASK 0x10000
418#define CB_COLOR4_INFO__BLEND_BYPASS__SHIFT 0x10
419#define CB_COLOR4_INFO__SIMPLE_FLOAT_MASK 0x20000
420#define CB_COLOR4_INFO__SIMPLE_FLOAT__SHIFT 0x11
421#define CB_COLOR4_INFO__ROUND_MODE_MASK 0x40000
422#define CB_COLOR4_INFO__ROUND_MODE__SHIFT 0x12
423#define CB_COLOR4_INFO__CMASK_IS_LINEAR_MASK 0x80000
424#define CB_COLOR4_INFO__CMASK_IS_LINEAR__SHIFT 0x13
425#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
426#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
427#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
428#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
429#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
430#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
431#define CB_COLOR5_INFO__ENDIAN_MASK 0x3
432#define CB_COLOR5_INFO__ENDIAN__SHIFT 0x0
433#define CB_COLOR5_INFO__FORMAT_MASK 0x7c
434#define CB_COLOR5_INFO__FORMAT__SHIFT 0x2
435#define CB_COLOR5_INFO__LINEAR_GENERAL_MASK 0x80
436#define CB_COLOR5_INFO__LINEAR_GENERAL__SHIFT 0x7
437#define CB_COLOR5_INFO__NUMBER_TYPE_MASK 0x700
438#define CB_COLOR5_INFO__NUMBER_TYPE__SHIFT 0x8
439#define CB_COLOR5_INFO__COMP_SWAP_MASK 0x1800
440#define CB_COLOR5_INFO__COMP_SWAP__SHIFT 0xb
441#define CB_COLOR5_INFO__FAST_CLEAR_MASK 0x2000
442#define CB_COLOR5_INFO__FAST_CLEAR__SHIFT 0xd
443#define CB_COLOR5_INFO__COMPRESSION_MASK 0x4000
444#define CB_COLOR5_INFO__COMPRESSION__SHIFT 0xe
445#define CB_COLOR5_INFO__BLEND_CLAMP_MASK 0x8000
446#define CB_COLOR5_INFO__BLEND_CLAMP__SHIFT 0xf
447#define CB_COLOR5_INFO__BLEND_BYPASS_MASK 0x10000
448#define CB_COLOR5_INFO__BLEND_BYPASS__SHIFT 0x10
449#define CB_COLOR5_INFO__SIMPLE_FLOAT_MASK 0x20000
450#define CB_COLOR5_INFO__SIMPLE_FLOAT__SHIFT 0x11
451#define CB_COLOR5_INFO__ROUND_MODE_MASK 0x40000
452#define CB_COLOR5_INFO__ROUND_MODE__SHIFT 0x12
453#define CB_COLOR5_INFO__CMASK_IS_LINEAR_MASK 0x80000
454#define CB_COLOR5_INFO__CMASK_IS_LINEAR__SHIFT 0x13
455#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
456#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
457#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
458#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
459#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
460#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
461#define CB_COLOR6_INFO__ENDIAN_MASK 0x3
462#define CB_COLOR6_INFO__ENDIAN__SHIFT 0x0
463#define CB_COLOR6_INFO__FORMAT_MASK 0x7c
464#define CB_COLOR6_INFO__FORMAT__SHIFT 0x2
465#define CB_COLOR6_INFO__LINEAR_GENERAL_MASK 0x80
466#define CB_COLOR6_INFO__LINEAR_GENERAL__SHIFT 0x7
467#define CB_COLOR6_INFO__NUMBER_TYPE_MASK 0x700
468#define CB_COLOR6_INFO__NUMBER_TYPE__SHIFT 0x8
469#define CB_COLOR6_INFO__COMP_SWAP_MASK 0x1800
470#define CB_COLOR6_INFO__COMP_SWAP__SHIFT 0xb
471#define CB_COLOR6_INFO__FAST_CLEAR_MASK 0x2000
472#define CB_COLOR6_INFO__FAST_CLEAR__SHIFT 0xd
473#define CB_COLOR6_INFO__COMPRESSION_MASK 0x4000
474#define CB_COLOR6_INFO__COMPRESSION__SHIFT 0xe
475#define CB_COLOR6_INFO__BLEND_CLAMP_MASK 0x8000
476#define CB_COLOR6_INFO__BLEND_CLAMP__SHIFT 0xf
477#define CB_COLOR6_INFO__BLEND_BYPASS_MASK 0x10000
478#define CB_COLOR6_INFO__BLEND_BYPASS__SHIFT 0x10
479#define CB_COLOR6_INFO__SIMPLE_FLOAT_MASK 0x20000
480#define CB_COLOR6_INFO__SIMPLE_FLOAT__SHIFT 0x11
481#define CB_COLOR6_INFO__ROUND_MODE_MASK 0x40000
482#define CB_COLOR6_INFO__ROUND_MODE__SHIFT 0x12
483#define CB_COLOR6_INFO__CMASK_IS_LINEAR_MASK 0x80000
484#define CB_COLOR6_INFO__CMASK_IS_LINEAR__SHIFT 0x13
485#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
486#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
487#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
488#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
489#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
490#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
491#define CB_COLOR7_INFO__ENDIAN_MASK 0x3
492#define CB_COLOR7_INFO__ENDIAN__SHIFT 0x0
493#define CB_COLOR7_INFO__FORMAT_MASK 0x7c
494#define CB_COLOR7_INFO__FORMAT__SHIFT 0x2
495#define CB_COLOR7_INFO__LINEAR_GENERAL_MASK 0x80
496#define CB_COLOR7_INFO__LINEAR_GENERAL__SHIFT 0x7
497#define CB_COLOR7_INFO__NUMBER_TYPE_MASK 0x700
498#define CB_COLOR7_INFO__NUMBER_TYPE__SHIFT 0x8
499#define CB_COLOR7_INFO__COMP_SWAP_MASK 0x1800
500#define CB_COLOR7_INFO__COMP_SWAP__SHIFT 0xb
501#define CB_COLOR7_INFO__FAST_CLEAR_MASK 0x2000
502#define CB_COLOR7_INFO__FAST_CLEAR__SHIFT 0xd
503#define CB_COLOR7_INFO__COMPRESSION_MASK 0x4000
504#define CB_COLOR7_INFO__COMPRESSION__SHIFT 0xe
505#define CB_COLOR7_INFO__BLEND_CLAMP_MASK 0x8000
506#define CB_COLOR7_INFO__BLEND_CLAMP__SHIFT 0xf
507#define CB_COLOR7_INFO__BLEND_BYPASS_MASK 0x10000
508#define CB_COLOR7_INFO__BLEND_BYPASS__SHIFT 0x10
509#define CB_COLOR7_INFO__SIMPLE_FLOAT_MASK 0x20000
510#define CB_COLOR7_INFO__SIMPLE_FLOAT__SHIFT 0x11
511#define CB_COLOR7_INFO__ROUND_MODE_MASK 0x40000
512#define CB_COLOR7_INFO__ROUND_MODE__SHIFT 0x12
513#define CB_COLOR7_INFO__CMASK_IS_LINEAR_MASK 0x80000
514#define CB_COLOR7_INFO__CMASK_IS_LINEAR__SHIFT 0x13
515#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x700000
516#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
517#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x3800000
518#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
519#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x4000000
520#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
521#define CB_COLOR0_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
522#define CB_COLOR0_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
523#define CB_COLOR0_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
524#define CB_COLOR0_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
525#define CB_COLOR0_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
526#define CB_COLOR0_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
527#define CB_COLOR0_ATTRIB__NUM_SAMPLES_MASK 0x7000
528#define CB_COLOR0_ATTRIB__NUM_SAMPLES__SHIFT 0xc
529#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
530#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
531#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
532#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
533#define CB_COLOR1_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
534#define CB_COLOR1_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
535#define CB_COLOR1_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
536#define CB_COLOR1_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
537#define CB_COLOR1_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
538#define CB_COLOR1_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
539#define CB_COLOR1_ATTRIB__NUM_SAMPLES_MASK 0x7000
540#define CB_COLOR1_ATTRIB__NUM_SAMPLES__SHIFT 0xc
541#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
542#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
543#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
544#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
545#define CB_COLOR2_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
546#define CB_COLOR2_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
547#define CB_COLOR2_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
548#define CB_COLOR2_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
549#define CB_COLOR2_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
550#define CB_COLOR2_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
551#define CB_COLOR2_ATTRIB__NUM_SAMPLES_MASK 0x7000
552#define CB_COLOR2_ATTRIB__NUM_SAMPLES__SHIFT 0xc
553#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
554#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
555#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
556#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
557#define CB_COLOR3_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
558#define CB_COLOR3_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
559#define CB_COLOR3_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
560#define CB_COLOR3_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
561#define CB_COLOR3_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
562#define CB_COLOR3_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
563#define CB_COLOR3_ATTRIB__NUM_SAMPLES_MASK 0x7000
564#define CB_COLOR3_ATTRIB__NUM_SAMPLES__SHIFT 0xc
565#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
566#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
567#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
568#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
569#define CB_COLOR4_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
570#define CB_COLOR4_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
571#define CB_COLOR4_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
572#define CB_COLOR4_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
573#define CB_COLOR4_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
574#define CB_COLOR4_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
575#define CB_COLOR4_ATTRIB__NUM_SAMPLES_MASK 0x7000
576#define CB_COLOR4_ATTRIB__NUM_SAMPLES__SHIFT 0xc
577#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
578#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
579#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
580#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
581#define CB_COLOR5_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
582#define CB_COLOR5_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
583#define CB_COLOR5_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
584#define CB_COLOR5_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
585#define CB_COLOR5_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
586#define CB_COLOR5_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
587#define CB_COLOR5_ATTRIB__NUM_SAMPLES_MASK 0x7000
588#define CB_COLOR5_ATTRIB__NUM_SAMPLES__SHIFT 0xc
589#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
590#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
591#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
592#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
593#define CB_COLOR6_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
594#define CB_COLOR6_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
595#define CB_COLOR6_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
596#define CB_COLOR6_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
597#define CB_COLOR6_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
598#define CB_COLOR6_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
599#define CB_COLOR6_ATTRIB__NUM_SAMPLES_MASK 0x7000
600#define CB_COLOR6_ATTRIB__NUM_SAMPLES__SHIFT 0xc
601#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
602#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
603#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
604#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
605#define CB_COLOR7_ATTRIB__TILE_MODE_INDEX_MASK 0x1f
606#define CB_COLOR7_ATTRIB__TILE_MODE_INDEX__SHIFT 0x0
607#define CB_COLOR7_ATTRIB__FMASK_TILE_MODE_INDEX_MASK 0x3e0
608#define CB_COLOR7_ATTRIB__FMASK_TILE_MODE_INDEX__SHIFT 0x5
609#define CB_COLOR7_ATTRIB__FMASK_BANK_HEIGHT_MASK 0xc00
610#define CB_COLOR7_ATTRIB__FMASK_BANK_HEIGHT__SHIFT 0xa
611#define CB_COLOR7_ATTRIB__NUM_SAMPLES_MASK 0x7000
612#define CB_COLOR7_ATTRIB__NUM_SAMPLES__SHIFT 0xc
613#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS_MASK 0x18000
614#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
615#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x20000
616#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
617#define CB_COLOR0_CMASK__BASE_256B_MASK 0xffffffff
618#define CB_COLOR0_CMASK__BASE_256B__SHIFT 0x0
619#define CB_COLOR1_CMASK__BASE_256B_MASK 0xffffffff
620#define CB_COLOR1_CMASK__BASE_256B__SHIFT 0x0
621#define CB_COLOR2_CMASK__BASE_256B_MASK 0xffffffff
622#define CB_COLOR2_CMASK__BASE_256B__SHIFT 0x0
623#define CB_COLOR3_CMASK__BASE_256B_MASK 0xffffffff
624#define CB_COLOR3_CMASK__BASE_256B__SHIFT 0x0
625#define CB_COLOR4_CMASK__BASE_256B_MASK 0xffffffff
626#define CB_COLOR4_CMASK__BASE_256B__SHIFT 0x0
627#define CB_COLOR5_CMASK__BASE_256B_MASK 0xffffffff
628#define CB_COLOR5_CMASK__BASE_256B__SHIFT 0x0
629#define CB_COLOR6_CMASK__BASE_256B_MASK 0xffffffff
630#define CB_COLOR6_CMASK__BASE_256B__SHIFT 0x0
631#define CB_COLOR7_CMASK__BASE_256B_MASK 0xffffffff
632#define CB_COLOR7_CMASK__BASE_256B__SHIFT 0x0
633#define CB_COLOR0_CMASK_SLICE__TILE_MAX_MASK 0x3fff
634#define CB_COLOR0_CMASK_SLICE__TILE_MAX__SHIFT 0x0
635#define CB_COLOR1_CMASK_SLICE__TILE_MAX_MASK 0x3fff
636#define CB_COLOR1_CMASK_SLICE__TILE_MAX__SHIFT 0x0
637#define CB_COLOR2_CMASK_SLICE__TILE_MAX_MASK 0x3fff
638#define CB_COLOR2_CMASK_SLICE__TILE_MAX__SHIFT 0x0
639#define CB_COLOR3_CMASK_SLICE__TILE_MAX_MASK 0x3fff
640#define CB_COLOR3_CMASK_SLICE__TILE_MAX__SHIFT 0x0
641#define CB_COLOR4_CMASK_SLICE__TILE_MAX_MASK 0x3fff
642#define CB_COLOR4_CMASK_SLICE__TILE_MAX__SHIFT 0x0
643#define CB_COLOR5_CMASK_SLICE__TILE_MAX_MASK 0x3fff
644#define CB_COLOR5_CMASK_SLICE__TILE_MAX__SHIFT 0x0
645#define CB_COLOR6_CMASK_SLICE__TILE_MAX_MASK 0x3fff
646#define CB_COLOR6_CMASK_SLICE__TILE_MAX__SHIFT 0x0
647#define CB_COLOR7_CMASK_SLICE__TILE_MAX_MASK 0x3fff
648#define CB_COLOR7_CMASK_SLICE__TILE_MAX__SHIFT 0x0
649#define CB_COLOR0_FMASK__BASE_256B_MASK 0xffffffff
650#define CB_COLOR0_FMASK__BASE_256B__SHIFT 0x0
651#define CB_COLOR1_FMASK__BASE_256B_MASK 0xffffffff
652#define CB_COLOR1_FMASK__BASE_256B__SHIFT 0x0
653#define CB_COLOR2_FMASK__BASE_256B_MASK 0xffffffff
654#define CB_COLOR2_FMASK__BASE_256B__SHIFT 0x0
655#define CB_COLOR3_FMASK__BASE_256B_MASK 0xffffffff
656#define CB_COLOR3_FMASK__BASE_256B__SHIFT 0x0
657#define CB_COLOR4_FMASK__BASE_256B_MASK 0xffffffff
658#define CB_COLOR4_FMASK__BASE_256B__SHIFT 0x0
659#define CB_COLOR5_FMASK__BASE_256B_MASK 0xffffffff
660#define CB_COLOR5_FMASK__BASE_256B__SHIFT 0x0
661#define CB_COLOR6_FMASK__BASE_256B_MASK 0xffffffff
662#define CB_COLOR6_FMASK__BASE_256B__SHIFT 0x0
663#define CB_COLOR7_FMASK__BASE_256B_MASK 0xffffffff
664#define CB_COLOR7_FMASK__BASE_256B__SHIFT 0x0
665#define CB_COLOR0_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
666#define CB_COLOR0_FMASK_SLICE__TILE_MAX__SHIFT 0x0
667#define CB_COLOR1_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
668#define CB_COLOR1_FMASK_SLICE__TILE_MAX__SHIFT 0x0
669#define CB_COLOR2_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
670#define CB_COLOR2_FMASK_SLICE__TILE_MAX__SHIFT 0x0
671#define CB_COLOR3_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
672#define CB_COLOR3_FMASK_SLICE__TILE_MAX__SHIFT 0x0
673#define CB_COLOR4_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
674#define CB_COLOR4_FMASK_SLICE__TILE_MAX__SHIFT 0x0
675#define CB_COLOR5_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
676#define CB_COLOR5_FMASK_SLICE__TILE_MAX__SHIFT 0x0
677#define CB_COLOR6_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
678#define CB_COLOR6_FMASK_SLICE__TILE_MAX__SHIFT 0x0
679#define CB_COLOR7_FMASK_SLICE__TILE_MAX_MASK 0x3fffff
680#define CB_COLOR7_FMASK_SLICE__TILE_MAX__SHIFT 0x0
681#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
682#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
683#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
684#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
685#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
686#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
687#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
688#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
689#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
690#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
691#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
692#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
693#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
694#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
695#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0_MASK 0xffffffff
696#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
697#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
698#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
699#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
700#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
701#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
702#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
703#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
704#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
705#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
706#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
707#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
708#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
709#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
710#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
711#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1_MASK 0xffffffff
712#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
713#define CB_TARGET_MASK__TARGET0_ENABLE_MASK 0xf
714#define CB_TARGET_MASK__TARGET0_ENABLE__SHIFT 0x0
715#define CB_TARGET_MASK__TARGET1_ENABLE_MASK 0xf0
716#define CB_TARGET_MASK__TARGET1_ENABLE__SHIFT 0x4
717#define CB_TARGET_MASK__TARGET2_ENABLE_MASK 0xf00
718#define CB_TARGET_MASK__TARGET2_ENABLE__SHIFT 0x8
719#define CB_TARGET_MASK__TARGET3_ENABLE_MASK 0xf000
720#define CB_TARGET_MASK__TARGET3_ENABLE__SHIFT 0xc
721#define CB_TARGET_MASK__TARGET4_ENABLE_MASK 0xf0000
722#define CB_TARGET_MASK__TARGET4_ENABLE__SHIFT 0x10
723#define CB_TARGET_MASK__TARGET5_ENABLE_MASK 0xf00000
724#define CB_TARGET_MASK__TARGET5_ENABLE__SHIFT 0x14
725#define CB_TARGET_MASK__TARGET6_ENABLE_MASK 0xf000000
726#define CB_TARGET_MASK__TARGET6_ENABLE__SHIFT 0x18
727#define CB_TARGET_MASK__TARGET7_ENABLE_MASK 0xf0000000
728#define CB_TARGET_MASK__TARGET7_ENABLE__SHIFT 0x1c
729#define CB_SHADER_MASK__OUTPUT0_ENABLE_MASK 0xf
730#define CB_SHADER_MASK__OUTPUT0_ENABLE__SHIFT 0x0
731#define CB_SHADER_MASK__OUTPUT1_ENABLE_MASK 0xf0
732#define CB_SHADER_MASK__OUTPUT1_ENABLE__SHIFT 0x4
733#define CB_SHADER_MASK__OUTPUT2_ENABLE_MASK 0xf00
734#define CB_SHADER_MASK__OUTPUT2_ENABLE__SHIFT 0x8
735#define CB_SHADER_MASK__OUTPUT3_ENABLE_MASK 0xf000
736#define CB_SHADER_MASK__OUTPUT3_ENABLE__SHIFT 0xc
737#define CB_SHADER_MASK__OUTPUT4_ENABLE_MASK 0xf0000
738#define CB_SHADER_MASK__OUTPUT4_ENABLE__SHIFT 0x10
739#define CB_SHADER_MASK__OUTPUT5_ENABLE_MASK 0xf00000
740#define CB_SHADER_MASK__OUTPUT5_ENABLE__SHIFT 0x14
741#define CB_SHADER_MASK__OUTPUT6_ENABLE_MASK 0xf000000
742#define CB_SHADER_MASK__OUTPUT6_ENABLE__SHIFT 0x18
743#define CB_SHADER_MASK__OUTPUT7_ENABLE_MASK 0xf0000000
744#define CB_SHADER_MASK__OUTPUT7_ENABLE__SHIFT 0x1c
745#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT_MASK 0xf
746#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT__SHIFT 0x0
747#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT_MASK 0x3c0
748#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT__SHIFT 0x6
749#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT_MASK 0xf000
750#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT__SHIFT 0xc
751#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE_MASK 0x10000
752#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE__SHIFT 0x10
753#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING_MASK 0x40000
754#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING__SHIFT 0x12
755#define CB_HW_CONTROL__FORCE_NEEDS_DST_MASK 0x80000
756#define CB_HW_CONTROL__FORCE_NEEDS_DST__SHIFT 0x13
757#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE_MASK 0x100000
758#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE__SHIFT 0x14
759#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST_MASK 0x200000
760#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST__SHIFT 0x15
761#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK_MASK 0x400000
762#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK__SHIFT 0x16
763#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG_MASK 0x800000
764#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG__SHIFT 0x17
765#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST_MASK 0x1000000
766#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST__SHIFT 0x18
767#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS_MASK 0x2000000
768#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS__SHIFT 0x19
769#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL_MASK 0x4000000
770#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL__SHIFT 0x1a
771#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED_MASK 0x8000000
772#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED__SHIFT 0x1b
773#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT_MASK 0x10000000
774#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT__SHIFT 0x1c
775#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT_MASK 0x20000000
776#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT__SHIFT 0x1d
777#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT_MASK 0x40000000
778#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT__SHIFT 0x1e
779#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE_MASK 0x80000000
780#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE__SHIFT 0x1f
781#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS_MASK 0x1f
782#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS__SHIFT 0x0
783#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS_MASK 0x7e0
784#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS__SHIFT 0x5
785#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS_MASK 0x1f800
786#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS__SHIFT 0xb
787#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH_MASK 0x3fe0000
788#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH__SHIFT 0x11
789#define CB_HW_CONTROL_1__CHICKEN_BITS_MASK 0xfc000000
790#define CB_HW_CONTROL_1__CHICKEN_BITS__SHIFT 0x1a
791#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH_MASK 0xff
792#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH__SHIFT 0x0
793#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH_MASK 0x7f00
794#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH__SHIFT 0x8
795#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH_MASK 0x7f8000
796#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH__SHIFT 0xf
797#define CB_HW_CONTROL_2__CHICKEN_BITS_MASK 0xff000000
798#define CB_HW_CONTROL_2__CHICKEN_BITS__SHIFT 0x18
799#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL_MASK 0x1
800#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL__SHIFT 0x0
801#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE_MASK 0x1
802#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE__SHIFT 0x0
803#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL_MASK 0xe
804#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL__SHIFT 0x1
805#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE_MASK 0x10
806#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE__SHIFT 0x4
807#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL_MASK 0x3e0
808#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL__SHIFT 0x5
809#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE_MASK 0x400
810#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE__SHIFT 0xa
811#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL_MASK 0x800
812#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL__SHIFT 0xb
813#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE_MASK 0x1000
814#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE__SHIFT 0xc
815#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL_MASK 0xe000
816#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL__SHIFT 0xd
817#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE_MASK 0x20000
818#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE__SHIFT 0x11
819#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL_MASK 0x1c0000
820#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL__SHIFT 0x12
821#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE_MASK 0x200000
822#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE__SHIFT 0x15
823#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL_MASK 0xc00000
824#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL__SHIFT 0x16
825#define CB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x1ff
826#define CB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
827#define CB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x7fc00
828#define CB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
829#define CB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
830#define CB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
831#define CB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
832#define CB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
833#define CB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
834#define CB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
835#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x1ff
836#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
837#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x7fc00
838#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
839#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
840#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
841#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
842#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
843#define CB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x1ff
844#define CB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
845#define CB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
846#define CB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
847#define CB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x1ff
848#define CB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
849#define CB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
850#define CB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
851#define CB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x1ff
852#define CB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
853#define CB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
854#define CB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
855#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
856#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
857#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
858#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
859#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
860#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
861#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
862#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
863#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
864#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
865#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
866#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
867#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
868#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
869#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
870#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
871#define CB_CGTT_SCLK_CTRL__ON_DELAY_MASK 0xf
872#define CB_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
873#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
874#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
875#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
876#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
877#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
878#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
879#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
880#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
881#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
882#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
883#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
884#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
885#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
886#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
887#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
888#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
889#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
890#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
891#define CB_DEBUG_BUS_13__TILE_INTFC_BUSY_MASK 0x1
892#define CB_DEBUG_BUS_13__TILE_INTFC_BUSY__SHIFT 0x0
893#define CB_DEBUG_BUS_13__MU_BUSY_MASK 0x2
894#define CB_DEBUG_BUS_13__MU_BUSY__SHIFT 0x1
895#define CB_DEBUG_BUS_13__TQ_BUSY_MASK 0x4
896#define CB_DEBUG_BUS_13__TQ_BUSY__SHIFT 0x2
897#define CB_DEBUG_BUS_13__AC_BUSY_MASK 0x8
898#define CB_DEBUG_BUS_13__AC_BUSY__SHIFT 0x3
899#define CB_DEBUG_BUS_13__CRW_BUSY_MASK 0x10
900#define CB_DEBUG_BUS_13__CRW_BUSY__SHIFT 0x4
901#define CB_DEBUG_BUS_13__CACHE_CTRL_BUSY_MASK 0x20
902#define CB_DEBUG_BUS_13__CACHE_CTRL_BUSY__SHIFT 0x5
903#define CB_DEBUG_BUS_13__MC_WR_PENDING_MASK 0x40
904#define CB_DEBUG_BUS_13__MC_WR_PENDING__SHIFT 0x6
905#define CB_DEBUG_BUS_13__FC_WR_PENDING_MASK 0x80
906#define CB_DEBUG_BUS_13__FC_WR_PENDING__SHIFT 0x7
907#define CB_DEBUG_BUS_13__FC_RD_PENDING_MASK 0x100
908#define CB_DEBUG_BUS_13__FC_RD_PENDING__SHIFT 0x8
909#define CB_DEBUG_BUS_13__EVICT_PENDING_MASK 0x200
910#define CB_DEBUG_BUS_13__EVICT_PENDING__SHIFT 0x9
911#define CB_DEBUG_BUS_13__LAST_RD_ARB_WINNER_MASK 0x400
912#define CB_DEBUG_BUS_13__LAST_RD_ARB_WINNER__SHIFT 0xa
913#define CB_DEBUG_BUS_13__MU_STATE_MASK 0x7f800
914#define CB_DEBUG_BUS_13__MU_STATE__SHIFT 0xb
915#define CB_DEBUG_BUS_14__TILE_RETIREMENT_BUSY_MASK 0x1
916#define CB_DEBUG_BUS_14__TILE_RETIREMENT_BUSY__SHIFT 0x0
917#define CB_DEBUG_BUS_14__FOP_BUSY_MASK 0x2
918#define CB_DEBUG_BUS_14__FOP_BUSY__SHIFT 0x1
919#define CB_DEBUG_BUS_14__LAT_BUSY_MASK 0x4
920#define CB_DEBUG_BUS_14__LAT_BUSY__SHIFT 0x2
921#define CB_DEBUG_BUS_14__CACHE_CTL_BUSY_MASK 0x8
922#define CB_DEBUG_BUS_14__CACHE_CTL_BUSY__SHIFT 0x3
923#define CB_DEBUG_BUS_14__ADDR_BUSY_MASK 0x10
924#define CB_DEBUG_BUS_14__ADDR_BUSY__SHIFT 0x4
925#define CB_DEBUG_BUS_14__MERGE_BUSY_MASK 0x20
926#define CB_DEBUG_BUS_14__MERGE_BUSY__SHIFT 0x5
927#define CB_DEBUG_BUS_14__QUAD_BUSY_MASK 0x40
928#define CB_DEBUG_BUS_14__QUAD_BUSY__SHIFT 0x6
929#define CB_DEBUG_BUS_14__TILE_BUSY_MASK 0x80
930#define CB_DEBUG_BUS_14__TILE_BUSY__SHIFT 0x7
931#define CB_DEBUG_BUS_14__CLEAR_BUSY_MASK 0x100
932#define CB_DEBUG_BUS_14__CLEAR_BUSY__SHIFT 0x8
933#define CB_DEBUG_BUS_15__SURF_SYNC_STATE_MASK 0x3
934#define CB_DEBUG_BUS_15__SURF_SYNC_STATE__SHIFT 0x0
935#define CB_DEBUG_BUS_15__SURF_SYNC_START_MASK 0x4
936#define CB_DEBUG_BUS_15__SURF_SYNC_START__SHIFT 0x2
937#define CB_DEBUG_BUS_15__SF_BUSY_MASK 0x8
938#define CB_DEBUG_BUS_15__SF_BUSY__SHIFT 0x3
939#define CB_DEBUG_BUS_15__CS_BUSY_MASK 0x10
940#define CB_DEBUG_BUS_15__CS_BUSY__SHIFT 0x4
941#define CB_DEBUG_BUS_15__RB_BUSY_MASK 0x20
942#define CB_DEBUG_BUS_15__RB_BUSY__SHIFT 0x5
943#define CB_DEBUG_BUS_15__DS_BUSY_MASK 0x40
944#define CB_DEBUG_BUS_15__DS_BUSY__SHIFT 0x6
945#define CB_DEBUG_BUS_15__TB_BUSY_MASK 0x80
946#define CB_DEBUG_BUS_15__TB_BUSY__SHIFT 0x7
947#define CB_DEBUG_BUS_15__IB_BUSY_MASK 0x100
948#define CB_DEBUG_BUS_15__IB_BUSY__SHIFT 0x8
949#define CB_DEBUG_BUS_16__MC_RDREQ_CREDITS_MASK 0x3f
950#define CB_DEBUG_BUS_16__MC_RDREQ_CREDITS__SHIFT 0x0
951#define CB_DEBUG_BUS_16__LAST_RD_GRANT_VEC_MASK 0x3c0
952#define CB_DEBUG_BUS_16__LAST_RD_GRANT_VEC__SHIFT 0x6
953#define CB_DEBUG_BUS_16__MC_WRREQ_CREDITS_MASK 0xfc00
954#define CB_DEBUG_BUS_16__MC_WRREQ_CREDITS__SHIFT 0xa
955#define CB_DEBUG_BUS_16__LAST_WR_GRANT_VEC_MASK 0xf0000
956#define CB_DEBUG_BUS_16__LAST_WR_GRANT_VEC__SHIFT 0x10
957#define CB_DEBUG_BUS_16__CC_WRREQ_FIFO_EMPTY_MASK 0x100000
958#define CB_DEBUG_BUS_16__CC_WRREQ_FIFO_EMPTY__SHIFT 0x14
959#define CB_DEBUG_BUS_16__FC_WRREQ_FIFO_EMPTY_MASK 0x200000
960#define CB_DEBUG_BUS_16__FC_WRREQ_FIFO_EMPTY__SHIFT 0x15
961#define CB_DEBUG_BUS_16__CM_WRREQ_FIFO_EMPTY_MASK 0x400000
962#define CB_DEBUG_BUS_16__CM_WRREQ_FIFO_EMPTY__SHIFT 0x16
963#define CB_DEBUG_BUS_17__CM_BUSY_MASK 0x1
964#define CB_DEBUG_BUS_17__CM_BUSY__SHIFT 0x0
965#define CB_DEBUG_BUS_17__FC_BUSY_MASK 0x2
966#define CB_DEBUG_BUS_17__FC_BUSY__SHIFT 0x1
967#define CB_DEBUG_BUS_17__CC_BUSY_MASK 0x4
968#define CB_DEBUG_BUS_17__CC_BUSY__SHIFT 0x2
969#define CB_DEBUG_BUS_17__BB_BUSY_MASK 0x8
970#define CB_DEBUG_BUS_17__BB_BUSY__SHIFT 0x3
971#define CB_DEBUG_BUS_17__MA_BUSY_MASK 0x10
972#define CB_DEBUG_BUS_17__MA_BUSY__SHIFT 0x4
973#define CB_DEBUG_BUS_17__CORE_SCLK_VLD_MASK 0x20
974#define CB_DEBUG_BUS_17__CORE_SCLK_VLD__SHIFT 0x5
975#define CB_DEBUG_BUS_17__REG_SCLK1_VLD_MASK 0x40
976#define CB_DEBUG_BUS_17__REG_SCLK1_VLD__SHIFT 0x6
977#define CB_DEBUG_BUS_17__REG_SCLK0_VLD_MASK 0x80
978#define CB_DEBUG_BUS_17__REG_SCLK0_VLD__SHIFT 0x7
979#define CB_DEBUG_BUS_18__NOT_USED_MASK 0xffffff
980#define CB_DEBUG_BUS_18__NOT_USED__SHIFT 0x0
981#define CP_DFY_CNTL__POLICY_MASK 0x300
982#define CP_DFY_CNTL__POLICY__SHIFT 0x8
983#define CP_DFY_CNTL__VOL_MASK 0x400
984#define CP_DFY_CNTL__VOL__SHIFT 0xa
985#define CP_DFY_CNTL__ATC_MASK 0x800
986#define CP_DFY_CNTL__ATC__SHIFT 0xb
987#define CP_DFY_STAT__BURST_COUNT_MASK 0xffff
988#define CP_DFY_STAT__BURST_COUNT__SHIFT 0x0
989#define CP_DFY_STAT__TAGS_PENDING_MASK 0xff0000
990#define CP_DFY_STAT__TAGS_PENDING__SHIFT 0x10
991#define CP_DFY_STAT__BUSY_MASK 0x80000000
992#define CP_DFY_STAT__BUSY__SHIFT 0x1f
993#define CP_DFY_ADDR_HI__ADDR_HI_MASK 0xffffffff
994#define CP_DFY_ADDR_HI__ADDR_HI__SHIFT 0x0
995#define CP_DFY_ADDR_LO__ADDR_LO_MASK 0xffffffe0
996#define CP_DFY_ADDR_LO__ADDR_LO__SHIFT 0x5
997#define CP_DFY_DATA_0__DATA_MASK 0xffffffff
998#define CP_DFY_DATA_0__DATA__SHIFT 0x0
999#define CP_DFY_DATA_1__DATA_MASK 0xffffffff
1000#define CP_DFY_DATA_1__DATA__SHIFT 0x0
1001#define CP_DFY_DATA_2__DATA_MASK 0xffffffff
1002#define CP_DFY_DATA_2__DATA__SHIFT 0x0
1003#define CP_DFY_DATA_3__DATA_MASK 0xffffffff
1004#define CP_DFY_DATA_3__DATA__SHIFT 0x0
1005#define CP_DFY_DATA_4__DATA_MASK 0xffffffff
1006#define CP_DFY_DATA_4__DATA__SHIFT 0x0
1007#define CP_DFY_DATA_5__DATA_MASK 0xffffffff
1008#define CP_DFY_DATA_5__DATA__SHIFT 0x0
1009#define CP_DFY_DATA_6__DATA_MASK 0xffffffff
1010#define CP_DFY_DATA_6__DATA__SHIFT 0x0
1011#define CP_DFY_DATA_7__DATA_MASK 0xffffffff
1012#define CP_DFY_DATA_7__DATA__SHIFT 0x0
1013#define CP_DFY_DATA_8__DATA_MASK 0xffffffff
1014#define CP_DFY_DATA_8__DATA__SHIFT 0x0
1015#define CP_DFY_DATA_9__DATA_MASK 0xffffffff
1016#define CP_DFY_DATA_9__DATA__SHIFT 0x0
1017#define CP_DFY_DATA_10__DATA_MASK 0xffffffff
1018#define CP_DFY_DATA_10__DATA__SHIFT 0x0
1019#define CP_DFY_DATA_11__DATA_MASK 0xffffffff
1020#define CP_DFY_DATA_11__DATA__SHIFT 0x0
1021#define CP_DFY_DATA_12__DATA_MASK 0xffffffff
1022#define CP_DFY_DATA_12__DATA__SHIFT 0x0
1023#define CP_DFY_DATA_13__DATA_MASK 0xffffffff
1024#define CP_DFY_DATA_13__DATA__SHIFT 0x0
1025#define CP_DFY_DATA_14__DATA_MASK 0xffffffff
1026#define CP_DFY_DATA_14__DATA__SHIFT 0x0
1027#define CP_DFY_DATA_15__DATA_MASK 0xffffffff
1028#define CP_DFY_DATA_15__DATA__SHIFT 0x0
1029#define CP_RB0_BASE__RB_BASE_MASK 0xffffffff
1030#define CP_RB0_BASE__RB_BASE__SHIFT 0x0
1031#define CP_RB0_BASE_HI__RB_BASE_HI_MASK 0xff
1032#define CP_RB0_BASE_HI__RB_BASE_HI__SHIFT 0x0
1033#define CP_RB_BASE__RB_BASE_MASK 0xffffffff
1034#define CP_RB_BASE__RB_BASE__SHIFT 0x0
1035#define CP_RB1_BASE__RB_BASE_MASK 0xffffffff
1036#define CP_RB1_BASE__RB_BASE__SHIFT 0x0
1037#define CP_RB1_BASE_HI__RB_BASE_HI_MASK 0xff
1038#define CP_RB1_BASE_HI__RB_BASE_HI__SHIFT 0x0
1039#define CP_RB2_BASE__RB_BASE_MASK 0xffffffff
1040#define CP_RB2_BASE__RB_BASE__SHIFT 0x0
1041#define CP_RB0_CNTL__RB_BUFSZ_MASK 0x3f
1042#define CP_RB0_CNTL__RB_BUFSZ__SHIFT 0x0
1043#define CP_RB0_CNTL__RB_BLKSZ_MASK 0x3f00
1044#define CP_RB0_CNTL__RB_BLKSZ__SHIFT 0x8
1045#define CP_RB0_CNTL__BUF_SWAP_MASK 0x30000
1046#define CP_RB0_CNTL__BUF_SWAP__SHIFT 0x10
1047#define CP_RB0_CNTL__MIN_AVAILSZ_MASK 0x300000
1048#define CP_RB0_CNTL__MIN_AVAILSZ__SHIFT 0x14
1049#define CP_RB0_CNTL__MIN_IB_AVAILSZ_MASK 0xc00000
1050#define CP_RB0_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
1051#define CP_RB0_CNTL__CACHE_POLICY_MASK 0x3000000
1052#define CP_RB0_CNTL__CACHE_POLICY__SHIFT 0x18
1053#define CP_RB0_CNTL__RB_VOLATILE_MASK 0x4000000
1054#define CP_RB0_CNTL__RB_VOLATILE__SHIFT 0x1a
1055#define CP_RB0_CNTL__RB_NO_UPDATE_MASK 0x8000000
1056#define CP_RB0_CNTL__RB_NO_UPDATE__SHIFT 0x1b
1057#define CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000
1058#define CP_RB0_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
1059#define CP_RB_CNTL__RB_BUFSZ_MASK 0x3f
1060#define CP_RB_CNTL__RB_BUFSZ__SHIFT 0x0
1061#define CP_RB_CNTL__RB_BLKSZ_MASK 0x3f00
1062#define CP_RB_CNTL__RB_BLKSZ__SHIFT 0x8
1063#define CP_RB_CNTL__BUF_SWAP_MASK 0x30000
1064#define CP_RB_CNTL__BUF_SWAP__SHIFT 0x10
1065#define CP_RB_CNTL__MIN_AVAILSZ_MASK 0x300000
1066#define CP_RB_CNTL__MIN_AVAILSZ__SHIFT 0x14
1067#define CP_RB_CNTL__MIN_IB_AVAILSZ_MASK 0xc00000
1068#define CP_RB_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
1069#define CP_RB_CNTL__CACHE_POLICY_MASK 0x3000000
1070#define CP_RB_CNTL__CACHE_POLICY__SHIFT 0x18
1071#define CP_RB_CNTL__RB_VOLATILE_MASK 0x4000000
1072#define CP_RB_CNTL__RB_VOLATILE__SHIFT 0x1a
1073#define CP_RB_CNTL__RB_NO_UPDATE_MASK 0x8000000
1074#define CP_RB_CNTL__RB_NO_UPDATE__SHIFT 0x1b
1075#define CP_RB_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000
1076#define CP_RB_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
1077#define CP_RB1_CNTL__RB_BUFSZ_MASK 0x3f
1078#define CP_RB1_CNTL__RB_BUFSZ__SHIFT 0x0
1079#define CP_RB1_CNTL__RB_BLKSZ_MASK 0x3f00
1080#define CP_RB1_CNTL__RB_BLKSZ__SHIFT 0x8
1081#define CP_RB1_CNTL__MIN_AVAILSZ_MASK 0x300000
1082#define CP_RB1_CNTL__MIN_AVAILSZ__SHIFT 0x14
1083#define CP_RB1_CNTL__MIN_IB_AVAILSZ_MASK 0xc00000
1084#define CP_RB1_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
1085#define CP_RB1_CNTL__CACHE_POLICY_MASK 0x3000000
1086#define CP_RB1_CNTL__CACHE_POLICY__SHIFT 0x18
1087#define CP_RB1_CNTL__RB_VOLATILE_MASK 0x4000000
1088#define CP_RB1_CNTL__RB_VOLATILE__SHIFT 0x1a
1089#define CP_RB1_CNTL__RB_NO_UPDATE_MASK 0x8000000
1090#define CP_RB1_CNTL__RB_NO_UPDATE__SHIFT 0x1b
1091#define CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000
1092#define CP_RB1_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
1093#define CP_RB2_CNTL__RB_BUFSZ_MASK 0x3f
1094#define CP_RB2_CNTL__RB_BUFSZ__SHIFT 0x0
1095#define CP_RB2_CNTL__RB_BLKSZ_MASK 0x3f00
1096#define CP_RB2_CNTL__RB_BLKSZ__SHIFT 0x8
1097#define CP_RB2_CNTL__MIN_AVAILSZ_MASK 0x300000
1098#define CP_RB2_CNTL__MIN_AVAILSZ__SHIFT 0x14
1099#define CP_RB2_CNTL__MIN_IB_AVAILSZ_MASK 0xc00000
1100#define CP_RB2_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
1101#define CP_RB2_CNTL__CACHE_POLICY_MASK 0x3000000
1102#define CP_RB2_CNTL__CACHE_POLICY__SHIFT 0x18
1103#define CP_RB2_CNTL__RB_VOLATILE_MASK 0x4000000
1104#define CP_RB2_CNTL__RB_VOLATILE__SHIFT 0x1a
1105#define CP_RB2_CNTL__RB_NO_UPDATE_MASK 0x8000000
1106#define CP_RB2_CNTL__RB_NO_UPDATE__SHIFT 0x1b
1107#define CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000
1108#define CP_RB2_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
1109#define CP_RB_RPTR_WR__RB_RPTR_WR_MASK 0xfffff
1110#define CP_RB_RPTR_WR__RB_RPTR_WR__SHIFT 0x0
1111#define CP_RB0_RPTR_ADDR__RB_RPTR_SWAP_MASK 0x3
1112#define CP_RB0_RPTR_ADDR__RB_RPTR_SWAP__SHIFT 0x0
1113#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xfffffffc
1114#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
1115#define CP_RB_RPTR_ADDR__RB_RPTR_SWAP_MASK 0x3
1116#define CP_RB_RPTR_ADDR__RB_RPTR_SWAP__SHIFT 0x0
1117#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xfffffffc
1118#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
1119#define CP_RB1_RPTR_ADDR__RB_RPTR_SWAP_MASK 0x3
1120#define CP_RB1_RPTR_ADDR__RB_RPTR_SWAP__SHIFT 0x0
1121#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xfffffffc
1122#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
1123#define CP_RB2_RPTR_ADDR__RB_RPTR_SWAP_MASK 0x3
1124#define CP_RB2_RPTR_ADDR__RB_RPTR_SWAP__SHIFT 0x0
1125#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xfffffffc
1126#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
1127#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0xffff
1128#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
1129#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0xffff
1130#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
1131#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0xffff
1132#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
1133#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0xffff
1134#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
1135#define CP_RB0_WPTR__RB_WPTR_MASK 0xfffff
1136#define CP_RB0_WPTR__RB_WPTR__SHIFT 0x0
1137#define CP_RB_WPTR__RB_WPTR_MASK 0xfffff
1138#define CP_RB_WPTR__RB_WPTR__SHIFT 0x0
1139#define CP_RB1_WPTR__RB_WPTR_MASK 0xfffff
1140#define CP_RB1_WPTR__RB_WPTR__SHIFT 0x0
1141#define CP_RB2_WPTR__RB_WPTR_MASK 0xfffff
1142#define CP_RB2_WPTR__RB_WPTR__SHIFT 0x0
1143#define CP_RB_WPTR_POLL_ADDR_LO__OBSOLETE_MASK 0xfffffffc
1144#define CP_RB_WPTR_POLL_ADDR_LO__OBSOLETE__SHIFT 0x2
1145#define CP_RB_WPTR_POLL_ADDR_HI__OBSOLETE_MASK 0xff
1146#define CP_RB_WPTR_POLL_ADDR_HI__OBSOLETE__SHIFT 0x0
1147#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1148#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1149#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1150#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1151#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK 0x80000
1152#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
1153#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK 0x100000
1154#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
1155#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE_MASK 0x400000
1156#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
1157#define CP_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1158#define CP_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1159#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1160#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1161#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1162#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1163#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1164#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1165#define CP_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1166#define CP_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1167#define CP_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1168#define CP_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1169#define CP_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1170#define CP_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1171#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1172#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1173#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1174#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1175#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK 0x80000
1176#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
1177#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK 0x100000
1178#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
1179#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x400000
1180#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
1181#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x800000
1182#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE__SHIFT 0x17
1183#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1184#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1185#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1186#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1187#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1188#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1189#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE_MASK 0x20000000
1190#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE__SHIFT 0x1d
1191#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE_MASK 0x40000000
1192#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE__SHIFT 0x1e
1193#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE_MASK 0x80000000
1194#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE__SHIFT 0x1f
1195#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1196#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1197#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1198#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1199#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE_MASK 0x80000
1200#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
1201#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE_MASK 0x100000
1202#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
1203#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE_MASK 0x400000
1204#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
1205#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE_MASK 0x800000
1206#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE__SHIFT 0x17
1207#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1208#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1209#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1210#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1211#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1212#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1213#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE_MASK 0x20000000
1214#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE__SHIFT 0x1d
1215#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE_MASK 0x40000000
1216#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE__SHIFT 0x1e
1217#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE_MASK 0x80000000
1218#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE__SHIFT 0x1f
1219#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1220#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1221#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1222#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1223#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE_MASK 0x80000
1224#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
1225#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE_MASK 0x100000
1226#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
1227#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE_MASK 0x400000
1228#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
1229#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE_MASK 0x800000
1230#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE__SHIFT 0x17
1231#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1232#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1233#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1234#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1235#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1236#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1237#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE_MASK 0x20000000
1238#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE__SHIFT 0x1d
1239#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE_MASK 0x40000000
1240#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE__SHIFT 0x1e
1241#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE_MASK 0x80000000
1242#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE__SHIFT 0x1f
1243#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT_MASK 0x4000
1244#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
1245#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x20000
1246#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
1247#define CP_INT_STATUS__CNTX_BUSY_INT_STAT_MASK 0x80000
1248#define CP_INT_STATUS__CNTX_BUSY_INT_STAT__SHIFT 0x13
1249#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT_MASK 0x100000
1250#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT__SHIFT 0x14
1251#define CP_INT_STATUS__PRIV_INSTR_INT_STAT_MASK 0x400000
1252#define CP_INT_STATUS__PRIV_INSTR_INT_STAT__SHIFT 0x16
1253#define CP_INT_STATUS__PRIV_REG_INT_STAT_MASK 0x800000
1254#define CP_INT_STATUS__PRIV_REG_INT_STAT__SHIFT 0x17
1255#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT_MASK 0x1000000
1256#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT__SHIFT 0x18
1257#define CP_INT_STATUS__TIME_STAMP_INT_STAT_MASK 0x4000000
1258#define CP_INT_STATUS__TIME_STAMP_INT_STAT__SHIFT 0x1a
1259#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT_MASK 0x8000000
1260#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
1261#define CP_INT_STATUS__GENERIC2_INT_STAT_MASK 0x20000000
1262#define CP_INT_STATUS__GENERIC2_INT_STAT__SHIFT 0x1d
1263#define CP_INT_STATUS__GENERIC1_INT_STAT_MASK 0x40000000
1264#define CP_INT_STATUS__GENERIC1_INT_STAT__SHIFT 0x1e
1265#define CP_INT_STATUS__GENERIC0_INT_STAT_MASK 0x80000000
1266#define CP_INT_STATUS__GENERIC0_INT_STAT__SHIFT 0x1f
1267#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT_MASK 0x4000
1268#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
1269#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x20000
1270#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
1271#define CP_INT_STATUS_RING0__CNTX_BUSY_INT_STAT_MASK 0x80000
1272#define CP_INT_STATUS_RING0__CNTX_BUSY_INT_STAT__SHIFT 0x13
1273#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT_MASK 0x100000
1274#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT__SHIFT 0x14
1275#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT_MASK 0x400000
1276#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT__SHIFT 0x16
1277#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT_MASK 0x800000
1278#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT__SHIFT 0x17
1279#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT_MASK 0x1000000
1280#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT__SHIFT 0x18
1281#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT_MASK 0x4000000
1282#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT__SHIFT 0x1a
1283#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT_MASK 0x8000000
1284#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
1285#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT_MASK 0x20000000
1286#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT__SHIFT 0x1d
1287#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT_MASK 0x40000000
1288#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT__SHIFT 0x1e
1289#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT_MASK 0x80000000
1290#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT__SHIFT 0x1f
1291#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT_MASK 0x4000
1292#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
1293#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x20000
1294#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
1295#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT_MASK 0x80000
1296#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT__SHIFT 0x13
1297#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT_MASK 0x100000
1298#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT__SHIFT 0x14
1299#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT_MASK 0x400000
1300#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT__SHIFT 0x16
1301#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT_MASK 0x800000
1302#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT__SHIFT 0x17
1303#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT_MASK 0x1000000
1304#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT__SHIFT 0x18
1305#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT_MASK 0x4000000
1306#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT__SHIFT 0x1a
1307#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT_MASK 0x8000000
1308#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
1309#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT_MASK 0x20000000
1310#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT__SHIFT 0x1d
1311#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT_MASK 0x40000000
1312#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT__SHIFT 0x1e
1313#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT_MASK 0x80000000
1314#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT__SHIFT 0x1f
1315#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT_MASK 0x4000
1316#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
1317#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x20000
1318#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
1319#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT_MASK 0x80000
1320#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT__SHIFT 0x13
1321#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT_MASK 0x100000
1322#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT__SHIFT 0x14
1323#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT_MASK 0x400000
1324#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT__SHIFT 0x16
1325#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT_MASK 0x800000
1326#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT__SHIFT 0x17
1327#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT_MASK 0x1000000
1328#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT__SHIFT 0x18
1329#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT_MASK 0x4000000
1330#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT__SHIFT 0x1a
1331#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT_MASK 0x8000000
1332#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
1333#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT_MASK 0x20000000
1334#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT__SHIFT 0x1d
1335#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT_MASK 0x40000000
1336#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT__SHIFT 0x1e
1337#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT_MASK 0x80000000
1338#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT__SHIFT 0x1f
1339#define CP_DEVICE_ID__DEVICE_ID_MASK 0xff
1340#define CP_DEVICE_ID__DEVICE_ID__SHIFT 0x0
1341#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0xff
1342#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
1343#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0xff00
1344#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
1345#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0xff0000
1346#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
1347#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xff000000
1348#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
1349#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0xff
1350#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
1351#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0xff00
1352#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
1353#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0xff0000
1354#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
1355#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xff000000
1356#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
1357#define CP_RING0_PRIORITY__PRIORITY_MASK 0x3
1358#define CP_RING0_PRIORITY__PRIORITY__SHIFT 0x0
1359#define CP_ME0_PIPE0_PRIORITY__PRIORITY_MASK 0x3
1360#define CP_ME0_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
1361#define CP_RING1_PRIORITY__PRIORITY_MASK 0x3
1362#define CP_RING1_PRIORITY__PRIORITY__SHIFT 0x0
1363#define CP_ME0_PIPE1_PRIORITY__PRIORITY_MASK 0x3
1364#define CP_ME0_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
1365#define CP_RING2_PRIORITY__PRIORITY_MASK 0x3
1366#define CP_RING2_PRIORITY__PRIORITY__SHIFT 0x0
1367#define CP_ME0_PIPE2_PRIORITY__PRIORITY_MASK 0x3
1368#define CP_ME0_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
1369#define CP_ENDIAN_SWAP__ENDIAN_SWAP_MASK 0x3
1370#define CP_ENDIAN_SWAP__ENDIAN_SWAP__SHIFT 0x0
1371#define CP_RB_VMID__RB0_VMID_MASK 0xf
1372#define CP_RB_VMID__RB0_VMID__SHIFT 0x0
1373#define CP_RB_VMID__RB1_VMID_MASK 0xf00
1374#define CP_RB_VMID__RB1_VMID__SHIFT 0x8
1375#define CP_RB_VMID__RB2_VMID_MASK 0xf0000
1376#define CP_RB_VMID__RB2_VMID__SHIFT 0x10
1377#define CP_ME0_PIPE0_VMID__VMID_MASK 0xf
1378#define CP_ME0_PIPE0_VMID__VMID__SHIFT 0x0
1379#define CP_ME0_PIPE1_VMID__VMID_MASK 0xf
1380#define CP_ME0_PIPE1_VMID__VMID__SHIFT 0x0
1381#define CP_PFP_UCODE_ADDR__UCODE_ADDR_MASK 0xfff
1382#define CP_PFP_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
1383#define CP_PFP_UCODE_DATA__UCODE_DATA_MASK 0xffffffff
1384#define CP_PFP_UCODE_DATA__UCODE_DATA__SHIFT 0x0
1385#define CP_ME_RAM_RADDR__ME_RAM_RADDR_MASK 0xfff
1386#define CP_ME_RAM_RADDR__ME_RAM_RADDR__SHIFT 0x0
1387#define CP_ME_RAM_WADDR__ME_RAM_WADDR_MASK 0xfff
1388#define CP_ME_RAM_WADDR__ME_RAM_WADDR__SHIFT 0x0
1389#define CP_ME_RAM_DATA__ME_RAM_DATA_MASK 0xffffffff
1390#define CP_ME_RAM_DATA__ME_RAM_DATA__SHIFT 0x0
1391#define CGTT_CPC_CLK_CTRL__ON_DELAY_MASK 0xf
1392#define CGTT_CPC_CLK_CTRL__ON_DELAY__SHIFT 0x0
1393#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
1394#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1395#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000
1396#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
1397#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000
1398#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
1399#define CGTT_CPF_CLK_CTRL__ON_DELAY_MASK 0xf
1400#define CGTT_CPF_CLK_CTRL__ON_DELAY__SHIFT 0x0
1401#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
1402#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1403#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000
1404#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
1405#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000
1406#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
1407#define CGTT_CP_CLK_CTRL__ON_DELAY_MASK 0xf
1408#define CGTT_CP_CLK_CTRL__ON_DELAY__SHIFT 0x0
1409#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
1410#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
1411#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000
1412#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
1413#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000
1414#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
1415#define CP_CE_UCODE_ADDR__UCODE_ADDR_MASK 0xfff
1416#define CP_CE_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
1417#define CP_CE_UCODE_DATA__UCODE_DATA_MASK 0xffffffff
1418#define CP_CE_UCODE_DATA__UCODE_DATA__SHIFT 0x0
1419#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR_MASK 0x1fff
1420#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
1421#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA_MASK 0xffffffff
1422#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA__SHIFT 0x0
1423#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR_MASK 0x1fff
1424#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
1425#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA_MASK 0xffffffff
1426#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA__SHIFT 0x0
1427#define CP_PFP_F32_INTERRUPT__PRIV_REG_INT_MASK 0x2
1428#define CP_PFP_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
1429#define CP_MEC1_F32_INTERRUPT__PRIV_REG_INT_MASK 0x2
1430#define CP_MEC1_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
1431#define CP_MEC2_F32_INTERRUPT__PRIV_REG_INT_MASK 0x2
1432#define CP_MEC2_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
1433#define CP_PWR_CNTL__GFX_CLK_HALT_MASK 0x1
1434#define CP_PWR_CNTL__GFX_CLK_HALT__SHIFT 0x0
1435#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK 0x1
1436#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN__SHIFT 0x0
1437#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN_MASK 0x2
1438#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN__SHIFT 0x1
1439#define CP_MEM_SLP_CNTL__RESERVED_MASK 0xfc
1440#define CP_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
1441#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY_MASK 0xff00
1442#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY__SHIFT 0x8
1443#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY_MASK 0xff0000
1444#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY__SHIFT 0x10
1445#define CP_MEM_SLP_CNTL__RESERVED1_MASK 0xff000000
1446#define CP_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
1447#define CP_ECC_FIRSTOCCURRENCE__INTERFACE_MASK 0x3
1448#define CP_ECC_FIRSTOCCURRENCE__INTERFACE__SHIFT 0x0
1449#define CP_ECC_FIRSTOCCURRENCE__REQUEST_CLIENT_MASK 0xf0
1450#define CP_ECC_FIRSTOCCURRENCE__REQUEST_CLIENT__SHIFT 0x4
1451#define CP_ECC_FIRSTOCCURRENCE__RING_ID_MASK 0x3c00
1452#define CP_ECC_FIRSTOCCURRENCE__RING_ID__SHIFT 0xa
1453#define CP_ECC_FIRSTOCCURRENCE__VMID_MASK 0xf0000
1454#define CP_ECC_FIRSTOCCURRENCE__VMID__SHIFT 0x10
1455#define CP_ECC_FIRSTOCCURRENCE_RING0__INTERFACE_MASK 0x3
1456#define CP_ECC_FIRSTOCCURRENCE_RING0__INTERFACE__SHIFT 0x0
1457#define CP_ECC_FIRSTOCCURRENCE_RING0__REQUEST_CLIENT_MASK 0xf0
1458#define CP_ECC_FIRSTOCCURRENCE_RING0__REQUEST_CLIENT__SHIFT 0x4
1459#define CP_ECC_FIRSTOCCURRENCE_RING0__RING_ID_MASK 0x3c00
1460#define CP_ECC_FIRSTOCCURRENCE_RING0__RING_ID__SHIFT 0xa
1461#define CP_ECC_FIRSTOCCURRENCE_RING0__VMID_MASK 0xf0000
1462#define CP_ECC_FIRSTOCCURRENCE_RING0__VMID__SHIFT 0x10
1463#define CP_ECC_FIRSTOCCURRENCE_RING1__INTERFACE_MASK 0x3
1464#define CP_ECC_FIRSTOCCURRENCE_RING1__INTERFACE__SHIFT 0x0
1465#define CP_ECC_FIRSTOCCURRENCE_RING1__REQUEST_CLIENT_MASK 0xf0
1466#define CP_ECC_FIRSTOCCURRENCE_RING1__REQUEST_CLIENT__SHIFT 0x4
1467#define CP_ECC_FIRSTOCCURRENCE_RING1__RING_ID_MASK 0x3c00
1468#define CP_ECC_FIRSTOCCURRENCE_RING1__RING_ID__SHIFT 0xa
1469#define CP_ECC_FIRSTOCCURRENCE_RING1__VMID_MASK 0xf0000
1470#define CP_ECC_FIRSTOCCURRENCE_RING1__VMID__SHIFT 0x10
1471#define CP_ECC_FIRSTOCCURRENCE_RING2__INTERFACE_MASK 0x3
1472#define CP_ECC_FIRSTOCCURRENCE_RING2__INTERFACE__SHIFT 0x0
1473#define CP_ECC_FIRSTOCCURRENCE_RING2__REQUEST_CLIENT_MASK 0xf0
1474#define CP_ECC_FIRSTOCCURRENCE_RING2__REQUEST_CLIENT__SHIFT 0x4
1475#define CP_ECC_FIRSTOCCURRENCE_RING2__RING_ID_MASK 0x3c00
1476#define CP_ECC_FIRSTOCCURRENCE_RING2__RING_ID__SHIFT 0xa
1477#define CP_ECC_FIRSTOCCURRENCE_RING2__VMID_MASK 0xf0000
1478#define CP_ECC_FIRSTOCCURRENCE_RING2__VMID__SHIFT 0x10
1479#define CP_FETCHER_SOURCE__ME_SRC_MASK 0x1
1480#define CP_FETCHER_SOURCE__ME_SRC__SHIFT 0x0
1481#define CP_PQ_WPTR_POLL_CNTL__PERIOD_MASK 0xff
1482#define CP_PQ_WPTR_POLL_CNTL__PERIOD__SHIFT 0x0
1483#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE_MASK 0x40000000
1484#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE__SHIFT 0x1e
1485#define CP_PQ_WPTR_POLL_CNTL__EN_MASK 0x80000000
1486#define CP_PQ_WPTR_POLL_CNTL__EN__SHIFT 0x1f
1487#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK_MASK 0xffffffff
1488#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0
1489#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1490#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1491#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1492#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1493#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1494#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1495#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1496#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1497#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1498#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1499#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1500#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1501#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1502#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1503#define CPC_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1504#define CPC_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1505#define CPC_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1506#define CPC_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1507#define CPC_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1508#define CPC_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1509#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1510#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1511#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1512#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1513#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1514#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1515#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1516#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1517#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1518#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1519#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1520#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1521#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1522#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1523#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1524#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1525#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1526#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1527#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1528#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1529#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1530#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1531#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1532#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1533#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1534#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1535#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1536#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1537#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1538#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1539#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1540#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1541#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1542#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1543#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1544#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1545#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1546#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1547#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1548#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1549#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1550#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1551#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1552#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1553#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1554#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1555#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1556#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1557#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1558#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1559#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1560#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1561#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1562#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1563#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1564#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1565#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1566#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1567#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1568#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1569#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1570#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1571#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1572#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1573#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1574#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1575#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1576#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1577#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1578#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1579#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1580#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1581#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1582#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1583#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1584#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1585#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1586#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1587#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1588#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1589#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1590#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1591#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1592#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1593#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1594#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1595#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1596#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1597#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1598#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1599#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1600#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1601#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1602#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1603#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1604#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1605#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1606#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1607#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1608#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1609#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1610#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1611#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1612#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1613#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1614#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1615#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1616#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1617#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1618#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1619#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1620#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1621#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1622#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1623#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1624#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1625#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1626#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1627#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1628#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1629#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1630#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1631#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1632#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1633#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1634#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1635#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1636#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1637#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1638#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1639#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1640#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1641#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1642#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1643#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1644#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1645#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1646#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1647#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1648#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1649#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x2000
1650#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
1651#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x4000
1652#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
1653#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x20000
1654#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
1655#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x800000
1656#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
1657#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x1000000
1658#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
1659#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x4000000
1660#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
1661#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x8000000
1662#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
1663#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000
1664#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
1665#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000
1666#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
1667#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000
1668#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
1669#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1670#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1671#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1672#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1673#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1674#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1675#define CPC_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1676#define CPC_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1677#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1678#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1679#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1680#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1681#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1682#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1683#define CPC_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1684#define CPC_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1685#define CPC_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1686#define CPC_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1687#define CPC_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1688#define CPC_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1689#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1690#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1691#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1692#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1693#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1694#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1695#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1696#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1697#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1698#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1699#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1700#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1701#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1702#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1703#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1704#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1705#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1706#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1707#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1708#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1709#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1710#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1711#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1712#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1713#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1714#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1715#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1716#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1717#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1718#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1719#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1720#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1721#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1722#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1723#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1724#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1725#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1726#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1727#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1728#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1729#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1730#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1731#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1732#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1733#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1734#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1735#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1736#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1737#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1738#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1739#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1740#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1741#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1742#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1743#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1744#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1745#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1746#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1747#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1748#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1749#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1750#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1751#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1752#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1753#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1754#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1755#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1756#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1757#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1758#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1759#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1760#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1761#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1762#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1763#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1764#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1765#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1766#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1767#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1768#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1769#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1770#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1771#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1772#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1773#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1774#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1775#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1776#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1777#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1778#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1779#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1780#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1781#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1782#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1783#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1784#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1785#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1786#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1787#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1788#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1789#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1790#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1791#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1792#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1793#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1794#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1795#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1796#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1797#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1798#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1799#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1800#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1801#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1802#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1803#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1804#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1805#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1806#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1807#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1808#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1809#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1810#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1811#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1812#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1813#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1814#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1815#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1816#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1817#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1818#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1819#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1820#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1821#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1822#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1823#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1824#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1825#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1826#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1827#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1828#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1829#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x2000
1830#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
1831#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x4000
1832#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
1833#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x20000
1834#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
1835#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x800000
1836#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
1837#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x1000000
1838#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
1839#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x4000000
1840#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
1841#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x8000000
1842#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
1843#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000
1844#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
1845#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000
1846#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
1847#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000
1848#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
1849#define CP_ME1_INT_STAT_DEBUG__DEQUEUE_REQUEST_INT_ASSERTED_MASK 0x2000
1850#define CP_ME1_INT_STAT_DEBUG__DEQUEUE_REQUEST_INT_ASSERTED__SHIFT 0xd
1851#define CP_ME1_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED_MASK 0x4000
1852#define CP_ME1_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED__SHIFT 0xe
1853#define CP_ME1_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED_MASK 0x20000
1854#define CP_ME1_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED__SHIFT 0x11
1855#define CP_ME1_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x800000
1856#define CP_ME1_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
1857#define CP_ME1_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED_MASK 0x1000000
1858#define CP_ME1_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED__SHIFT 0x18
1859#define CP_ME1_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED_MASK 0x4000000
1860#define CP_ME1_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED__SHIFT 0x1a
1861#define CP_ME1_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED_MASK 0x8000000
1862#define CP_ME1_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED__SHIFT 0x1b
1863#define CP_ME1_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED_MASK 0x20000000
1864#define CP_ME1_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED__SHIFT 0x1d
1865#define CP_ME1_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED_MASK 0x40000000
1866#define CP_ME1_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED__SHIFT 0x1e
1867#define CP_ME1_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED_MASK 0x80000000
1868#define CP_ME1_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED__SHIFT 0x1f
1869#define CP_ME2_INT_STAT_DEBUG__DEQUEUE_REQUEST_INT_ASSERTED_MASK 0x2000
1870#define CP_ME2_INT_STAT_DEBUG__DEQUEUE_REQUEST_INT_ASSERTED__SHIFT 0xd
1871#define CP_ME2_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED_MASK 0x4000
1872#define CP_ME2_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED__SHIFT 0xe
1873#define CP_ME2_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED_MASK 0x20000
1874#define CP_ME2_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED__SHIFT 0x11
1875#define CP_ME2_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x800000
1876#define CP_ME2_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
1877#define CP_ME2_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED_MASK 0x1000000
1878#define CP_ME2_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED__SHIFT 0x18
1879#define CP_ME2_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED_MASK 0x4000000
1880#define CP_ME2_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED__SHIFT 0x1a
1881#define CP_ME2_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED_MASK 0x8000000
1882#define CP_ME2_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED__SHIFT 0x1b
1883#define CP_ME2_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED_MASK 0x20000000
1884#define CP_ME2_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED__SHIFT 0x1d
1885#define CP_ME2_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED_MASK 0x40000000
1886#define CP_ME2_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED__SHIFT 0x1e
1887#define CP_ME2_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED_MASK 0x80000000
1888#define CP_ME2_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED__SHIFT 0x1f
1889#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0xff
1890#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
1891#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0xff00
1892#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
1893#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0xff0000
1894#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
1895#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xff000000
1896#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
1897#define CP_ME1_PIPE0_PRIORITY__PRIORITY_MASK 0x3
1898#define CP_ME1_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
1899#define CP_ME1_PIPE1_PRIORITY__PRIORITY_MASK 0x3
1900#define CP_ME1_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
1901#define CP_ME1_PIPE2_PRIORITY__PRIORITY_MASK 0x3
1902#define CP_ME1_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
1903#define CP_ME1_PIPE3_PRIORITY__PRIORITY_MASK 0x3
1904#define CP_ME1_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
1905#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0xff
1906#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
1907#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0xff00
1908#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
1909#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0xff0000
1910#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
1911#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xff000000
1912#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
1913#define CP_ME2_PIPE0_PRIORITY__PRIORITY_MASK 0x3
1914#define CP_ME2_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
1915#define CP_ME2_PIPE1_PRIORITY__PRIORITY_MASK 0x3
1916#define CP_ME2_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
1917#define CP_ME2_PIPE2_PRIORITY__PRIORITY_MASK 0x3
1918#define CP_ME2_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
1919#define CP_ME2_PIPE3_PRIORITY__PRIORITY_MASK 0x3
1920#define CP_ME2_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
1921#define CP_CE_PRGRM_CNTR_START__IP_START_MASK 0x7ff
1922#define CP_CE_PRGRM_CNTR_START__IP_START__SHIFT 0x0
1923#define CP_PFP_PRGRM_CNTR_START__IP_START_MASK 0x7ff
1924#define CP_PFP_PRGRM_CNTR_START__IP_START__SHIFT 0x0
1925#define CP_ME_PRGRM_CNTR_START__IP_START_MASK 0x7ff
1926#define CP_ME_PRGRM_CNTR_START__IP_START__SHIFT 0x0
1927#define CP_MEC1_PRGRM_CNTR_START__IP_START_MASK 0xfff
1928#define CP_MEC1_PRGRM_CNTR_START__IP_START__SHIFT 0x0
1929#define CP_MEC2_PRGRM_CNTR_START__IP_START_MASK 0xfff
1930#define CP_MEC2_PRGRM_CNTR_START__IP_START__SHIFT 0x0
1931#define CP_CE_INTR_ROUTINE_START__IR_START_MASK 0x7ff
1932#define CP_CE_INTR_ROUTINE_START__IR_START__SHIFT 0x0
1933#define CP_PFP_INTR_ROUTINE_START__IR_START_MASK 0x7ff
1934#define CP_PFP_INTR_ROUTINE_START__IR_START__SHIFT 0x0
1935#define CP_ME_INTR_ROUTINE_START__IR_START_MASK 0x7ff
1936#define CP_ME_INTR_ROUTINE_START__IR_START__SHIFT 0x0
1937#define CP_MEC1_INTR_ROUTINE_START__IR_START_MASK 0xfff
1938#define CP_MEC1_INTR_ROUTINE_START__IR_START__SHIFT 0x0
1939#define CP_MEC2_INTR_ROUTINE_START__IR_START_MASK 0xfff
1940#define CP_MEC2_INTR_ROUTINE_START__IR_START__SHIFT 0x0
1941#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX_MASK 0x7
1942#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX__SHIFT 0x0
1943#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX_MASK 0x70
1944#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX__SHIFT 0x4
1945#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX_MASK 0x70000
1946#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX__SHIFT 0x10
1947#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX_MASK 0x700000
1948#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX__SHIFT 0x14
1949#define CP_MAX_CONTEXT__MAX_CONTEXT_MASK 0x7
1950#define CP_MAX_CONTEXT__MAX_CONTEXT__SHIFT 0x0
1951#define CP_IQ_WAIT_TIME1__IB_OFFLOAD_MASK 0xff
1952#define CP_IQ_WAIT_TIME1__IB_OFFLOAD__SHIFT 0x0
1953#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD_MASK 0xff00
1954#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD__SHIFT 0x8
1955#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD_MASK 0xff0000
1956#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD__SHIFT 0x10
1957#define CP_IQ_WAIT_TIME1__GWS_MASK 0xff000000
1958#define CP_IQ_WAIT_TIME1__GWS__SHIFT 0x18
1959#define CP_IQ_WAIT_TIME2__QUE_SLEEP_MASK 0xff
1960#define CP_IQ_WAIT_TIME2__QUE_SLEEP__SHIFT 0x0
1961#define CP_IQ_WAIT_TIME2__SCH_WAVE_MASK 0xff00
1962#define CP_IQ_WAIT_TIME2__SCH_WAVE__SHIFT 0x8
1963#define CP_IQ_WAIT_TIME2__SEM_REARM_MASK 0xff0000
1964#define CP_IQ_WAIT_TIME2__SEM_REARM__SHIFT 0x10
1965#define CP_IQ_WAIT_TIME2__DEQ_RETRY_MASK 0xff000000
1966#define CP_IQ_WAIT_TIME2__DEQ_RETRY__SHIFT 0x18
1967#define CP_VMID_RESET__RESET_REQUEST_MASK 0xffff
1968#define CP_VMID_RESET__RESET_REQUEST__SHIFT 0x0
1969#define CP_VMID_RESET__RESET_STATUS_MASK 0xffff0000
1970#define CP_VMID_RESET__RESET_STATUS__SHIFT 0x10
1971#define CP_VMID_PREEMPT__PREEMPT_REQUEST_MASK 0xffff
1972#define CP_VMID_PREEMPT__PREEMPT_REQUEST__SHIFT 0x0
1973#define CP_VMID_PREEMPT__PREEMPT_STATUS_MASK 0xffff0000
1974#define CP_VMID_PREEMPT__PREEMPT_STATUS__SHIFT 0x10
1975#define CPC_INT_CNTX_ID__CNTX_ID_MASK 0xffff
1976#define CPC_INT_CNTX_ID__CNTX_ID__SHIFT 0x0
1977#define CP_PQ_STATUS__DOORBELL_UPDATED_MASK 0x1
1978#define CP_PQ_STATUS__DOORBELL_UPDATED__SHIFT 0x0
1979#define CP_PQ_STATUS__DOORBELL_ENABLE_MASK 0x2
1980#define CP_PQ_STATUS__DOORBELL_ENABLE__SHIFT 0x1
1981#define CP_CPC_STATUS__MEC1_BUSY_MASK 0x1
1982#define CP_CPC_STATUS__MEC1_BUSY__SHIFT 0x0
1983#define CP_CPC_STATUS__MEC2_BUSY_MASK 0x2
1984#define CP_CPC_STATUS__MEC2_BUSY__SHIFT 0x1
1985#define CP_CPC_STATUS__DC0_BUSY_MASK 0x4
1986#define CP_CPC_STATUS__DC0_BUSY__SHIFT 0x2
1987#define CP_CPC_STATUS__DC1_BUSY_MASK 0x8
1988#define CP_CPC_STATUS__DC1_BUSY__SHIFT 0x3
1989#define CP_CPC_STATUS__RCIU1_BUSY_MASK 0x10
1990#define CP_CPC_STATUS__RCIU1_BUSY__SHIFT 0x4
1991#define CP_CPC_STATUS__RCIU2_BUSY_MASK 0x20
1992#define CP_CPC_STATUS__RCIU2_BUSY__SHIFT 0x5
1993#define CP_CPC_STATUS__ROQ1_BUSY_MASK 0x40
1994#define CP_CPC_STATUS__ROQ1_BUSY__SHIFT 0x6
1995#define CP_CPC_STATUS__ROQ2_BUSY_MASK 0x80
1996#define CP_CPC_STATUS__ROQ2_BUSY__SHIFT 0x7
1997#define CP_CPC_STATUS__MIU_RDREQ_BUSY_MASK 0x100
1998#define CP_CPC_STATUS__MIU_RDREQ_BUSY__SHIFT 0x8
1999#define CP_CPC_STATUS__MIU_WRREQ_BUSY_MASK 0x200
2000#define CP_CPC_STATUS__MIU_WRREQ_BUSY__SHIFT 0x9
2001#define CP_CPC_STATUS__TCIU_BUSY_MASK 0x400
2002#define CP_CPC_STATUS__TCIU_BUSY__SHIFT 0xa
2003#define CP_CPC_STATUS__SCRATCH_RAM_BUSY_MASK 0x800
2004#define CP_CPC_STATUS__SCRATCH_RAM_BUSY__SHIFT 0xb
2005#define CP_CPC_STATUS__QU_BUSY_MASK 0x1000
2006#define CP_CPC_STATUS__QU_BUSY__SHIFT 0xc
2007#define CP_CPC_STATUS__CPG_CPC_BUSY_MASK 0x20000000
2008#define CP_CPC_STATUS__CPG_CPC_BUSY__SHIFT 0x1d
2009#define CP_CPC_STATUS__CPF_CPC_BUSY_MASK 0x40000000
2010#define CP_CPC_STATUS__CPF_CPC_BUSY__SHIFT 0x1e
2011#define CP_CPC_STATUS__CPC_BUSY_MASK 0x80000000
2012#define CP_CPC_STATUS__CPC_BUSY__SHIFT 0x1f
2013#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY_MASK 0x1
2014#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY__SHIFT 0x0
2015#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY_MASK 0x2
2016#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY__SHIFT 0x1
2017#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY_MASK 0x4
2018#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY__SHIFT 0x2
2019#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY_MASK 0x8
2020#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY__SHIFT 0x3
2021#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY_MASK 0x10
2022#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY__SHIFT 0x4
2023#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY_MASK 0x20
2024#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY__SHIFT 0x5
2025#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY_MASK 0x40
2026#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY__SHIFT 0x6
2027#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY_MASK 0x80
2028#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY__SHIFT 0x7
2029#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY_MASK 0x100
2030#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY__SHIFT 0x8
2031#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY_MASK 0x200
2032#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY__SHIFT 0x9
2033#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY_MASK 0x400
2034#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY__SHIFT 0xa
2035#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY_MASK 0x800
2036#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY__SHIFT 0xb
2037#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY_MASK 0x1000
2038#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY__SHIFT 0xc
2039#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY_MASK 0x2000
2040#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY__SHIFT 0xd
2041#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY_MASK 0x10000
2042#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY__SHIFT 0x10
2043#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY_MASK 0x20000
2044#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY__SHIFT 0x11
2045#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY_MASK 0x40000
2046#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY__SHIFT 0x12
2047#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY_MASK 0x80000
2048#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY__SHIFT 0x13
2049#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY_MASK 0x100000
2050#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY__SHIFT 0x14
2051#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY_MASK 0x200000
2052#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY__SHIFT 0x15
2053#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY_MASK 0x400000
2054#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY__SHIFT 0x16
2055#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY_MASK 0x800000
2056#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY__SHIFT 0x17
2057#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY_MASK 0x1000000
2058#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY__SHIFT 0x18
2059#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY_MASK 0x2000000
2060#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY__SHIFT 0x19
2061#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY_MASK 0x4000000
2062#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY__SHIFT 0x1a
2063#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY_MASK 0x8000000
2064#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY__SHIFT 0x1b
2065#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY_MASK 0x10000000
2066#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY__SHIFT 0x1c
2067#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY_MASK 0x20000000
2068#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY__SHIFT 0x1d
2069#define CP_CPC_STALLED_STAT1__MIU_RDREQ_FREE_STALL_MASK 0x1
2070#define CP_CPC_STALLED_STAT1__MIU_RDREQ_FREE_STALL__SHIFT 0x0
2071#define CP_CPC_STALLED_STAT1__MIU_WRREQ_FREE_STALL_MASK 0x2
2072#define CP_CPC_STALLED_STAT1__MIU_WRREQ_FREE_STALL__SHIFT 0x1
2073#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL_MASK 0x8
2074#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL__SHIFT 0x3
2075#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION_MASK 0x10
2076#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION__SHIFT 0x4
2077#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL_MASK 0x40
2078#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL__SHIFT 0x6
2079#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET_MASK 0x100
2080#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET__SHIFT 0x8
2081#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_MASK 0x200
2082#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU__SHIFT 0x9
2083#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ_MASK 0x400
2084#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ__SHIFT 0xa
2085#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_MC_READ_MASK 0x800
2086#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_MC_READ__SHIFT 0xb
2087#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_MC_WR_ACK_MASK 0x1000
2088#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_MC_WR_ACK__SHIFT 0xc
2089#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA_MASK 0x2000
2090#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA__SHIFT 0xd
2091#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET_MASK 0x10000
2092#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET__SHIFT 0x10
2093#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_MASK 0x20000
2094#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU__SHIFT 0x11
2095#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ_MASK 0x40000
2096#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ__SHIFT 0x12
2097#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_MC_READ_MASK 0x80000
2098#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_MC_READ__SHIFT 0x13
2099#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_MC_WR_ACK_MASK 0x100000
2100#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_MC_WR_ACK__SHIFT 0x14
2101#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA_MASK 0x200000
2102#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA__SHIFT 0x15
2103#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY_MASK 0x1
2104#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY__SHIFT 0x0
2105#define CP_CPF_STATUS__CSF_BUSY_MASK 0x2
2106#define CP_CPF_STATUS__CSF_BUSY__SHIFT 0x1
2107#define CP_CPF_STATUS__MIU_RDREQ_BUSY_MASK 0x4
2108#define CP_CPF_STATUS__MIU_RDREQ_BUSY__SHIFT 0x2
2109#define CP_CPF_STATUS__MIU_WRREQ_BUSY_MASK 0x8
2110#define CP_CPF_STATUS__MIU_WRREQ_BUSY__SHIFT 0x3
2111#define CP_CPF_STATUS__ROQ_ALIGN_BUSY_MASK 0x10
2112#define CP_CPF_STATUS__ROQ_ALIGN_BUSY__SHIFT 0x4
2113#define CP_CPF_STATUS__ROQ_RING_BUSY_MASK 0x20
2114#define CP_CPF_STATUS__ROQ_RING_BUSY__SHIFT 0x5
2115#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY_MASK 0x40
2116#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY__SHIFT 0x6
2117#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY_MASK 0x80
2118#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY__SHIFT 0x7
2119#define CP_CPF_STATUS__ROQ_STATE_BUSY_MASK 0x100
2120#define CP_CPF_STATUS__ROQ_STATE_BUSY__SHIFT 0x8
2121#define CP_CPF_STATUS__ROQ_CE_RING_BUSY_MASK 0x200
2122#define CP_CPF_STATUS__ROQ_CE_RING_BUSY__SHIFT 0x9
2123#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY_MASK 0x400
2124#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY__SHIFT 0xa
2125#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY_MASK 0x800
2126#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY__SHIFT 0xb
2127#define CP_CPF_STATUS__SEMAPHORE_BUSY_MASK 0x1000
2128#define CP_CPF_STATUS__SEMAPHORE_BUSY__SHIFT 0xc
2129#define CP_CPF_STATUS__INTERRUPT_BUSY_MASK 0x2000
2130#define CP_CPF_STATUS__INTERRUPT_BUSY__SHIFT 0xd
2131#define CP_CPF_STATUS__TCIU_BUSY_MASK 0x4000
2132#define CP_CPF_STATUS__TCIU_BUSY__SHIFT 0xe
2133#define CP_CPF_STATUS__HQD_BUSY_MASK 0x8000
2134#define CP_CPF_STATUS__HQD_BUSY__SHIFT 0xf
2135#define CP_CPF_STATUS__CPC_CPF_BUSY_MASK 0x40000000
2136#define CP_CPF_STATUS__CPC_CPF_BUSY__SHIFT 0x1e
2137#define CP_CPF_STATUS__CPF_BUSY_MASK 0x80000000
2138#define CP_CPF_STATUS__CPF_BUSY__SHIFT 0x1f
2139#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x1
2140#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
2141#define CP_CPF_BUSY_STAT__CSF_RING_BUSY_MASK 0x2
2142#define CP_CPF_BUSY_STAT__CSF_RING_BUSY__SHIFT 0x1
2143#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY_MASK 0x4
2144#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY__SHIFT 0x2
2145#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY_MASK 0x8
2146#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY__SHIFT 0x3
2147#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY_MASK 0x10
2148#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY__SHIFT 0x4
2149#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY_MASK 0x20
2150#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY__SHIFT 0x5
2151#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY_MASK 0x40
2152#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY__SHIFT 0x6
2153#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY_MASK 0x80
2154#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY__SHIFT 0x7
2155#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY_MASK 0x100
2156#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY__SHIFT 0x8
2157#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS_MASK 0x200
2158#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS__SHIFT 0x9
2159#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY_MASK 0x800
2160#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY__SHIFT 0xb
2161#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY_MASK 0x1000
2162#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY__SHIFT 0xc
2163#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY_MASK 0x2000
2164#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY__SHIFT 0xd
2165#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY_MASK 0x4000
2166#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY__SHIFT 0xe
2167#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY_MASK 0x8000
2168#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY__SHIFT 0xf
2169#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY_MASK 0x10000
2170#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY__SHIFT 0x10
2171#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY_MASK 0x20000
2172#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY__SHIFT 0x11
2173#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY_MASK 0x40000
2174#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY__SHIFT 0x12
2175#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY_MASK 0x80000
2176#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY__SHIFT 0x13
2177#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY_MASK 0x100000
2178#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY__SHIFT 0x14
2179#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY_MASK 0x200000
2180#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY__SHIFT 0x15
2181#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY_MASK 0x400000
2182#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY__SHIFT 0x16
2183#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY_MASK 0x800000
2184#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY__SHIFT 0x17
2185#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY_MASK 0x1000000
2186#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY__SHIFT 0x18
2187#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY_MASK 0x2000000
2188#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY__SHIFT 0x19
2189#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY_MASK 0x4000000
2190#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY__SHIFT 0x1a
2191#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY_MASK 0x8000000
2192#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY__SHIFT 0x1b
2193#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY_MASK 0x10000000
2194#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY__SHIFT 0x1c
2195#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY_MASK 0x20000000
2196#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY__SHIFT 0x1d
2197#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY_MASK 0x40000000
2198#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY__SHIFT 0x1e
2199#define CP_CPF_BUSY_STAT__HQD_IB_BUSY_MASK 0x80000000
2200#define CP_CPF_BUSY_STAT__HQD_IB_BUSY__SHIFT 0x1f
2201#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA_MASK 0x1
2202#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA__SHIFT 0x0
2203#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA_MASK 0x2
2204#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA__SHIFT 0x1
2205#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA_MASK 0x4
2206#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA__SHIFT 0x2
2207#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA_MASK 0x8
2208#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA__SHIFT 0x3
2209#define CP_CPF_STALLED_STAT1__MIU_WAITING_ON_RDREQ_FREE_MASK 0x10
2210#define CP_CPF_STALLED_STAT1__MIU_WAITING_ON_RDREQ_FREE__SHIFT 0x4
2211#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE_MASK 0x20
2212#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE__SHIFT 0x5
2213#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS_MASK 0x40
2214#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS__SHIFT 0x6
2215#define CP_CPC_MC_CNTL__PACK_DELAY_CNT_MASK 0x1f
2216#define CP_CPC_MC_CNTL__PACK_DELAY_CNT__SHIFT 0x0
2217#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x3f
2218#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
2219#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE_MASK 0x10
2220#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE__SHIFT 0x4
2221#define CP_MEC_CNTL__MEC_ME2_HALT_MASK 0x10000000
2222#define CP_MEC_CNTL__MEC_ME2_HALT__SHIFT 0x1c
2223#define CP_MEC_CNTL__MEC_ME2_STEP_MASK 0x20000000
2224#define CP_MEC_CNTL__MEC_ME2_STEP__SHIFT 0x1d
2225#define CP_MEC_CNTL__MEC_ME1_HALT_MASK 0x40000000
2226#define CP_MEC_CNTL__MEC_ME1_HALT__SHIFT 0x1e
2227#define CP_MEC_CNTL__MEC_ME1_STEP_MASK 0x80000000
2228#define CP_MEC_CNTL__MEC_ME1_STEP__SHIFT 0x1f
2229#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP_MASK 0xffffffff
2230#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
2231#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP_MASK 0xffffffff
2232#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
2233#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0xff
2234#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
2235#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA_MASK 0xffffffff
2236#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
2237#define CPG_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3f
2238#define CPG_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
2239#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
2240#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
2241#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
2242#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
2243#define CPG_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3f
2244#define CPG_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
2245#define CPG_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xfc00
2246#define CPG_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
2247#define CPG_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3f
2248#define CPG_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
2249#define CPG_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xfc00
2250#define CPG_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
2251#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
2252#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
2253#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
2254#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
2255#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
2256#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
2257#define CPC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3f
2258#define CPC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
2259#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
2260#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
2261#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
2262#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
2263#define CPC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3f
2264#define CPC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
2265#define CPC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xfc00
2266#define CPC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
2267#define CPC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3f
2268#define CPC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
2269#define CPC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xfc00
2270#define CPC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
2271#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
2272#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
2273#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
2274#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
2275#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
2276#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
2277#define CPF_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3f
2278#define CPF_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
2279#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
2280#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
2281#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
2282#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
2283#define CPF_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3f
2284#define CPF_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
2285#define CPF_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xfc00
2286#define CPF_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
2287#define CPF_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3f
2288#define CPF_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
2289#define CPF_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xfc00
2290#define CPF_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
2291#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
2292#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
2293#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
2294#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
2295#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
2296#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
2297#define CP_CPC_HALT_HYST_COUNT__COUNT_MASK 0xf
2298#define CP_CPC_HALT_HYST_COUNT__COUNT__SHIFT 0x0
2299#define CP_DRAW_OBJECT__OBJECT_MASK 0xffffffff
2300#define CP_DRAW_OBJECT__OBJECT__SHIFT 0x0
2301#define CP_DRAW_OBJECT_COUNTER__COUNT_MASK 0xffff
2302#define CP_DRAW_OBJECT_COUNTER__COUNT__SHIFT 0x0
2303#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI_MASK 0xffffffff
2304#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI__SHIFT 0x0
2305#define CP_DRAW_WINDOW_HI__WINDOW_HI_MASK 0xffffffff
2306#define CP_DRAW_WINDOW_HI__WINDOW_HI__SHIFT 0x0
2307#define CP_DRAW_WINDOW_LO__MIN_MASK 0xffff
2308#define CP_DRAW_WINDOW_LO__MIN__SHIFT 0x0
2309#define CP_DRAW_WINDOW_LO__MAX_MASK 0xffff0000
2310#define CP_DRAW_WINDOW_LO__MAX__SHIFT 0x10
2311#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX_MASK 0x1
2312#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX__SHIFT 0x0
2313#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN_MASK 0x2
2314#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN__SHIFT 0x1
2315#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI_MASK 0x4
2316#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI__SHIFT 0x2
2317#define CP_DRAW_WINDOW_CNTL__MODE_MASK 0x100
2318#define CP_DRAW_WINDOW_CNTL__MODE__SHIFT 0x8
2319#define CP_PRT_LOD_STATS_CNTL0__BU_SIZE_MASK 0xffffffff
2320#define CP_PRT_LOD_STATS_CNTL0__BU_SIZE__SHIFT 0x0
2321#define CP_PRT_LOD_STATS_CNTL1__BASE_LO_MASK 0xffffffff
2322#define CP_PRT_LOD_STATS_CNTL1__BASE_LO__SHIFT 0x0
2323#define CP_PRT_LOD_STATS_CNTL2__BASE_HI_MASK 0x3
2324#define CP_PRT_LOD_STATS_CNTL2__BASE_HI__SHIFT 0x0
2325#define CP_PRT_LOD_STATS_CNTL2__INTERVAL_MASK 0x3fc
2326#define CP_PRT_LOD_STATS_CNTL2__INTERVAL__SHIFT 0x2
2327#define CP_PRT_LOD_STATS_CNTL2__RESET_CNT_MASK 0x3fc00
2328#define CP_PRT_LOD_STATS_CNTL2__RESET_CNT__SHIFT 0xa
2329#define CP_PRT_LOD_STATS_CNTL2__RESET_FORCE_MASK 0x40000
2330#define CP_PRT_LOD_STATS_CNTL2__RESET_FORCE__SHIFT 0x12
2331#define CP_PRT_LOD_STATS_CNTL2__REPORT_AND_RESET_MASK 0x80000
2332#define CP_PRT_LOD_STATS_CNTL2__REPORT_AND_RESET__SHIFT 0x13
2333#define CP_PRT_LOD_STATS_CNTL2__MC_ENDIAN_SWAP_MASK 0x300000
2334#define CP_PRT_LOD_STATS_CNTL2__MC_ENDIAN_SWAP__SHIFT 0x14
2335#define CP_PRT_LOD_STATS_CNTL2__MC_VMID_MASK 0x7800000
2336#define CP_PRT_LOD_STATS_CNTL2__MC_VMID__SHIFT 0x17
2337#define CP_CE_COMPARE_COUNT__COMPARE_COUNT_MASK 0xffffffff
2338#define CP_CE_COMPARE_COUNT__COMPARE_COUNT__SHIFT 0x0
2339#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xffffffff
2340#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
2341#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT_MASK 0xffffffff
2342#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT__SHIFT 0x0
2343#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT_MASK 0xffffffff
2344#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT__SHIFT 0x0
2345#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xffffffff
2346#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
2347#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP_MASK 0x7f
2348#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP__SHIFT 0x0
2349#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA_MASK 0x3f000
2350#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA__SHIFT 0xc
2351#define CP_EOP_DONE_EVENT_CNTL__CACHE_CONTROL_MASK 0x6000000
2352#define CP_EOP_DONE_EVENT_CNTL__CACHE_CONTROL__SHIFT 0x19
2353#define CP_EOP_DONE_EVENT_CNTL__EOP_VOLATILE_MASK 0x8000000
2354#define CP_EOP_DONE_EVENT_CNTL__EOP_VOLATILE__SHIFT 0x1b
2355#define CP_EOP_DONE_DATA_CNTL__CNTX_ID_MASK 0xffff
2356#define CP_EOP_DONE_DATA_CNTL__CNTX_ID__SHIFT 0x0
2357#define CP_EOP_DONE_DATA_CNTL__DST_SEL_MASK 0x30000
2358#define CP_EOP_DONE_DATA_CNTL__DST_SEL__SHIFT 0x10
2359#define CP_EOP_DONE_DATA_CNTL__INT_SEL_MASK 0x7000000
2360#define CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT 0x18
2361#define CP_EOP_DONE_DATA_CNTL__DATA_SEL_MASK 0xe0000000
2362#define CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT 0x1d
2363#define CP_EOP_DONE_ADDR_LO__ADDR_SWAP_MASK 0x3
2364#define CP_EOP_DONE_ADDR_LO__ADDR_SWAP__SHIFT 0x0
2365#define CP_EOP_DONE_ADDR_LO__ADDR_LO_MASK 0xfffffffc
2366#define CP_EOP_DONE_ADDR_LO__ADDR_LO__SHIFT 0x2
2367#define CP_EOP_DONE_ADDR_HI__ADDR_HI_MASK 0xffff
2368#define CP_EOP_DONE_ADDR_HI__ADDR_HI__SHIFT 0x0
2369#define CP_EOP_DONE_DATA_LO__DATA_LO_MASK 0xffffffff
2370#define CP_EOP_DONE_DATA_LO__DATA_LO__SHIFT 0x0
2371#define CP_EOP_DONE_DATA_HI__DATA_HI_MASK 0xffffffff
2372#define CP_EOP_DONE_DATA_HI__DATA_HI__SHIFT 0x0
2373#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO_MASK 0xffffffff
2374#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO__SHIFT 0x0
2375#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI_MASK 0xffffffff
2376#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI__SHIFT 0x0
2377#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_SWAP_MASK 0x3
2378#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_SWAP__SHIFT 0x0
2379#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO_MASK 0xfffffffc
2380#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO__SHIFT 0x2
2381#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI_MASK 0xffff
2382#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI__SHIFT 0x0
2383#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO_MASK 0xffffffff
2384#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO__SHIFT 0x0
2385#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI_MASK 0xffffffff
2386#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI__SHIFT 0x0
2387#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO_MASK 0xffffffff
2388#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO__SHIFT 0x0
2389#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI_MASK 0xffffffff
2390#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI__SHIFT 0x0
2391#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO_MASK 0xffffffff
2392#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO__SHIFT 0x0
2393#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI_MASK 0xffffffff
2394#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI__SHIFT 0x0
2395#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO_MASK 0xffffffff
2396#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO__SHIFT 0x0
2397#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI_MASK 0xffffffff
2398#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI__SHIFT 0x0
2399#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO_MASK 0xffffffff
2400#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO__SHIFT 0x0
2401#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI_MASK 0xffffffff
2402#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI__SHIFT 0x0
2403#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO_MASK 0xffffffff
2404#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO__SHIFT 0x0
2405#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI_MASK 0xffffffff
2406#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI__SHIFT 0x0
2407#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO_MASK 0xffffffff
2408#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO__SHIFT 0x0
2409#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI_MASK 0xffffffff
2410#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI__SHIFT 0x0
2411#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO_MASK 0xffffffff
2412#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO__SHIFT 0x0
2413#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI_MASK 0xffffffff
2414#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI__SHIFT 0x0
2415#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_SWAP_MASK 0x3
2416#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_SWAP__SHIFT 0x0
2417#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO_MASK 0xfffffffc
2418#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO__SHIFT 0x2
2419#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI_MASK 0xffff
2420#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI__SHIFT 0x0
2421#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO_MASK 0xffffffff
2422#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO__SHIFT 0x0
2423#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI_MASK 0xffffffff
2424#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI__SHIFT 0x0
2425#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO_MASK 0xffffffff
2426#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO__SHIFT 0x0
2427#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI_MASK 0xffffffff
2428#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI__SHIFT 0x0
2429#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO_MASK 0xffffffff
2430#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO__SHIFT 0x0
2431#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI_MASK 0xffffffff
2432#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI__SHIFT 0x0
2433#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO_MASK 0xffffffff
2434#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO__SHIFT 0x0
2435#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI_MASK 0xffffffff
2436#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI__SHIFT 0x0
2437#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO_MASK 0xffffffff
2438#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO__SHIFT 0x0
2439#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI_MASK 0xffffffff
2440#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI__SHIFT 0x0
2441#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO_MASK 0xffffffff
2442#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO__SHIFT 0x0
2443#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI_MASK 0xffffffff
2444#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI__SHIFT 0x0
2445#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO_MASK 0xffffffff
2446#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO__SHIFT 0x0
2447#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI_MASK 0xffffffff
2448#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI__SHIFT 0x0
2449#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO_MASK 0xffffffff
2450#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO__SHIFT 0x0
2451#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI_MASK 0xffffffff
2452#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI__SHIFT 0x0
2453#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO_MASK 0xffffffff
2454#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO__SHIFT 0x0
2455#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI_MASK 0xffffffff
2456#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI__SHIFT 0x0
2457#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO_MASK 0xffffffff
2458#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO__SHIFT 0x0
2459#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI_MASK 0xffffffff
2460#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI__SHIFT 0x0
2461#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE_MASK 0xffffffff
2462#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE__SHIFT 0x0
2463#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE_MASK 0xffffffff
2464#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE__SHIFT 0x0
2465#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO_MASK 0xffffffff
2466#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO__SHIFT 0x0
2467#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI_MASK 0xffffffff
2468#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI__SHIFT 0x0
2469#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE_MASK 0x1
2470#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE__SHIFT 0x0
2471#define SCRATCH_REG0__SCRATCH_REG0_MASK 0xffffffff
2472#define SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
2473#define SCRATCH_REG1__SCRATCH_REG1_MASK 0xffffffff
2474#define SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
2475#define SCRATCH_REG2__SCRATCH_REG2_MASK 0xffffffff
2476#define SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
2477#define SCRATCH_REG3__SCRATCH_REG3_MASK 0xffffffff
2478#define SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
2479#define SCRATCH_REG4__SCRATCH_REG4_MASK 0xffffffff
2480#define SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
2481#define SCRATCH_REG5__SCRATCH_REG5_MASK 0xffffffff
2482#define SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
2483#define SCRATCH_REG6__SCRATCH_REG6_MASK 0xffffffff
2484#define SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
2485#define SCRATCH_REG7__SCRATCH_REG7_MASK 0xffffffff
2486#define SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
2487#define SCRATCH_UMSK__OBSOLETE_UMSK_MASK 0xff
2488#define SCRATCH_UMSK__OBSOLETE_UMSK__SHIFT 0x0
2489#define SCRATCH_UMSK__OBSOLETE_SWAP_MASK 0x30000
2490#define SCRATCH_UMSK__OBSOLETE_SWAP__SHIFT 0x10
2491#define SCRATCH_ADDR__OBSOLETE_ADDR_MASK 0xffffffff
2492#define SCRATCH_ADDR__OBSOLETE_ADDR__SHIFT 0x0
2493#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xffffffff
2494#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
2495#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xffffffff
2496#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
2497#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xffffffff
2498#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
2499#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xffffffff
2500#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
2501#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xffffffff
2502#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
2503#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xffffffff
2504#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
2505#define CP_APPEND_ADDR_LO__MEM_ADDR_LO_MASK 0xfffffffc
2506#define CP_APPEND_ADDR_LO__MEM_ADDR_LO__SHIFT 0x2
2507#define CP_APPEND_ADDR_HI__MEM_ADDR_HI_MASK 0xffff
2508#define CP_APPEND_ADDR_HI__MEM_ADDR_HI__SHIFT 0x0
2509#define CP_APPEND_ADDR_HI__CS_PS_SEL_MASK 0x10000
2510#define CP_APPEND_ADDR_HI__CS_PS_SEL__SHIFT 0x10
2511#define CP_APPEND_ADDR_HI__COMMAND_MASK 0xe0000000
2512#define CP_APPEND_ADDR_HI__COMMAND__SHIFT 0x1d
2513#define CP_APPEND_DATA__DATA_MASK 0xffffffff
2514#define CP_APPEND_DATA__DATA__SHIFT 0x0
2515#define CP_APPEND_LAST_CS_FENCE__LAST_FENCE_MASK 0xffffffff
2516#define CP_APPEND_LAST_CS_FENCE__LAST_FENCE__SHIFT 0x0
2517#define CP_APPEND_LAST_PS_FENCE__LAST_FENCE_MASK 0xffffffff
2518#define CP_APPEND_LAST_PS_FENCE__LAST_FENCE__SHIFT 0x0
2519#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xffffffff
2520#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
2521#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xffffffff
2522#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
2523#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xffffffff
2524#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
2525#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xffffffff
2526#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
2527#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xffffffff
2528#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
2529#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xffffffff
2530#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
2531#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xffffffff
2532#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
2533#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xffffffff
2534#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
2535#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xffffffff
2536#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
2537#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xffffffff
2538#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
2539#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xffffffff
2540#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
2541#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xffffffff
2542#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
2543#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_SWAP_MASK 0x3
2544#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_SWAP__SHIFT 0x0
2545#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO_MASK 0xfffffffc
2546#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO__SHIFT 0x2
2547#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI_MASK 0xffff
2548#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI__SHIFT 0x0
2549#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO_MASK 0xffffffff
2550#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO__SHIFT 0x0
2551#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI_MASK 0xffffffff
2552#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI__SHIFT 0x0
2553#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_SWAP_MASK 0x3
2554#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_SWAP__SHIFT 0x0
2555#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO_MASK 0xfffffffc
2556#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO__SHIFT 0x2
2557#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI_MASK 0xffff
2558#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI__SHIFT 0x0
2559#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER_MASK 0xffffffff
2560#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER__SHIFT 0x0
2561#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x3
2562#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
2563#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xfffffff8
2564#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
2565#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0xffff
2566#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
2567#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x10000
2568#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
2569#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x100000
2570#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
2571#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x3000000
2572#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
2573#define CP_SIG_SEM_ADDR_HI__SEM_SELECT_MASK 0xe0000000
2574#define CP_SIG_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
2575#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x3
2576#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
2577#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xfffffff8
2578#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
2579#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0xffff
2580#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
2581#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x10000
2582#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
2583#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x100000
2584#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
2585#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x3000000
2586#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
2587#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT_MASK 0xe0000000
2588#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
2589#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT_MASK 0xffffffff
2590#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT__SHIFT 0x0
2591#define CP_COHER_START_DELAY__START_DELAY_COUNT_MASK 0x3f
2592#define CP_COHER_START_DELAY__START_DELAY_COUNT__SHIFT 0x0
2593#define CP_COHER_CNTL__DEST_BASE_0_ENA_MASK 0x1
2594#define CP_COHER_CNTL__DEST_BASE_0_ENA__SHIFT 0x0
2595#define CP_COHER_CNTL__DEST_BASE_1_ENA_MASK 0x2
2596#define CP_COHER_CNTL__DEST_BASE_1_ENA__SHIFT 0x1
2597#define CP_COHER_CNTL__CB0_DEST_BASE_ENA_MASK 0x40
2598#define CP_COHER_CNTL__CB0_DEST_BASE_ENA__SHIFT 0x6
2599#define CP_COHER_CNTL__CB1_DEST_BASE_ENA_MASK 0x80
2600#define CP_COHER_CNTL__CB1_DEST_BASE_ENA__SHIFT 0x7
2601#define CP_COHER_CNTL__CB2_DEST_BASE_ENA_MASK 0x100
2602#define CP_COHER_CNTL__CB2_DEST_BASE_ENA__SHIFT 0x8
2603#define CP_COHER_CNTL__CB3_DEST_BASE_ENA_MASK 0x200
2604#define CP_COHER_CNTL__CB3_DEST_BASE_ENA__SHIFT 0x9
2605#define CP_COHER_CNTL__CB4_DEST_BASE_ENA_MASK 0x400
2606#define CP_COHER_CNTL__CB4_DEST_BASE_ENA__SHIFT 0xa
2607#define CP_COHER_CNTL__CB5_DEST_BASE_ENA_MASK 0x800
2608#define CP_COHER_CNTL__CB5_DEST_BASE_ENA__SHIFT 0xb
2609#define CP_COHER_CNTL__CB6_DEST_BASE_ENA_MASK 0x1000
2610#define CP_COHER_CNTL__CB6_DEST_BASE_ENA__SHIFT 0xc
2611#define CP_COHER_CNTL__CB7_DEST_BASE_ENA_MASK 0x2000
2612#define CP_COHER_CNTL__CB7_DEST_BASE_ENA__SHIFT 0xd
2613#define CP_COHER_CNTL__DB_DEST_BASE_ENA_MASK 0x4000
2614#define CP_COHER_CNTL__DB_DEST_BASE_ENA__SHIFT 0xe
2615#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA_MASK 0x8000
2616#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA__SHIFT 0xf
2617#define CP_COHER_CNTL__TC_VOL_ACTION_ENA_MASK 0x10000
2618#define CP_COHER_CNTL__TC_VOL_ACTION_ENA__SHIFT 0x10
2619#define CP_COHER_CNTL__TC_WB_ACTION_ENA_MASK 0x40000
2620#define CP_COHER_CNTL__TC_WB_ACTION_ENA__SHIFT 0x12
2621#define CP_COHER_CNTL__DEST_BASE_2_ENA_MASK 0x80000
2622#define CP_COHER_CNTL__DEST_BASE_2_ENA__SHIFT 0x13
2623#define CP_COHER_CNTL__DEST_BASE_3_ENA_MASK 0x200000
2624#define CP_COHER_CNTL__DEST_BASE_3_ENA__SHIFT 0x15
2625#define CP_COHER_CNTL__TCL1_ACTION_ENA_MASK 0x400000
2626#define CP_COHER_CNTL__TCL1_ACTION_ENA__SHIFT 0x16
2627#define CP_COHER_CNTL__TC_ACTION_ENA_MASK 0x800000
2628#define CP_COHER_CNTL__TC_ACTION_ENA__SHIFT 0x17
2629#define CP_COHER_CNTL__CB_ACTION_ENA_MASK 0x2000000
2630#define CP_COHER_CNTL__CB_ACTION_ENA__SHIFT 0x19
2631#define CP_COHER_CNTL__DB_ACTION_ENA_MASK 0x4000000
2632#define CP_COHER_CNTL__DB_ACTION_ENA__SHIFT 0x1a
2633#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA_MASK 0x8000000
2634#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA__SHIFT 0x1b
2635#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA_MASK 0x10000000
2636#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA__SHIFT 0x1c
2637#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA_MASK 0x20000000
2638#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA__SHIFT 0x1d
2639#define CP_COHER_SIZE__COHER_SIZE_256B_MASK 0xffffffff
2640#define CP_COHER_SIZE__COHER_SIZE_256B__SHIFT 0x0
2641#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B_MASK 0xff
2642#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B__SHIFT 0x0
2643#define CP_COHER_BASE__COHER_BASE_256B_MASK 0xffffffff
2644#define CP_COHER_BASE__COHER_BASE_256B__SHIFT 0x0
2645#define CP_COHER_BASE_HI__COHER_BASE_HI_256B_MASK 0xff
2646#define CP_COHER_BASE_HI__COHER_BASE_HI_256B__SHIFT 0x0
2647#define CP_COHER_STATUS__MATCHING_GFX_CNTX_MASK 0xff
2648#define CP_COHER_STATUS__MATCHING_GFX_CNTX__SHIFT 0x0
2649#define CP_COHER_STATUS__MEID_MASK 0x3000000
2650#define CP_COHER_STATUS__MEID__SHIFT 0x18
2651#define CP_COHER_STATUS__PHASE1_STATUS_MASK 0x40000000
2652#define CP_COHER_STATUS__PHASE1_STATUS__SHIFT 0x1e
2653#define CP_COHER_STATUS__STATUS_MASK 0x80000000
2654#define CP_COHER_STATUS__STATUS__SHIFT 0x1f
2655#define COHER_DEST_BASE_0__DEST_BASE_256B_MASK 0xffffffff
2656#define COHER_DEST_BASE_0__DEST_BASE_256B__SHIFT 0x0
2657#define COHER_DEST_BASE_1__DEST_BASE_256B_MASK 0xffffffff
2658#define COHER_DEST_BASE_1__DEST_BASE_256B__SHIFT 0x0
2659#define COHER_DEST_BASE_2__DEST_BASE_256B_MASK 0xffffffff
2660#define COHER_DEST_BASE_2__DEST_BASE_256B__SHIFT 0x0
2661#define COHER_DEST_BASE_3__DEST_BASE_256B_MASK 0xffffffff
2662#define COHER_DEST_BASE_3__DEST_BASE_256B__SHIFT 0x0
2663#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B_MASK 0xffffffff
2664#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B__SHIFT 0x0
2665#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B_MASK 0xffffffff
2666#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B__SHIFT 0x0
2667#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B_MASK 0xffffffff
2668#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B__SHIFT 0x0
2669#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B_MASK 0xffffffff
2670#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B__SHIFT 0x0
2671#define CP_DMA_ME_SRC_ADDR__SRC_ADDR_MASK 0xffffffff
2672#define CP_DMA_ME_SRC_ADDR__SRC_ADDR__SHIFT 0x0
2673#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0xffff
2674#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
2675#define CP_DMA_ME_DST_ADDR__DST_ADDR_MASK 0xffffffff
2676#define CP_DMA_ME_DST_ADDR__DST_ADDR__SHIFT 0x0
2677#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI_MASK 0xffff
2678#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
2679#define CP_DMA_ME_CONTROL__SRC_ATC_MASK 0x1000
2680#define CP_DMA_ME_CONTROL__SRC_ATC__SHIFT 0xc
2681#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY_MASK 0x6000
2682#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
2683#define CP_DMA_ME_CONTROL__SRC_VOLATILE_MASK 0x8000
2684#define CP_DMA_ME_CONTROL__SRC_VOLATILE__SHIFT 0xf
2685#define CP_DMA_ME_CONTROL__DST_SELECT_MASK 0x300000
2686#define CP_DMA_ME_CONTROL__DST_SELECT__SHIFT 0x14
2687#define CP_DMA_ME_CONTROL__DST_ATC_MASK 0x1000000
2688#define CP_DMA_ME_CONTROL__DST_ATC__SHIFT 0x18
2689#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY_MASK 0x6000000
2690#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
2691#define CP_DMA_ME_CONTROL__DST_VOLATILE_MASK 0x8000000
2692#define CP_DMA_ME_CONTROL__DST_VOLATILE__SHIFT 0x1b
2693#define CP_DMA_ME_CONTROL__SRC_SELECT_MASK 0x60000000
2694#define CP_DMA_ME_CONTROL__SRC_SELECT__SHIFT 0x1d
2695#define CP_DMA_ME_COMMAND__BYTE_COUNT_MASK 0x1fffff
2696#define CP_DMA_ME_COMMAND__BYTE_COUNT__SHIFT 0x0
2697#define CP_DMA_ME_COMMAND__DIS_WC_MASK 0x200000
2698#define CP_DMA_ME_COMMAND__DIS_WC__SHIFT 0x15
2699#define CP_DMA_ME_COMMAND__SRC_SWAP_MASK 0xc00000
2700#define CP_DMA_ME_COMMAND__SRC_SWAP__SHIFT 0x16
2701#define CP_DMA_ME_COMMAND__DST_SWAP_MASK 0x3000000
2702#define CP_DMA_ME_COMMAND__DST_SWAP__SHIFT 0x18
2703#define CP_DMA_ME_COMMAND__SAS_MASK 0x4000000
2704#define CP_DMA_ME_COMMAND__SAS__SHIFT 0x1a
2705#define CP_DMA_ME_COMMAND__DAS_MASK 0x8000000
2706#define CP_DMA_ME_COMMAND__DAS__SHIFT 0x1b
2707#define CP_DMA_ME_COMMAND__SAIC_MASK 0x10000000
2708#define CP_DMA_ME_COMMAND__SAIC__SHIFT 0x1c
2709#define CP_DMA_ME_COMMAND__DAIC_MASK 0x20000000
2710#define CP_DMA_ME_COMMAND__DAIC__SHIFT 0x1d
2711#define CP_DMA_ME_COMMAND__RAW_WAIT_MASK 0x40000000
2712#define CP_DMA_ME_COMMAND__RAW_WAIT__SHIFT 0x1e
2713#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR_MASK 0xffffffff
2714#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR__SHIFT 0x0
2715#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0xffff
2716#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
2717#define CP_DMA_PFP_DST_ADDR__DST_ADDR_MASK 0xffffffff
2718#define CP_DMA_PFP_DST_ADDR__DST_ADDR__SHIFT 0x0
2719#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI_MASK 0xffff
2720#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
2721#define CP_DMA_PFP_CONTROL__SRC_ATC_MASK 0x1000
2722#define CP_DMA_PFP_CONTROL__SRC_ATC__SHIFT 0xc
2723#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY_MASK 0x6000
2724#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
2725#define CP_DMA_PFP_CONTROL__SRC_VOLATILE_MASK 0x8000
2726#define CP_DMA_PFP_CONTROL__SRC_VOLATILE__SHIFT 0xf
2727#define CP_DMA_PFP_CONTROL__DST_SELECT_MASK 0x300000
2728#define CP_DMA_PFP_CONTROL__DST_SELECT__SHIFT 0x14
2729#define CP_DMA_PFP_CONTROL__DST_ATC_MASK 0x1000000
2730#define CP_DMA_PFP_CONTROL__DST_ATC__SHIFT 0x18
2731#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY_MASK 0x6000000
2732#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
2733#define CP_DMA_PFP_CONTROL__DST_VOLATILE_MASK 0x8000000
2734#define CP_DMA_PFP_CONTROL__DST_VOLATILE__SHIFT 0x1b
2735#define CP_DMA_PFP_CONTROL__SRC_SELECT_MASK 0x60000000
2736#define CP_DMA_PFP_CONTROL__SRC_SELECT__SHIFT 0x1d
2737#define CP_DMA_PFP_COMMAND__BYTE_COUNT_MASK 0x1fffff
2738#define CP_DMA_PFP_COMMAND__BYTE_COUNT__SHIFT 0x0
2739#define CP_DMA_PFP_COMMAND__DIS_WC_MASK 0x200000
2740#define CP_DMA_PFP_COMMAND__DIS_WC__SHIFT 0x15
2741#define CP_DMA_PFP_COMMAND__SRC_SWAP_MASK 0xc00000
2742#define CP_DMA_PFP_COMMAND__SRC_SWAP__SHIFT 0x16
2743#define CP_DMA_PFP_COMMAND__DST_SWAP_MASK 0x3000000
2744#define CP_DMA_PFP_COMMAND__DST_SWAP__SHIFT 0x18
2745#define CP_DMA_PFP_COMMAND__SAS_MASK 0x4000000
2746#define CP_DMA_PFP_COMMAND__SAS__SHIFT 0x1a
2747#define CP_DMA_PFP_COMMAND__DAS_MASK 0x8000000
2748#define CP_DMA_PFP_COMMAND__DAS__SHIFT 0x1b
2749#define CP_DMA_PFP_COMMAND__SAIC_MASK 0x10000000
2750#define CP_DMA_PFP_COMMAND__SAIC__SHIFT 0x1c
2751#define CP_DMA_PFP_COMMAND__DAIC_MASK 0x20000000
2752#define CP_DMA_PFP_COMMAND__DAIC__SHIFT 0x1d
2753#define CP_DMA_PFP_COMMAND__RAW_WAIT_MASK 0x40000000
2754#define CP_DMA_PFP_COMMAND__RAW_WAIT__SHIFT 0x1e
2755#define CP_DMA_CNTL__MIN_AVAILSZ_MASK 0x30
2756#define CP_DMA_CNTL__MIN_AVAILSZ__SHIFT 0x4
2757#define CP_DMA_CNTL__BUFFER_DEPTH_MASK 0xf0000
2758#define CP_DMA_CNTL__BUFFER_DEPTH__SHIFT 0x10
2759#define CP_DMA_CNTL__PIO_FIFO_EMPTY_MASK 0x10000000
2760#define CP_DMA_CNTL__PIO_FIFO_EMPTY__SHIFT 0x1c
2761#define CP_DMA_CNTL__PIO_FIFO_FULL_MASK 0x20000000
2762#define CP_DMA_CNTL__PIO_FIFO_FULL__SHIFT 0x1d
2763#define CP_DMA_CNTL__PIO_COUNT_MASK 0xc0000000
2764#define CP_DMA_CNTL__PIO_COUNT__SHIFT 0x1e
2765#define CP_DMA_READ_TAGS__DMA_READ_TAG_MASK 0x3ffffff
2766#define CP_DMA_READ_TAGS__DMA_READ_TAG__SHIFT 0x0
2767#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID_MASK 0x10000000
2768#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID__SHIFT 0x1c
2769#define CP_PFP_IB_CONTROL__IB_EN_MASK 0xff
2770#define CP_PFP_IB_CONTROL__IB_EN__SHIFT 0x0
2771#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN_MASK 0x1
2772#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN__SHIFT 0x0
2773#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN_MASK 0x2
2774#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN__SHIFT 0x1
2775#define CP_PFP_LOAD_CONTROL__UCONFIG_REG_EN_MASK 0x8000
2776#define CP_PFP_LOAD_CONTROL__UCONFIG_REG_EN__SHIFT 0xf
2777#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN_MASK 0x10000
2778#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN__SHIFT 0x10
2779#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN_MASK 0x1000000
2780#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN__SHIFT 0x18
2781#define CP_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0xff
2782#define CP_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
2783#define CP_SCRATCH_DATA__SCRATCH_DATA_MASK 0xffffffff
2784#define CP_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
2785#define CP_RB_OFFSET__RB_OFFSET_MASK 0xfffff
2786#define CP_RB_OFFSET__RB_OFFSET__SHIFT 0x0
2787#define CP_IB1_OFFSET__IB1_OFFSET_MASK 0xfffff
2788#define CP_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
2789#define CP_IB2_OFFSET__IB2_OFFSET_MASK 0xfffff
2790#define CP_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
2791#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN_MASK 0xfffff
2792#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN__SHIFT 0x0
2793#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END_MASK 0xfffff
2794#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END__SHIFT 0x0
2795#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN_MASK 0xfffff
2796#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN__SHIFT 0x0
2797#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END_MASK 0xfffff
2798#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END__SHIFT 0x0
2799#define CP_CE_IB1_OFFSET__IB1_OFFSET_MASK 0xfffff
2800#define CP_CE_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
2801#define CP_CE_IB2_OFFSET__IB2_OFFSET_MASK 0xfffff
2802#define CP_CE_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
2803#define CP_CE_COUNTER__CONST_ENGINE_COUNT_MASK 0xffffffff
2804#define CP_CE_COUNTER__CONST_ENGINE_COUNT__SHIFT 0x0
2805#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV_MASK 0x1
2806#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV__SHIFT 0x0
2807#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV_MASK 0x4
2808#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV__SHIFT 0x2
2809#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV_MASK 0x10
2810#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV__SHIFT 0x4
2811#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG_MASK 0x400
2812#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG__SHIFT 0xa
2813#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG_MASK 0x800
2814#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG__SHIFT 0xb
2815#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM_MASK 0x1000
2816#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM__SHIFT 0xc
2817#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x2000
2818#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0xd
2819#define CP_STALLED_STAT1__ME_WAITING_ON_MC_READ_DATA_MASK 0x4000
2820#define CP_STALLED_STAT1__ME_WAITING_ON_MC_READ_DATA__SHIFT 0xe
2821#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA_MASK 0x8000
2822#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA__SHIFT 0xf
2823#define CP_STALLED_STAT1__MIU_WAITING_ON_RDREQ_FREE_MASK 0x10000
2824#define CP_STALLED_STAT1__MIU_WAITING_ON_RDREQ_FREE__SHIFT 0x10
2825#define CP_STALLED_STAT1__MIU_WAITING_ON_WRREQ_FREE_MASK 0x20000
2826#define CP_STALLED_STAT1__MIU_WAITING_ON_WRREQ_FREE__SHIFT 0x11
2827#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE_MASK 0x800000
2828#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE__SHIFT 0x17
2829#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE_MASK 0x1000000
2830#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE__SHIFT 0x18
2831#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE_MASK 0x2000000
2832#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE__SHIFT 0x19
2833#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ_MASK 0x4000000
2834#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ__SHIFT 0x1a
2835#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ_MASK 0x8000000
2836#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ__SHIFT 0x1b
2837#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ_MASK 0x10000000
2838#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ__SHIFT 0x1c
2839#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION_MASK 0x20000000
2840#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION__SHIFT 0x1d
2841#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV_MASK 0x1
2842#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
2843#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV_MASK 0x2
2844#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV__SHIFT 0x1
2845#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV_MASK 0x4
2846#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV__SHIFT 0x2
2847#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING_MASK 0x10
2848#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING__SHIFT 0x4
2849#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING_MASK 0x20
2850#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING__SHIFT 0x5
2851#define CP_STALLED_STAT2__PFP_MIU_READ_PENDING_MASK 0x40
2852#define CP_STALLED_STAT2__PFP_MIU_READ_PENDING__SHIFT 0x6
2853#define CP_STALLED_STAT2__PFP_TO_MIU_WRITE_NOT_RDY_TO_RCV_MASK 0x80
2854#define CP_STALLED_STAT2__PFP_TO_MIU_WRITE_NOT_RDY_TO_RCV__SHIFT 0x7
2855#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA_MASK 0x100
2856#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA__SHIFT 0x8
2857#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER_MASK 0x200
2858#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER__SHIFT 0x9
2859#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER_MASK 0x400
2860#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER__SHIFT 0xa
2861#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME_MASK 0x800
2862#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME__SHIFT 0xb
2863#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV_MASK 0x1000
2864#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV__SHIFT 0xc
2865#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV_MASK 0x2000
2866#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV__SHIFT 0xd
2867#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP_MASK 0x4000
2868#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP__SHIFT 0xe
2869#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH_MASK 0x8000
2870#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH__SHIFT 0xf
2871#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x10000
2872#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x10
2873#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x20000
2874#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x11
2875#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ_MASK 0x40000
2876#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ__SHIFT 0x12
2877#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM_MASK 0x80000
2878#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM__SHIFT 0x13
2879#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x100000
2880#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0x14
2881#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE_MASK 0x200000
2882#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE__SHIFT 0x15
2883#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM_MASK 0x400000
2884#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM__SHIFT 0x16
2885#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING_MASK 0x800000
2886#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING__SHIFT 0x17
2887#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING_MASK 0x1000000
2888#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING__SHIFT 0x18
2889#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE_MASK 0x2000000
2890#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE__SHIFT 0x19
2891#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE_MASK 0x4000000
2892#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE__SHIFT 0x1a
2893#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM_MASK 0x8000000
2894#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM__SHIFT 0x1b
2895#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION_MASK 0x10000000
2896#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION__SHIFT 0x1c
2897#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE_MASK 0x20000000
2898#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE__SHIFT 0x1d
2899#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS_MASK 0x40000000
2900#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS__SHIFT 0x1e
2901#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN_MASK 0x80000000
2902#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN__SHIFT 0x1f
2903#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV_MASK 0x1
2904#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
2905#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV_MASK 0x2
2906#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV__SHIFT 0x1
2907#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER_MASK 0x4
2908#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER__SHIFT 0x2
2909#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY_MASK 0x8
2910#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY__SHIFT 0x3
2911#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY_MASK 0x10
2912#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY__SHIFT 0x4
2913#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY_MASK 0x20
2914#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY__SHIFT 0x5
2915#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV_MASK 0x40
2916#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV__SHIFT 0x6
2917#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV_MASK 0x80
2918#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV__SHIFT 0x7
2919#define CP_STALLED_STAT3__CE_TO_MIU_WRITE_NOT_RDY_TO_RCV_MASK 0x100
2920#define CP_STALLED_STAT3__CE_TO_MIU_WRITE_NOT_RDY_TO_RCV__SHIFT 0x8
2921#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA_MASK 0x400
2922#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA__SHIFT 0xa
2923#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG_MASK 0x800
2924#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG__SHIFT 0xb
2925#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_MASK 0x1000
2926#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER__SHIFT 0xc
2927#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW_MASK 0x2000
2928#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW__SHIFT 0xd
2929#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE_MASK 0x4000
2930#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE__SHIFT 0xe
2931#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS_MASK 0x8000
2932#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS__SHIFT 0xf
2933#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x1
2934#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
2935#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO_MASK 0x40
2936#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO__SHIFT 0x6
2937#define CP_BUSY_STAT__PFP_PARSING_PACKETS_MASK 0x80
2938#define CP_BUSY_STAT__PFP_PARSING_PACKETS__SHIFT 0x7
2939#define CP_BUSY_STAT__ME_PARSING_PACKETS_MASK 0x100
2940#define CP_BUSY_STAT__ME_PARSING_PACKETS__SHIFT 0x8
2941#define CP_BUSY_STAT__RCIU_PFP_BUSY_MASK 0x200
2942#define CP_BUSY_STAT__RCIU_PFP_BUSY__SHIFT 0x9
2943#define CP_BUSY_STAT__RCIU_ME_BUSY_MASK 0x400
2944#define CP_BUSY_STAT__RCIU_ME_BUSY__SHIFT 0xa
2945#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY_MASK 0x1000
2946#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY__SHIFT 0xc
2947#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING_MASK 0x2000
2948#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING__SHIFT 0xd
2949#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS_MASK 0x4000
2950#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS__SHIFT 0xe
2951#define CP_BUSY_STAT__GFX_CONTEXT_BUSY_MASK 0x8000
2952#define CP_BUSY_STAT__GFX_CONTEXT_BUSY__SHIFT 0xf
2953#define CP_BUSY_STAT__ME_PARSER_BUSY_MASK 0x20000
2954#define CP_BUSY_STAT__ME_PARSER_BUSY__SHIFT 0x11
2955#define CP_BUSY_STAT__EOP_DONE_BUSY_MASK 0x40000
2956#define CP_BUSY_STAT__EOP_DONE_BUSY__SHIFT 0x12
2957#define CP_BUSY_STAT__STRM_OUT_BUSY_MASK 0x80000
2958#define CP_BUSY_STAT__STRM_OUT_BUSY__SHIFT 0x13
2959#define CP_BUSY_STAT__PIPE_STATS_BUSY_MASK 0x100000
2960#define CP_BUSY_STAT__PIPE_STATS_BUSY__SHIFT 0x14
2961#define CP_BUSY_STAT__RCIU_CE_BUSY_MASK 0x200000
2962#define CP_BUSY_STAT__RCIU_CE_BUSY__SHIFT 0x15
2963#define CP_BUSY_STAT__CE_PARSING_PACKETS_MASK 0x400000
2964#define CP_BUSY_STAT__CE_PARSING_PACKETS__SHIFT 0x16
2965#define CP_STAT__MIU_RDREQ_BUSY_MASK 0x80
2966#define CP_STAT__MIU_RDREQ_BUSY__SHIFT 0x7
2967#define CP_STAT__MIU_WRREQ_BUSY_MASK 0x100
2968#define CP_STAT__MIU_WRREQ_BUSY__SHIFT 0x8
2969#define CP_STAT__ROQ_RING_BUSY_MASK 0x200
2970#define CP_STAT__ROQ_RING_BUSY__SHIFT 0x9
2971#define CP_STAT__ROQ_INDIRECT1_BUSY_MASK 0x400
2972#define CP_STAT__ROQ_INDIRECT1_BUSY__SHIFT 0xa
2973#define CP_STAT__ROQ_INDIRECT2_BUSY_MASK 0x800
2974#define CP_STAT__ROQ_INDIRECT2_BUSY__SHIFT 0xb
2975#define CP_STAT__ROQ_STATE_BUSY_MASK 0x1000
2976#define CP_STAT__ROQ_STATE_BUSY__SHIFT 0xc
2977#define CP_STAT__DC_BUSY_MASK 0x2000
2978#define CP_STAT__DC_BUSY__SHIFT 0xd
2979#define CP_STAT__PFP_BUSY_MASK 0x8000
2980#define CP_STAT__PFP_BUSY__SHIFT 0xf
2981#define CP_STAT__MEQ_BUSY_MASK 0x10000
2982#define CP_STAT__MEQ_BUSY__SHIFT 0x10
2983#define CP_STAT__ME_BUSY_MASK 0x20000
2984#define CP_STAT__ME_BUSY__SHIFT 0x11
2985#define CP_STAT__QUERY_BUSY_MASK 0x40000
2986#define CP_STAT__QUERY_BUSY__SHIFT 0x12
2987#define CP_STAT__SEMAPHORE_BUSY_MASK 0x80000
2988#define CP_STAT__SEMAPHORE_BUSY__SHIFT 0x13
2989#define CP_STAT__INTERRUPT_BUSY_MASK 0x100000
2990#define CP_STAT__INTERRUPT_BUSY__SHIFT 0x14
2991#define CP_STAT__SURFACE_SYNC_BUSY_MASK 0x200000
2992#define CP_STAT__SURFACE_SYNC_BUSY__SHIFT 0x15
2993#define CP_STAT__DMA_BUSY_MASK 0x400000
2994#define CP_STAT__DMA_BUSY__SHIFT 0x16
2995#define CP_STAT__RCIU_BUSY_MASK 0x800000
2996#define CP_STAT__RCIU_BUSY__SHIFT 0x17
2997#define CP_STAT__SCRATCH_RAM_BUSY_MASK 0x1000000
2998#define CP_STAT__SCRATCH_RAM_BUSY__SHIFT 0x18
2999#define CP_STAT__CPC_CPG_BUSY_MASK 0x2000000
3000#define CP_STAT__CPC_CPG_BUSY__SHIFT 0x19
3001#define CP_STAT__CE_BUSY_MASK 0x4000000
3002#define CP_STAT__CE_BUSY__SHIFT 0x1a
3003#define CP_STAT__TCIU_BUSY_MASK 0x8000000
3004#define CP_STAT__TCIU_BUSY__SHIFT 0x1b
3005#define CP_STAT__ROQ_CE_RING_BUSY_MASK 0x10000000
3006#define CP_STAT__ROQ_CE_RING_BUSY__SHIFT 0x1c
3007#define CP_STAT__ROQ_CE_INDIRECT1_BUSY_MASK 0x20000000
3008#define CP_STAT__ROQ_CE_INDIRECT1_BUSY__SHIFT 0x1d
3009#define CP_STAT__ROQ_CE_INDIRECT2_BUSY_MASK 0x40000000
3010#define CP_STAT__ROQ_CE_INDIRECT2_BUSY__SHIFT 0x1e
3011#define CP_STAT__CP_BUSY_MASK 0x80000000
3012#define CP_STAT__CP_BUSY__SHIFT 0x1f
3013#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP_MASK 0xffffffff
3014#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP__SHIFT 0x0
3015#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP_MASK 0xffffffff
3016#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP__SHIFT 0x0
3017#define CP_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x3f
3018#define CP_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
3019#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS_MASK 0x3f00
3020#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS__SHIFT 0x8
3021#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP_MASK 0x3f0000
3022#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP__SHIFT 0x10
3023#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP_MASK 0xffffffff
3024#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP__SHIFT 0x0
3025#define CP_MC_PACK_DELAY_CNT__PACK_DELAY_CNT_MASK 0x1f
3026#define CP_MC_PACK_DELAY_CNT__PACK_DELAY_CNT__SHIFT 0x0
3027#define CP_MC_TAG_CNTL__TAG_RAM_INDEX_MASK 0x3f
3028#define CP_MC_TAG_CNTL__TAG_RAM_INDEX__SHIFT 0x0
3029#define CP_MC_TAG_CNTL__TAG_RAM_SEL_MASK 0x30000
3030#define CP_MC_TAG_CNTL__TAG_RAM_SEL__SHIFT 0x10
3031#define CP_MC_TAG_DATA__TAG_RAM_DATA_MASK 0xffffffff
3032#define CP_MC_TAG_DATA__TAG_RAM_DATA__SHIFT 0x0
3033#define CP_CSF_STAT__BUFFER_SLOTS_ALLOCATED_MASK 0xf
3034#define CP_CSF_STAT__BUFFER_SLOTS_ALLOCATED__SHIFT 0x0
3035#define CP_CSF_STAT__BUFFER_REQUEST_COUNT_MASK 0x3f00
3036#define CP_CSF_STAT__BUFFER_REQUEST_COUNT__SHIFT 0x8
3037#define CP_CSF_CNTL__FETCH_BUFFER_DEPTH_MASK 0xf
3038#define CP_CSF_CNTL__FETCH_BUFFER_DEPTH__SHIFT 0x0
3039#define CP_ME_CNTL__CE_INVALIDATE_ICACHE_MASK 0x10
3040#define CP_ME_CNTL__CE_INVALIDATE_ICACHE__SHIFT 0x4
3041#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE_MASK 0x40
3042#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE__SHIFT 0x6
3043#define CP_ME_CNTL__ME_INVALIDATE_ICACHE_MASK 0x100
3044#define CP_ME_CNTL__ME_INVALIDATE_ICACHE__SHIFT 0x8
3045#define CP_ME_CNTL__CE_HALT_MASK 0x1000000
3046#define CP_ME_CNTL__CE_HALT__SHIFT 0x18
3047#define CP_ME_CNTL__CE_STEP_MASK 0x2000000
3048#define CP_ME_CNTL__CE_STEP__SHIFT 0x19
3049#define CP_ME_CNTL__PFP_HALT_MASK 0x4000000
3050#define CP_ME_CNTL__PFP_HALT__SHIFT 0x1a
3051#define CP_ME_CNTL__PFP_STEP_MASK 0x8000000
3052#define CP_ME_CNTL__PFP_STEP__SHIFT 0x1b
3053#define CP_ME_CNTL__ME_HALT_MASK 0x10000000
3054#define CP_ME_CNTL__ME_HALT__SHIFT 0x1c
3055#define CP_ME_CNTL__ME_STEP_MASK 0x20000000
3056#define CP_ME_CNTL__ME_STEP__SHIFT 0x1d
3057#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS_MASK 0xff
3058#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS__SHIFT 0x0
3059#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT_MASK 0x700
3060#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT__SHIFT 0x8
3061#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS_MASK 0xff00000
3062#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS__SHIFT 0x14
3063#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT_MASK 0x70000000
3064#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT__SHIFT 0x1c
3065#define CP_ME_PREEMPTION__ME_CNTXSW_PREEMPTION_MASK 0x1
3066#define CP_ME_PREEMPTION__ME_CNTXSW_PREEMPTION__SHIFT 0x0
3067#define CP_RB0_RPTR__RB_RPTR_MASK 0xfffff
3068#define CP_RB0_RPTR__RB_RPTR__SHIFT 0x0
3069#define CP_RB_RPTR__RB_RPTR_MASK 0xfffff
3070#define CP_RB_RPTR__RB_RPTR__SHIFT 0x0
3071#define CP_RB1_RPTR__RB_RPTR_MASK 0xfffff
3072#define CP_RB1_RPTR__RB_RPTR__SHIFT 0x0
3073#define CP_RB2_RPTR__RB_RPTR_MASK 0xfffff
3074#define CP_RB2_RPTR__RB_RPTR__SHIFT 0x0
3075#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER_MASK 0xfffffff
3076#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER__SHIFT 0x0
3077#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT_MASK 0xf0000000
3078#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT__SHIFT 0x1c
3079#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY_MASK 0xffff
3080#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT 0x0
3081#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xffff0000
3082#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
3083#define CP_CE_INIT_BASE_LO__INIT_BASE_LO_MASK 0xffffffe0
3084#define CP_CE_INIT_BASE_LO__INIT_BASE_LO__SHIFT 0x5
3085#define CP_CE_INIT_BASE_HI__INIT_BASE_HI_MASK 0xffff
3086#define CP_CE_INIT_BASE_HI__INIT_BASE_HI__SHIFT 0x0
3087#define CP_CE_INIT_BUFSZ__INIT_BUFSZ_MASK 0xfff
3088#define CP_CE_INIT_BUFSZ__INIT_BUFSZ__SHIFT 0x0
3089#define CP_CE_IB1_BASE_LO__IB1_BASE_LO_MASK 0xfffffffc
3090#define CP_CE_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
3091#define CP_CE_IB1_BASE_HI__IB1_BASE_HI_MASK 0xffff
3092#define CP_CE_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
3093#define CP_CE_IB1_BUFSZ__IB1_BUFSZ_MASK 0xfffff
3094#define CP_CE_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
3095#define CP_CE_IB2_BASE_LO__IB2_BASE_LO_MASK 0xfffffffc
3096#define CP_CE_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
3097#define CP_CE_IB2_BASE_HI__IB2_BASE_HI_MASK 0xffff
3098#define CP_CE_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
3099#define CP_CE_IB2_BUFSZ__IB2_BUFSZ_MASK 0xfffff
3100#define CP_CE_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
3101#define CP_IB1_BASE_LO__IB1_BASE_LO_MASK 0xfffffffc
3102#define CP_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
3103#define CP_IB1_BASE_HI__IB1_BASE_HI_MASK 0xffff
3104#define CP_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
3105#define CP_IB1_BUFSZ__IB1_BUFSZ_MASK 0xfffff
3106#define CP_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
3107#define CP_IB2_BASE_LO__IB2_BASE_LO_MASK 0xfffffffc
3108#define CP_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
3109#define CP_IB2_BASE_HI__IB2_BASE_HI_MASK 0xffff
3110#define CP_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
3111#define CP_IB2_BUFSZ__IB2_BUFSZ_MASK 0xfffff
3112#define CP_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
3113#define CP_ST_BASE_LO__ST_BASE_LO_MASK 0xfffffffc
3114#define CP_ST_BASE_LO__ST_BASE_LO__SHIFT 0x2
3115#define CP_ST_BASE_HI__ST_BASE_HI_MASK 0xffff
3116#define CP_ST_BASE_HI__ST_BASE_HI__SHIFT 0x0
3117#define CP_ST_BUFSZ__ST_BUFSZ_MASK 0xfffff
3118#define CP_ST_BUFSZ__ST_BUFSZ__SHIFT 0x0
3119#define CP_ROQ_THRESHOLDS__IB1_START_MASK 0xff
3120#define CP_ROQ_THRESHOLDS__IB1_START__SHIFT 0x0
3121#define CP_ROQ_THRESHOLDS__IB2_START_MASK 0xff00
3122#define CP_ROQ_THRESHOLDS__IB2_START__SHIFT 0x8
3123#define CP_MEQ_STQ_THRESHOLD__STQ_START_MASK 0xff
3124#define CP_MEQ_STQ_THRESHOLD__STQ_START__SHIFT 0x0
3125#define CP_ROQ1_THRESHOLDS__RB1_START_MASK 0xff
3126#define CP_ROQ1_THRESHOLDS__RB1_START__SHIFT 0x0
3127#define CP_ROQ1_THRESHOLDS__RB2_START_MASK 0xff00
3128#define CP_ROQ1_THRESHOLDS__RB2_START__SHIFT 0x8
3129#define CP_ROQ1_THRESHOLDS__R0_IB1_START_MASK 0xff0000
3130#define CP_ROQ1_THRESHOLDS__R0_IB1_START__SHIFT 0x10
3131#define CP_ROQ1_THRESHOLDS__R1_IB1_START_MASK 0xff000000
3132#define CP_ROQ1_THRESHOLDS__R1_IB1_START__SHIFT 0x18
3133#define CP_ROQ2_THRESHOLDS__R2_IB1_START_MASK 0xff
3134#define CP_ROQ2_THRESHOLDS__R2_IB1_START__SHIFT 0x0
3135#define CP_ROQ2_THRESHOLDS__R0_IB2_START_MASK 0xff00
3136#define CP_ROQ2_THRESHOLDS__R0_IB2_START__SHIFT 0x8
3137#define CP_ROQ2_THRESHOLDS__R1_IB2_START_MASK 0xff0000
3138#define CP_ROQ2_THRESHOLDS__R1_IB2_START__SHIFT 0x10
3139#define CP_ROQ2_THRESHOLDS__R2_IB2_START_MASK 0xff000000
3140#define CP_ROQ2_THRESHOLDS__R2_IB2_START__SHIFT 0x18
3141#define CP_STQ_THRESHOLDS__STQ0_START_MASK 0xff
3142#define CP_STQ_THRESHOLDS__STQ0_START__SHIFT 0x0
3143#define CP_STQ_THRESHOLDS__STQ1_START_MASK 0xff00
3144#define CP_STQ_THRESHOLDS__STQ1_START__SHIFT 0x8
3145#define CP_STQ_THRESHOLDS__STQ2_START_MASK 0xff0000
3146#define CP_STQ_THRESHOLDS__STQ2_START__SHIFT 0x10
3147#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START_MASK 0x3f
3148#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT 0x0
3149#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START_MASK 0x3f00
3150#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT 0x8
3151#define CP_MEQ_THRESHOLDS__MEQ1_START_MASK 0xff
3152#define CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT 0x0
3153#define CP_MEQ_THRESHOLDS__MEQ2_START_MASK 0xff00
3154#define CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT 0x8
3155#define CP_ROQ_AVAIL__ROQ_CNT_RING_MASK 0x7ff
3156#define CP_ROQ_AVAIL__ROQ_CNT_RING__SHIFT 0x0
3157#define CP_ROQ_AVAIL__ROQ_CNT_IB1_MASK 0x7ff0000
3158#define CP_ROQ_AVAIL__ROQ_CNT_IB1__SHIFT 0x10
3159#define CP_STQ_AVAIL__STQ_CNT_MASK 0x1ff
3160#define CP_STQ_AVAIL__STQ_CNT__SHIFT 0x0
3161#define CP_ROQ2_AVAIL__ROQ_CNT_IB2_MASK 0x7ff
3162#define CP_ROQ2_AVAIL__ROQ_CNT_IB2__SHIFT 0x0
3163#define CP_MEQ_AVAIL__MEQ_CNT_MASK 0x3ff
3164#define CP_MEQ_AVAIL__MEQ_CNT__SHIFT 0x0
3165#define CP_CMD_INDEX__CMD_INDEX_MASK 0x7ff
3166#define CP_CMD_INDEX__CMD_INDEX__SHIFT 0x0
3167#define CP_CMD_INDEX__CMD_ME_SEL_MASK 0x3000
3168#define CP_CMD_INDEX__CMD_ME_SEL__SHIFT 0xc
3169#define CP_CMD_INDEX__CMD_QUEUE_SEL_MASK 0x30000
3170#define CP_CMD_INDEX__CMD_QUEUE_SEL__SHIFT 0x10
3171#define CP_CMD_DATA__CMD_DATA_MASK 0xffffffff
3172#define CP_CMD_DATA__CMD_DATA__SHIFT 0x0
3173#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY_MASK 0x3ff
3174#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY__SHIFT 0x0
3175#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY_MASK 0x3ff0000
3176#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY__SHIFT 0x10
3177#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1_MASK 0x3ff
3178#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1__SHIFT 0x0
3179#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1_MASK 0x3ff0000
3180#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1__SHIFT 0x10
3181#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2_MASK 0x3ff
3182#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2__SHIFT 0x0
3183#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2_MASK 0x3ff0000
3184#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2__SHIFT 0x10
3185#define CP_STQ_STAT__STQ_RPTR_MASK 0x3ff
3186#define CP_STQ_STAT__STQ_RPTR__SHIFT 0x0
3187#define CP_STQ_WR_STAT__STQ_WPTR_MASK 0x3ff
3188#define CP_STQ_WR_STAT__STQ_WPTR__SHIFT 0x0
3189#define CP_MEQ_STAT__MEQ_RPTR_MASK 0x3ff
3190#define CP_MEQ_STAT__MEQ_RPTR__SHIFT 0x0
3191#define CP_MEQ_STAT__MEQ_WPTR_MASK 0x3ff0000
3192#define CP_MEQ_STAT__MEQ_WPTR__SHIFT 0x10
3193#define CP_CEQ1_AVAIL__CEQ_CNT_RING_MASK 0x7ff
3194#define CP_CEQ1_AVAIL__CEQ_CNT_RING__SHIFT 0x0
3195#define CP_CEQ1_AVAIL__CEQ_CNT_IB1_MASK 0x7ff0000
3196#define CP_CEQ1_AVAIL__CEQ_CNT_IB1__SHIFT 0x10
3197#define CP_CEQ2_AVAIL__CEQ_CNT_IB2_MASK 0x7ff
3198#define CP_CEQ2_AVAIL__CEQ_CNT_IB2__SHIFT 0x0
3199#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY_MASK 0x3ff
3200#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY__SHIFT 0x0
3201#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY_MASK 0x3ff0000
3202#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY__SHIFT 0x10
3203#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1_MASK 0x3ff
3204#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1__SHIFT 0x0
3205#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1_MASK 0x3ff0000
3206#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1__SHIFT 0x10
3207#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2_MASK 0x3ff
3208#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2__SHIFT 0x0
3209#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2_MASK 0x3ff0000
3210#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2__SHIFT 0x10
3211#define CP_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED_MASK 0x4000
3212#define CP_INT_STAT_DEBUG__CP_ECC_ERROR_INT_ASSERTED__SHIFT 0xe
3213#define CP_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED_MASK 0x20000
3214#define CP_INT_STAT_DEBUG__WRM_POLL_TIMEOUT_INT_ASSERTED__SHIFT 0x11
3215#define CP_INT_STAT_DEBUG__CNTX_BUSY_INT_ASSERTED_MASK 0x80000
3216#define CP_INT_STAT_DEBUG__CNTX_BUSY_INT_ASSERTED__SHIFT 0x13
3217#define CP_INT_STAT_DEBUG__CNTX_EMPTY_INT_ASSERTED_MASK 0x100000
3218#define CP_INT_STAT_DEBUG__CNTX_EMPTY_INT_ASSERTED__SHIFT 0x14
3219#define CP_INT_STAT_DEBUG__PRIV_INSTR_INT_ASSERTED_MASK 0x400000
3220#define CP_INT_STAT_DEBUG__PRIV_INSTR_INT_ASSERTED__SHIFT 0x16
3221#define CP_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x800000
3222#define CP_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
3223#define CP_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED_MASK 0x1000000
3224#define CP_INT_STAT_DEBUG__OPCODE_ERROR_INT_ASSERTED__SHIFT 0x18
3225#define CP_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED_MASK 0x4000000
3226#define CP_INT_STAT_DEBUG__TIME_STAMP_INT_ASSERTED__SHIFT 0x1a
3227#define CP_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED_MASK 0x8000000
3228#define CP_INT_STAT_DEBUG__RESERVED_BIT_ERROR_INT_ASSERTED__SHIFT 0x1b
3229#define CP_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED_MASK 0x20000000
3230#define CP_INT_STAT_DEBUG__GENERIC2_INT_ASSERTED__SHIFT 0x1d
3231#define CP_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED_MASK 0x40000000
3232#define CP_INT_STAT_DEBUG__GENERIC1_INT_ASSERTED__SHIFT 0x1e
3233#define CP_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED_MASK 0x80000000
3234#define CP_INT_STAT_DEBUG__GENERIC0_INT_ASSERTED__SHIFT 0x1f
3235#define CP_PERFMON_CNTL__PERFMON_STATE_MASK 0xf
3236#define CP_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
3237#define CP_PERFMON_CNTL__SPM_PERFMON_STATE_MASK 0xf0
3238#define CP_PERFMON_CNTL__SPM_PERFMON_STATE__SHIFT 0x4
3239#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE_MASK 0x300
3240#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE__SHIFT 0x8
3241#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x400
3242#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
3243#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE_MASK 0x80000000
3244#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE__SHIFT 0x1f
3245#define CP_RINGID__RINGID_MASK 0x3
3246#define CP_RINGID__RINGID__SHIFT 0x0
3247#define CP_PIPEID__PIPE_ID_MASK 0x3
3248#define CP_PIPEID__PIPE_ID__SHIFT 0x0
3249#define CP_VMID__VMID_MASK 0xf
3250#define CP_VMID__VMID__SHIFT 0x0
3251#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET_MASK 0x7
3252#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET__SHIFT 0x0
3253#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET_MASK 0x3f00
3254#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET__SHIFT 0x8
3255#define CP_HPD_ROQ_OFFSETS__IB_OFFSET_MASK 0x3f0000
3256#define CP_HPD_ROQ_OFFSETS__IB_OFFSET__SHIFT 0x10
3257#define CP_HPD_EOP_BASE_ADDR__BASE_ADDR_MASK 0xffffffff
3258#define CP_HPD_EOP_BASE_ADDR__BASE_ADDR__SHIFT 0x0
3259#define CP_HPD_EOP_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0xff
3260#define CP_HPD_EOP_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
3261#define CP_HPD_EOP_VMID__VMID_MASK 0xf
3262#define CP_HPD_EOP_VMID__VMID__SHIFT 0x0
3263#define CP_HPD_EOP_CONTROL__EOP_SIZE_MASK 0x3f
3264#define CP_HPD_EOP_CONTROL__EOP_SIZE__SHIFT 0x0
3265#define CP_HPD_EOP_CONTROL__PROCESSING_EOP_MASK 0x100
3266#define CP_HPD_EOP_CONTROL__PROCESSING_EOP__SHIFT 0x8
3267#define CP_HPD_EOP_CONTROL__PROCESSING_QID_MASK 0xe00
3268#define CP_HPD_EOP_CONTROL__PROCESSING_QID__SHIFT 0x9
3269#define CP_HPD_EOP_CONTROL__PROCESS_EOP_EN_MASK 0x1000
3270#define CP_HPD_EOP_CONTROL__PROCESS_EOP_EN__SHIFT 0xc
3271#define CP_HPD_EOP_CONTROL__PROCESSING_EOPIB_MASK 0x2000
3272#define CP_HPD_EOP_CONTROL__PROCESSING_EOPIB__SHIFT 0xd
3273#define CP_HPD_EOP_CONTROL__PROCESS_EOPIB_EN_MASK 0x4000
3274#define CP_HPD_EOP_CONTROL__PROCESS_EOPIB_EN__SHIFT 0xe
3275#define CP_HPD_EOP_CONTROL__EOP_ATC_MASK 0x800000
3276#define CP_HPD_EOP_CONTROL__EOP_ATC__SHIFT 0x17
3277#define CP_HPD_EOP_CONTROL__CACHE_POLICY_MASK 0x3000000
3278#define CP_HPD_EOP_CONTROL__CACHE_POLICY__SHIFT 0x18
3279#define CP_HPD_EOP_CONTROL__EOP_VOLATILE_MASK 0x4000000
3280#define CP_HPD_EOP_CONTROL__EOP_VOLATILE__SHIFT 0x1a
3281#define CP_HPD_EOP_CONTROL__PEND_Q_SEM_MASK 0x70000000
3282#define CP_HPD_EOP_CONTROL__PEND_Q_SEM__SHIFT 0x1c
3283#define CP_HPD_EOP_CONTROL__PEND_SIG_SEM_MASK 0x80000000
3284#define CP_HPD_EOP_CONTROL__PEND_SIG_SEM__SHIFT 0x1f
3285#define CP_MQD_BASE_ADDR__BASE_ADDR_MASK 0xfffffffc
3286#define CP_MQD_BASE_ADDR__BASE_ADDR__SHIFT 0x2
3287#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0xffff
3288#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
3289#define CP_HQD_ACTIVE__ACTIVE_MASK 0x1
3290#define CP_HQD_ACTIVE__ACTIVE__SHIFT 0x0
3291#define CP_HQD_VMID__VMID_MASK 0xf
3292#define CP_HQD_VMID__VMID__SHIFT 0x0
3293#define CP_HQD_VMID__IB_VMID_MASK 0xf00
3294#define CP_HQD_VMID__IB_VMID__SHIFT 0x8
3295#define CP_HQD_VMID__VQID_MASK 0x3ff0000
3296#define CP_HQD_VMID__VQID__SHIFT 0x10
3297#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK 0x1
3298#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ__SHIFT 0x0
3299#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE_MASK 0x3ff00
3300#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT 0x8
3301#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE_MASK 0x80000000
3302#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE__SHIFT 0x1f
3303#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY_MASK 0x3
3304#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY__SHIFT 0x0
3305#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL_MASK 0xf
3306#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL__SHIFT 0x0
3307#define CP_HQD_QUANTUM__QUANTUM_EN_MASK 0x1
3308#define CP_HQD_QUANTUM__QUANTUM_EN__SHIFT 0x0
3309#define CP_HQD_QUANTUM__QUANTUM_SCALE_MASK 0x10
3310#define CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT 0x4
3311#define CP_HQD_QUANTUM__QUANTUM_DURATION_MASK 0x3f00
3312#define CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT 0x8
3313#define CP_HQD_PQ_BASE__ADDR_MASK 0xffffffff
3314#define CP_HQD_PQ_BASE__ADDR__SHIFT 0x0
3315#define CP_HQD_PQ_BASE_HI__ADDR_HI_MASK 0xff
3316#define CP_HQD_PQ_BASE_HI__ADDR_HI__SHIFT 0x0
3317#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET_MASK 0xffffffff
3318#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET__SHIFT 0x0
3319#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR_MASK 0xfffffffc
3320#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR__SHIFT 0x2
3321#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI_MASK 0xffff
3322#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI__SHIFT 0x0
3323#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR_MASK 0xfffffffc
3324#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR__SHIFT 0x2
3325#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI_MASK 0xffff
3326#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI__SHIFT 0x0
3327#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK 0x7ffffc
3328#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT 0x2
3329#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK 0x10000000
3330#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE__SHIFT 0x1c
3331#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT_MASK 0x20000000
3332#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT__SHIFT 0x1d
3333#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK 0x40000000
3334#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN__SHIFT 0x1e
3335#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK 0x80000000
3336#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT__SHIFT 0x1f
3337#define CP_HQD_PQ_WPTR__OFFSET_MASK 0xffffffff
3338#define CP_HQD_PQ_WPTR__OFFSET__SHIFT 0x0
3339#define CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK 0x3f
3340#define CP_HQD_PQ_CONTROL__QUEUE_SIZE__SHIFT 0x0
3341#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK 0x3f00
3342#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT 0x8
3343#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP_MASK 0x30000
3344#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT 0x10
3345#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE_MASK 0x300000
3346#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE__SHIFT 0x14
3347#define CP_HQD_PQ_CONTROL__PQ_ATC_MASK 0x800000
3348#define CP_HQD_PQ_CONTROL__PQ_ATC__SHIFT 0x17
3349#define CP_HQD_PQ_CONTROL__CACHE_POLICY_MASK 0x3000000
3350#define CP_HQD_PQ_CONTROL__CACHE_POLICY__SHIFT 0x18
3351#define CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK 0x4000000
3352#define CP_HQD_PQ_CONTROL__PQ_VOLATILE__SHIFT 0x1a
3353#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK 0x8000000
3354#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR__SHIFT 0x1b
3355#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK 0x10000000
3356#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH__SHIFT 0x1c
3357#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK 0x20000000
3358#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP__SHIFT 0x1d
3359#define CP_HQD_PQ_CONTROL__PRIV_STATE_MASK 0x40000000
3360#define CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT 0x1e
3361#define CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK 0x80000000
3362#define CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT 0x1f
3363#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR_MASK 0xfffffffc
3364#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR__SHIFT 0x2
3365#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI_MASK 0xffff
3366#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI__SHIFT 0x0
3367#define CP_HQD_IB_RPTR__CONSUMED_OFFSET_MASK 0xfffff
3368#define CP_HQD_IB_RPTR__CONSUMED_OFFSET__SHIFT 0x0
3369#define CP_HQD_IB_CONTROL__IB_SIZE_MASK 0xfffff
3370#define CP_HQD_IB_CONTROL__IB_SIZE__SHIFT 0x0
3371#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE_MASK 0x300000
3372#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT 0x14
3373#define CP_HQD_IB_CONTROL__IB_ATC_MASK 0x800000
3374#define CP_HQD_IB_CONTROL__IB_ATC__SHIFT 0x17
3375#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY_MASK 0x3000000
3376#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY__SHIFT 0x18
3377#define CP_HQD_IB_CONTROL__IB_VOLATILE_MASK 0x4000000
3378#define CP_HQD_IB_CONTROL__IB_VOLATILE__SHIFT 0x1a
3379#define CP_HQD_IB_CONTROL__PROCESSING_IB_MASK 0x80000000
3380#define CP_HQD_IB_CONTROL__PROCESSING_IB__SHIFT 0x1f
3381#define CP_HQD_IQ_TIMER__WAIT_TIME_MASK 0xff
3382#define CP_HQD_IQ_TIMER__WAIT_TIME__SHIFT 0x0
3383#define CP_HQD_IQ_TIMER__RETRY_TYPE_MASK 0x700
3384#define CP_HQD_IQ_TIMER__RETRY_TYPE__SHIFT 0x8
3385#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE_MASK 0x3000
3386#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE__SHIFT 0xc
3387#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE_MASK 0x3f0000
3388#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE__SHIFT 0x10
3389#define CP_HQD_IQ_TIMER__IQ_ATC_MASK 0x800000
3390#define CP_HQD_IQ_TIMER__IQ_ATC__SHIFT 0x17
3391#define CP_HQD_IQ_TIMER__CACHE_POLICY_MASK 0x3000000
3392#define CP_HQD_IQ_TIMER__CACHE_POLICY__SHIFT 0x18
3393#define CP_HQD_IQ_TIMER__IQ_VOLATILE_MASK 0x4000000
3394#define CP_HQD_IQ_TIMER__IQ_VOLATILE__SHIFT 0x1a
3395#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN_MASK 0x20000000
3396#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN__SHIFT 0x1d
3397#define CP_HQD_IQ_TIMER__PROCESSING_IQ_MASK 0x40000000
3398#define CP_HQD_IQ_TIMER__PROCESSING_IQ__SHIFT 0x1e
3399#define CP_HQD_IQ_TIMER__ACTIVE_MASK 0x80000000
3400#define CP_HQD_IQ_TIMER__ACTIVE__SHIFT 0x1f
3401#define CP_HQD_IQ_RPTR__OFFSET_MASK 0x3f
3402#define CP_HQD_IQ_RPTR__OFFSET__SHIFT 0x0
3403#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_MASK 0x3
3404#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ__SHIFT 0x0
3405#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK 0x10
3406#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND__SHIFT 0x4
3407#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT_MASK 0x100
3408#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT__SHIFT 0x8
3409#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD_MASK 0x1
3410#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD__SHIFT 0x0
3411#define CP_HQD_SEMA_CMD__RETRY_MASK 0x1
3412#define CP_HQD_SEMA_CMD__RETRY__SHIFT 0x0
3413#define CP_HQD_SEMA_CMD__RESULT_MASK 0x6
3414#define CP_HQD_SEMA_CMD__RESULT__SHIFT 0x1
3415#define CP_HQD_MSG_TYPE__ACTION_MASK 0x3
3416#define CP_HQD_MSG_TYPE__ACTION__SHIFT 0x0
3417#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO_MASK 0xffffffff
3418#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO__SHIFT 0x0
3419#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI_MASK 0xffffffff
3420#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI__SHIFT 0x0
3421#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO_MASK 0xffffffff
3422#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO__SHIFT 0x0
3423#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI_MASK 0xffffffff
3424#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI__SHIFT 0x0
3425#define CP_HQD_HQ_SCHEDULER0__DEQUEUE_STATUS_MASK 0x3
3426#define CP_HQD_HQ_SCHEDULER0__DEQUEUE_STATUS__SHIFT 0x0
3427#define CP_HQD_HQ_SCHEDULER0__DEQUEUE_RETRY_CNT_MASK 0xc
3428#define CP_HQD_HQ_SCHEDULER0__DEQUEUE_RETRY_CNT__SHIFT 0x2
3429#define CP_HQD_HQ_SCHEDULER0__RSV_5_4_MASK 0x30
3430#define CP_HQD_HQ_SCHEDULER0__RSV_5_4__SHIFT 0x4
3431#define CP_HQD_HQ_SCHEDULER0__QUEUE_RUN_ONCE_MASK 0x40
3432#define CP_HQD_HQ_SCHEDULER0__QUEUE_RUN_ONCE__SHIFT 0x6
3433#define CP_HQD_HQ_SCHEDULER0__SCRATCH_RAM_INIT_MASK 0x80
3434#define CP_HQD_HQ_SCHEDULER0__SCRATCH_RAM_INIT__SHIFT 0x7
3435#define CP_HQD_HQ_SCHEDULER0__TCL2_DIRTY_MASK 0x100
3436#define CP_HQD_HQ_SCHEDULER0__TCL2_DIRTY__SHIFT 0x8
3437#define CP_HQD_HQ_SCHEDULER0__PG_ACTIVATED_MASK 0x200
3438#define CP_HQD_HQ_SCHEDULER0__PG_ACTIVATED__SHIFT 0x9
3439#define CP_HQD_HQ_SCHEDULER0__CG_ACTIVATED_MASK 0x400
3440#define CP_HQD_HQ_SCHEDULER0__CG_ACTIVATED__SHIFT 0xa
3441#define CP_HQD_HQ_SCHEDULER0__RSVR_31_11_MASK 0xfffff800
3442#define CP_HQD_HQ_SCHEDULER0__RSVR_31_11__SHIFT 0xb
3443#define CP_HQD_HQ_SCHEDULER1__SCHEDULER_MASK 0xffffffff
3444#define CP_HQD_HQ_SCHEDULER1__SCHEDULER__SHIFT 0x0
3445#define CP_MQD_CONTROL__VMID_MASK 0xf
3446#define CP_MQD_CONTROL__VMID__SHIFT 0x0
3447#define CP_MQD_CONTROL__MQD_ATC_MASK 0x800000
3448#define CP_MQD_CONTROL__MQD_ATC__SHIFT 0x17
3449#define CP_MQD_CONTROL__CACHE_POLICY_MASK 0x3000000
3450#define CP_MQD_CONTROL__CACHE_POLICY__SHIFT 0x18
3451#define CP_MQD_CONTROL__MQD_VOLATILE_MASK 0x4000000
3452#define CP_MQD_CONTROL__MQD_VOLATILE__SHIFT 0x1a
3453#define DB_Z_READ_BASE__BASE_256B_MASK 0xffffffff
3454#define DB_Z_READ_BASE__BASE_256B__SHIFT 0x0
3455#define DB_STENCIL_READ_BASE__BASE_256B_MASK 0xffffffff
3456#define DB_STENCIL_READ_BASE__BASE_256B__SHIFT 0x0
3457#define DB_Z_WRITE_BASE__BASE_256B_MASK 0xffffffff
3458#define DB_Z_WRITE_BASE__BASE_256B__SHIFT 0x0
3459#define DB_STENCIL_WRITE_BASE__BASE_256B_MASK 0xffffffff
3460#define DB_STENCIL_WRITE_BASE__BASE_256B__SHIFT 0x0
3461#define DB_DEPTH_INFO__ADDR5_SWIZZLE_MASK_MASK 0xf
3462#define DB_DEPTH_INFO__ADDR5_SWIZZLE_MASK__SHIFT 0x0
3463#define DB_DEPTH_INFO__ARRAY_MODE_MASK 0xf0
3464#define DB_DEPTH_INFO__ARRAY_MODE__SHIFT 0x4
3465#define DB_DEPTH_INFO__PIPE_CONFIG_MASK 0x1f00
3466#define DB_DEPTH_INFO__PIPE_CONFIG__SHIFT 0x8
3467#define DB_DEPTH_INFO__BANK_WIDTH_MASK 0x6000
3468#define DB_DEPTH_INFO__BANK_WIDTH__SHIFT 0xd
3469#define DB_DEPTH_INFO__BANK_HEIGHT_MASK 0x18000
3470#define DB_DEPTH_INFO__BANK_HEIGHT__SHIFT 0xf
3471#define DB_DEPTH_INFO__MACRO_TILE_ASPECT_MASK 0x60000
3472#define DB_DEPTH_INFO__MACRO_TILE_ASPECT__SHIFT 0x11
3473#define DB_DEPTH_INFO__NUM_BANKS_MASK 0x180000
3474#define DB_DEPTH_INFO__NUM_BANKS__SHIFT 0x13
3475#define DB_Z_INFO__FORMAT_MASK 0x3
3476#define DB_Z_INFO__FORMAT__SHIFT 0x0
3477#define DB_Z_INFO__NUM_SAMPLES_MASK 0xc
3478#define DB_Z_INFO__NUM_SAMPLES__SHIFT 0x2
3479#define DB_Z_INFO__TILE_SPLIT_MASK 0xe000
3480#define DB_Z_INFO__TILE_SPLIT__SHIFT 0xd
3481#define DB_Z_INFO__TILE_MODE_INDEX_MASK 0x700000
3482#define DB_Z_INFO__TILE_MODE_INDEX__SHIFT 0x14
3483#define DB_Z_INFO__ALLOW_EXPCLEAR_MASK 0x8000000
3484#define DB_Z_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
3485#define DB_Z_INFO__READ_SIZE_MASK 0x10000000
3486#define DB_Z_INFO__READ_SIZE__SHIFT 0x1c
3487#define DB_Z_INFO__TILE_SURFACE_ENABLE_MASK 0x20000000
3488#define DB_Z_INFO__TILE_SURFACE_ENABLE__SHIFT 0x1d
3489#define DB_Z_INFO__ZRANGE_PRECISION_MASK 0x80000000
3490#define DB_Z_INFO__ZRANGE_PRECISION__SHIFT 0x1f
3491#define DB_STENCIL_INFO__FORMAT_MASK 0x1
3492#define DB_STENCIL_INFO__FORMAT__SHIFT 0x0
3493#define DB_STENCIL_INFO__TILE_SPLIT_MASK 0xe000
3494#define DB_STENCIL_INFO__TILE_SPLIT__SHIFT 0xd
3495#define DB_STENCIL_INFO__TILE_MODE_INDEX_MASK 0x700000
3496#define DB_STENCIL_INFO__TILE_MODE_INDEX__SHIFT 0x14
3497#define DB_STENCIL_INFO__ALLOW_EXPCLEAR_MASK 0x8000000
3498#define DB_STENCIL_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
3499#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE_MASK 0x20000000
3500#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE__SHIFT 0x1d
3501#define DB_DEPTH_SIZE__PITCH_TILE_MAX_MASK 0x7ff
3502#define DB_DEPTH_SIZE__PITCH_TILE_MAX__SHIFT 0x0
3503#define DB_DEPTH_SIZE__HEIGHT_TILE_MAX_MASK 0x3ff800
3504#define DB_DEPTH_SIZE__HEIGHT_TILE_MAX__SHIFT 0xb
3505#define DB_DEPTH_SLICE__SLICE_TILE_MAX_MASK 0x3fffff
3506#define DB_DEPTH_SLICE__SLICE_TILE_MAX__SHIFT 0x0
3507#define DB_DEPTH_VIEW__SLICE_START_MASK 0x7ff
3508#define DB_DEPTH_VIEW__SLICE_START__SHIFT 0x0
3509#define DB_DEPTH_VIEW__SLICE_MAX_MASK 0xffe000
3510#define DB_DEPTH_VIEW__SLICE_MAX__SHIFT 0xd
3511#define DB_DEPTH_VIEW__Z_READ_ONLY_MASK 0x1000000
3512#define DB_DEPTH_VIEW__Z_READ_ONLY__SHIFT 0x18
3513#define DB_DEPTH_VIEW__STENCIL_READ_ONLY_MASK 0x2000000
3514#define DB_DEPTH_VIEW__STENCIL_READ_ONLY__SHIFT 0x19
3515#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE_MASK 0x1
3516#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE__SHIFT 0x0
3517#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE_MASK 0x2
3518#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE__SHIFT 0x1
3519#define DB_RENDER_CONTROL__DEPTH_COPY_MASK 0x4
3520#define DB_RENDER_CONTROL__DEPTH_COPY__SHIFT 0x2
3521#define DB_RENDER_CONTROL__STENCIL_COPY_MASK 0x8
3522#define DB_RENDER_CONTROL__STENCIL_COPY__SHIFT 0x3
3523#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE_MASK 0x10
3524#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE__SHIFT 0x4
3525#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE_MASK 0x20
3526#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE__SHIFT 0x5
3527#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE_MASK 0x40
3528#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE__SHIFT 0x6
3529#define DB_RENDER_CONTROL__COPY_CENTROID_MASK 0x80
3530#define DB_RENDER_CONTROL__COPY_CENTROID__SHIFT 0x7
3531#define DB_RENDER_CONTROL__COPY_SAMPLE_MASK 0xf00
3532#define DB_RENDER_CONTROL__COPY_SAMPLE__SHIFT 0x8
3533#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE_MASK 0x1
3534#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE__SHIFT 0x0
3535#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS_MASK 0x2
3536#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS__SHIFT 0x1
3537#define DB_COUNT_CONTROL__SAMPLE_RATE_MASK 0x70
3538#define DB_COUNT_CONTROL__SAMPLE_RATE__SHIFT 0x4
3539#define DB_COUNT_CONTROL__ZPASS_ENABLE_MASK 0xf00
3540#define DB_COUNT_CONTROL__ZPASS_ENABLE__SHIFT 0x8
3541#define DB_COUNT_CONTROL__ZFAIL_ENABLE_MASK 0xf000
3542#define DB_COUNT_CONTROL__ZFAIL_ENABLE__SHIFT 0xc
3543#define DB_COUNT_CONTROL__SFAIL_ENABLE_MASK 0xf0000
3544#define DB_COUNT_CONTROL__SFAIL_ENABLE__SHIFT 0x10
3545#define DB_COUNT_CONTROL__DBFAIL_ENABLE_MASK 0xf00000
3546#define DB_COUNT_CONTROL__DBFAIL_ENABLE__SHIFT 0x14
3547#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE_MASK 0xf000000
3548#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x18
3549#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE_MASK 0xf0000000
3550#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x1c
3551#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE_MASK 0x3
3552#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE__SHIFT 0x0
3553#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0_MASK 0xc
3554#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0__SHIFT 0x2
3555#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1_MASK 0x30
3556#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1__SHIFT 0x4
3557#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER_MASK 0x40
3558#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER__SHIFT 0x6
3559#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE_MASK 0x80
3560#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE__SHIFT 0x7
3561#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE_MASK 0x100
3562#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE__SHIFT 0x8
3563#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE_MASK 0x200
3564#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE__SHIFT 0x9
3565#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL_MASK 0x400
3566#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL__SHIFT 0xa
3567#define DB_RENDER_OVERRIDE__FORCE_Z_READ_MASK 0x800
3568#define DB_RENDER_OVERRIDE__FORCE_Z_READ__SHIFT 0xb
3569#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ_MASK 0x1000
3570#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ__SHIFT 0xc
3571#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE_MASK 0x6000
3572#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE__SHIFT 0xd
3573#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT_MASK 0x8000
3574#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT__SHIFT 0xf
3575#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP_MASK 0x10000
3576#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP__SHIFT 0x10
3577#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE_MASK 0x20000
3578#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE__SHIFT 0x11
3579#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED_MASK 0x40000
3580#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED__SHIFT 0x12
3581#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM_MASK 0x180000
3582#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM__SHIFT 0x13
3583#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT_MASK 0x3e00000
3584#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT__SHIFT 0x15
3585#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES_MASK 0x4000000
3586#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES__SHIFT 0x1a
3587#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY_MASK 0x8000000
3588#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY__SHIFT 0x1b
3589#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY_MASK 0x10000000
3590#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY__SHIFT 0x1c
3591#define DB_RENDER_OVERRIDE__FORCE_Z_VALID_MASK 0x20000000
3592#define DB_RENDER_OVERRIDE__FORCE_Z_VALID__SHIFT 0x1d
3593#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID_MASK 0x40000000
3594#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID__SHIFT 0x1e
3595#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION_MASK 0x80000000
3596#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION__SHIFT 0x1f
3597#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL_MASK 0x3
3598#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL__SHIFT 0x0
3599#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN_MASK 0x1c
3600#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN__SHIFT 0x2
3601#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION_MASK 0x20
3602#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION__SHIFT 0x5
3603#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION_MASK 0x40
3604#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION__SHIFT 0x6
3605#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION_MASK 0x80
3606#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION__SHIFT 0x7
3607#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH_MASK 0x100
3608#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH__SHIFT 0x8
3609#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP_MASK 0x200
3610#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP__SHIFT 0x9
3611#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE_MASK 0x400
3612#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE__SHIFT 0xa
3613#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE_MASK 0x800
3614#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE__SHIFT 0xb
3615#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC_MASK 0x7000
3616#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC__SHIFT 0xc
3617#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF_MASK 0x38000
3618#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF__SHIFT 0xf
3619#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF_MASK 0x1c0000
3620#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF__SHIFT 0x12
3621#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE_MASK 0x200000
3622#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE__SHIFT 0x15
3623#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS_MASK 0x400000
3624#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS__SHIFT 0x16
3625#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS_MASK 0x800000
3626#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS__SHIFT 0x17
3627#define DB_EQAA__MAX_ANCHOR_SAMPLES_MASK 0x7
3628#define DB_EQAA__MAX_ANCHOR_SAMPLES__SHIFT 0x0
3629#define DB_EQAA__PS_ITER_SAMPLES_MASK 0x70
3630#define DB_EQAA__PS_ITER_SAMPLES__SHIFT 0x4
3631#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES_MASK 0x700
3632#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES__SHIFT 0x8
3633#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES_MASK 0x7000
3634#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES__SHIFT 0xc
3635#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS_MASK 0x10000
3636#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS__SHIFT 0x10
3637#define DB_EQAA__INCOHERENT_EQAA_READS_MASK 0x20000
3638#define DB_EQAA__INCOHERENT_EQAA_READS__SHIFT 0x11
3639#define DB_EQAA__INTERPOLATE_COMP_Z_MASK 0x40000
3640#define DB_EQAA__INTERPOLATE_COMP_Z__SHIFT 0x12
3641#define DB_EQAA__INTERPOLATE_SRC_Z_MASK 0x80000
3642#define DB_EQAA__INTERPOLATE_SRC_Z__SHIFT 0x13
3643#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS_MASK 0x100000
3644#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS__SHIFT 0x14
3645#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE_MASK 0x200000
3646#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE__SHIFT 0x15
3647#define DB_EQAA__OVERRASTERIZATION_AMOUNT_MASK 0x7000000
3648#define DB_EQAA__OVERRASTERIZATION_AMOUNT__SHIFT 0x18
3649#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION_MASK 0x8000000
3650#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION__SHIFT 0x1b
3651#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE_MASK 0x1
3652#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE__SHIFT 0x0
3653#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE_MASK 0x2
3654#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE__SHIFT 0x1
3655#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE_MASK 0x4
3656#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE__SHIFT 0x2
3657#define DB_SHADER_CONTROL__Z_ORDER_MASK 0x30
3658#define DB_SHADER_CONTROL__Z_ORDER__SHIFT 0x4
3659#define DB_SHADER_CONTROL__KILL_ENABLE_MASK 0x40
3660#define DB_SHADER_CONTROL__KILL_ENABLE__SHIFT 0x6
3661#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE_MASK 0x80
3662#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE__SHIFT 0x7
3663#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE_MASK 0x100
3664#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE__SHIFT 0x8
3665#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL_MASK 0x200
3666#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL__SHIFT 0x9
3667#define DB_SHADER_CONTROL__EXEC_ON_NOOP_MASK 0x400
3668#define DB_SHADER_CONTROL__EXEC_ON_NOOP__SHIFT 0xa
3669#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE_MASK 0x800
3670#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE__SHIFT 0xb
3671#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER_MASK 0x1000
3672#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER__SHIFT 0xc
3673#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT_MASK 0x6000
3674#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT__SHIFT 0xd
3675#define DB_DEPTH_BOUNDS_MIN__MIN_MASK 0xffffffff
3676#define DB_DEPTH_BOUNDS_MIN__MIN__SHIFT 0x0
3677#define DB_DEPTH_BOUNDS_MAX__MAX_MASK 0xffffffff
3678#define DB_DEPTH_BOUNDS_MAX__MAX__SHIFT 0x0
3679#define DB_STENCIL_CLEAR__CLEAR_MASK 0xff
3680#define DB_STENCIL_CLEAR__CLEAR__SHIFT 0x0
3681#define DB_DEPTH_CLEAR__DEPTH_CLEAR_MASK 0xffffffff
3682#define DB_DEPTH_CLEAR__DEPTH_CLEAR__SHIFT 0x0
3683#define DB_HTILE_DATA_BASE__BASE_256B_MASK 0xffffffff
3684#define DB_HTILE_DATA_BASE__BASE_256B__SHIFT 0x0
3685#define DB_HTILE_SURFACE__LINEAR_MASK 0x1
3686#define DB_HTILE_SURFACE__LINEAR__SHIFT 0x0
3687#define DB_HTILE_SURFACE__FULL_CACHE_MASK 0x2
3688#define DB_HTILE_SURFACE__FULL_CACHE__SHIFT 0x1
3689#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN_MASK 0x4
3690#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN__SHIFT 0x2
3691#define DB_HTILE_SURFACE__PRELOAD_MASK 0x8
3692#define DB_HTILE_SURFACE__PRELOAD__SHIFT 0x3
3693#define DB_HTILE_SURFACE__PREFETCH_WIDTH_MASK 0x3f0
3694#define DB_HTILE_SURFACE__PREFETCH_WIDTH__SHIFT 0x4
3695#define DB_HTILE_SURFACE__PREFETCH_HEIGHT_MASK 0xfc00
3696#define DB_HTILE_SURFACE__PREFETCH_HEIGHT__SHIFT 0xa
3697#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE_MASK 0x10000
3698#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE__SHIFT 0x10
3699#define DB_PRELOAD_CONTROL__START_X_MASK 0xff
3700#define DB_PRELOAD_CONTROL__START_X__SHIFT 0x0
3701#define DB_PRELOAD_CONTROL__START_Y_MASK 0xff00
3702#define DB_PRELOAD_CONTROL__START_Y__SHIFT 0x8
3703#define DB_PRELOAD_CONTROL__MAX_X_MASK 0xff0000
3704#define DB_PRELOAD_CONTROL__MAX_X__SHIFT 0x10
3705#define DB_PRELOAD_CONTROL__MAX_Y_MASK 0xff000000
3706#define DB_PRELOAD_CONTROL__MAX_Y__SHIFT 0x18
3707#define DB_STENCILREFMASK__STENCILTESTVAL_MASK 0xff
3708#define DB_STENCILREFMASK__STENCILTESTVAL__SHIFT 0x0
3709#define DB_STENCILREFMASK__STENCILMASK_MASK 0xff00
3710#define DB_STENCILREFMASK__STENCILMASK__SHIFT 0x8
3711#define DB_STENCILREFMASK__STENCILWRITEMASK_MASK 0xff0000
3712#define DB_STENCILREFMASK__STENCILWRITEMASK__SHIFT 0x10
3713#define DB_STENCILREFMASK__STENCILOPVAL_MASK 0xff000000
3714#define DB_STENCILREFMASK__STENCILOPVAL__SHIFT 0x18
3715#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF_MASK 0xff
3716#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF__SHIFT 0x0
3717#define DB_STENCILREFMASK_BF__STENCILMASK_BF_MASK 0xff00
3718#define DB_STENCILREFMASK_BF__STENCILMASK_BF__SHIFT 0x8
3719#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF_MASK 0xff0000
3720#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF__SHIFT 0x10
3721#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF_MASK 0xff000000
3722#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF__SHIFT 0x18
3723#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0_MASK 0x7
3724#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0__SHIFT 0x0
3725#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0_MASK 0xff0
3726#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0__SHIFT 0x4
3727#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0_MASK 0xff000
3728#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0__SHIFT 0xc
3729#define DB_SRESULTS_COMPARE_STATE0__ENABLE0_MASK 0x1000000
3730#define DB_SRESULTS_COMPARE_STATE0__ENABLE0__SHIFT 0x18
3731#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1_MASK 0x7
3732#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1__SHIFT 0x0
3733#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1_MASK 0xff0
3734#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1__SHIFT 0x4
3735#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1_MASK 0xff000
3736#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1__SHIFT 0xc
3737#define DB_SRESULTS_COMPARE_STATE1__ENABLE1_MASK 0x1000000
3738#define DB_SRESULTS_COMPARE_STATE1__ENABLE1__SHIFT 0x18
3739#define DB_DEPTH_CONTROL__STENCIL_ENABLE_MASK 0x1
3740#define DB_DEPTH_CONTROL__STENCIL_ENABLE__SHIFT 0x0
3741#define DB_DEPTH_CONTROL__Z_ENABLE_MASK 0x2
3742#define DB_DEPTH_CONTROL__Z_ENABLE__SHIFT 0x1
3743#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE_MASK 0x4
3744#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE__SHIFT 0x2
3745#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE_MASK 0x8
3746#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE__SHIFT 0x3
3747#define DB_DEPTH_CONTROL__ZFUNC_MASK 0x70
3748#define DB_DEPTH_CONTROL__ZFUNC__SHIFT 0x4
3749#define DB_DEPTH_CONTROL__BACKFACE_ENABLE_MASK 0x80
3750#define DB_DEPTH_CONTROL__BACKFACE_ENABLE__SHIFT 0x7
3751#define DB_DEPTH_CONTROL__STENCILFUNC_MASK 0x700
3752#define DB_DEPTH_CONTROL__STENCILFUNC__SHIFT 0x8
3753#define DB_DEPTH_CONTROL__STENCILFUNC_BF_MASK 0x700000
3754#define DB_DEPTH_CONTROL__STENCILFUNC_BF__SHIFT 0x14
3755#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL_MASK 0x40000000
3756#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL__SHIFT 0x1e
3757#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS_MASK 0x80000000
3758#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS__SHIFT 0x1f
3759#define DB_STENCIL_CONTROL__STENCILFAIL_MASK 0xf
3760#define DB_STENCIL_CONTROL__STENCILFAIL__SHIFT 0x0
3761#define DB_STENCIL_CONTROL__STENCILZPASS_MASK 0xf0
3762#define DB_STENCIL_CONTROL__STENCILZPASS__SHIFT 0x4
3763#define DB_STENCIL_CONTROL__STENCILZFAIL_MASK 0xf00
3764#define DB_STENCIL_CONTROL__STENCILZFAIL__SHIFT 0x8
3765#define DB_STENCIL_CONTROL__STENCILFAIL_BF_MASK 0xf000
3766#define DB_STENCIL_CONTROL__STENCILFAIL_BF__SHIFT 0xc
3767#define DB_STENCIL_CONTROL__STENCILZPASS_BF_MASK 0xf0000
3768#define DB_STENCIL_CONTROL__STENCILZPASS_BF__SHIFT 0x10
3769#define DB_STENCIL_CONTROL__STENCILZFAIL_BF_MASK 0xf00000
3770#define DB_STENCIL_CONTROL__STENCILZFAIL_BF__SHIFT 0x14
3771#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE_MASK 0x1
3772#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE__SHIFT 0x0
3773#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0_MASK 0x300
3774#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0__SHIFT 0x8
3775#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1_MASK 0xc00
3776#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1__SHIFT 0xa
3777#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2_MASK 0x3000
3778#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2__SHIFT 0xc
3779#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3_MASK 0xc000
3780#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3__SHIFT 0xe
3781#define DB_ALPHA_TO_MASK__OFFSET_ROUND_MASK 0x10000
3782#define DB_ALPHA_TO_MASK__OFFSET_ROUND__SHIFT 0x10
3783#define DB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
3784#define DB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
3785#define DB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
3786#define DB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
3787#define DB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
3788#define DB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
3789#define DB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
3790#define DB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
3791#define DB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
3792#define DB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
3793#define DB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
3794#define DB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
3795#define DB_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
3796#define DB_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
3797#define DB_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
3798#define DB_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
3799#define DB_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
3800#define DB_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
3801#define DB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
3802#define DB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
3803#define DB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
3804#define DB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
3805#define DB_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0xffc00
3806#define DB_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
3807#define DB_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
3808#define DB_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
3809#define DB_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0xf000000
3810#define DB_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
3811#define DB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
3812#define DB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
3813#define DB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
3814#define DB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
3815#define DB_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0xffc00
3816#define DB_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
3817#define DB_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
3818#define DB_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
3819#define DB_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0xf000000
3820#define DB_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
3821#define DB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
3822#define DB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
3823#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
3824#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
3825#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
3826#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
3827#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
3828#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
3829#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
3830#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
3831#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
3832#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
3833#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
3834#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
3835#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xf000000
3836#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
3837#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xf0000000
3838#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
3839#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
3840#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
3841#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
3842#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
3843#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
3844#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
3845#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
3846#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
3847#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
3848#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
3849#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
3850#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
3851#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
3852#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
3853#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
3854#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
3855#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE_MASK 0x1
3856#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE__SHIFT 0x0
3857#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE_MASK 0x2
3858#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE__SHIFT 0x1
3859#define DB_DEBUG__FETCH_FULL_Z_TILE_MASK 0x4
3860#define DB_DEBUG__FETCH_FULL_Z_TILE__SHIFT 0x2
3861#define DB_DEBUG__FETCH_FULL_STENCIL_TILE_MASK 0x8
3862#define DB_DEBUG__FETCH_FULL_STENCIL_TILE__SHIFT 0x3
3863#define DB_DEBUG__FORCE_Z_MODE_MASK 0x30
3864#define DB_DEBUG__FORCE_Z_MODE__SHIFT 0x4
3865#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ_MASK 0x40
3866#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ__SHIFT 0x6
3867#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ_MASK 0x80
3868#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ__SHIFT 0x7
3869#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE_MASK 0x300
3870#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE__SHIFT 0x8
3871#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0_MASK 0xc00
3872#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0__SHIFT 0xa
3873#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1_MASK 0x3000
3874#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1__SHIFT 0xc
3875#define DB_DEBUG__DEBUG_FAST_Z_DISABLE_MASK 0x4000
3876#define DB_DEBUG__DEBUG_FAST_Z_DISABLE__SHIFT 0xe
3877#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE_MASK 0x8000
3878#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE__SHIFT 0xf
3879#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE_MASK 0x10000
3880#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE__SHIFT 0x10
3881#define DB_DEBUG__DISABLE_SUMM_SQUADS_MASK 0x20000
3882#define DB_DEBUG__DISABLE_SUMM_SQUADS__SHIFT 0x11
3883#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS_MASK 0x40000
3884#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS__SHIFT 0x12
3885#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE_MASK 0x180000
3886#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE__SHIFT 0x13
3887#define DB_DEBUG__NEVER_FREE_Z_ONLY_MASK 0x200000
3888#define DB_DEBUG__NEVER_FREE_Z_ONLY__SHIFT 0x15
3889#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS_MASK 0x400000
3890#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS__SHIFT 0x16
3891#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION_MASK 0x800000
3892#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION__SHIFT 0x17
3893#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES_MASK 0xf000000
3894#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES__SHIFT 0x18
3895#define DB_DEBUG__ONE_FREE_IN_FLIGHT_MASK 0x10000000
3896#define DB_DEBUG__ONE_FREE_IN_FLIGHT__SHIFT 0x1c
3897#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT_MASK 0x20000000
3898#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT__SHIFT 0x1d
3899#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC_MASK 0x40000000
3900#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC__SHIFT 0x1e
3901#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC_MASK 0x80000000
3902#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC__SHIFT 0x1f
3903#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING_MASK 0x1
3904#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING__SHIFT 0x0
3905#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE_MASK 0x2
3906#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE__SHIFT 0x1
3907#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE_MASK 0x4
3908#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE__SHIFT 0x2
3909#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB_MASK 0x8
3910#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB__SHIFT 0x3
3911#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM_MASK 0x10
3912#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM__SHIFT 0x4
3913#define DB_DEBUG2__DISABLE_PREZL_LPF_STALL_MASK 0x20
3914#define DB_DEBUG2__DISABLE_PREZL_LPF_STALL__SHIFT 0x5
3915#define DB_DEBUG2__ENABLE_PREZL_CB_STALL_MASK 0x40
3916#define DB_DEBUG2__ENABLE_PREZL_CB_STALL__SHIFT 0x6
3917#define DB_DEBUG2__DISABLE_PREZL_LPF_STALL_REZ_MASK 0x80
3918#define DB_DEBUG2__DISABLE_PREZL_LPF_STALL_REZ__SHIFT 0x7
3919#define DB_DEBUG2__DISABLE_PREZL_CB_STALL_REZ_MASK 0x100
3920#define DB_DEBUG2__DISABLE_PREZL_CB_STALL_REZ__SHIFT 0x8
3921#define DB_DEBUG2__CLK_OFF_DELAY_MASK 0x3e00
3922#define DB_DEBUG2__CLK_OFF_DELAY__SHIFT 0x9
3923#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER_MASK 0x4000
3924#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER__SHIFT 0xe
3925#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING_MASK 0x8000
3926#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING__SHIFT 0xf
3927#define DB_DEBUG2__DISABLE_HTILE_PAIRED_PIPES_MASK 0x10000
3928#define DB_DEBUG2__DISABLE_HTILE_PAIRED_PIPES__SHIFT 0x10
3929#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING_MASK 0x20000
3930#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING__SHIFT 0x11
3931#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING_MASK 0x40000
3932#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING__SHIFT 0x12
3933#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL_MASK 0x80000
3934#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL__SHIFT 0x13
3935#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM_MASK 0x10000000
3936#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM__SHIFT 0x1c
3937#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL_MASK 0x20000000
3938#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL__SHIFT 0x1d
3939#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM_MASK 0x40000000
3940#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM__SHIFT 0x1e
3941#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT_MASK 0x80000000
3942#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT__SHIFT 0x1f
3943#define DB_DEBUG3__FORCE_DB_IS_GOOD_MASK 0x4
3944#define DB_DEBUG3__FORCE_DB_IS_GOOD__SHIFT 0x2
3945#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION_MASK 0x8
3946#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION__SHIFT 0x3
3947#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP_MASK 0x10
3948#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP__SHIFT 0x4
3949#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z_MASK 0x20
3950#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z__SHIFT 0x5
3951#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z_MASK 0x40
3952#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z__SHIFT 0x6
3953#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS_MASK 0x80
3954#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS__SHIFT 0x7
3955#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION_MASK 0x100
3956#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION__SHIFT 0x8
3957#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT_MASK 0x200
3958#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT__SHIFT 0x9
3959#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP_MASK 0x400
3960#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP__SHIFT 0xa
3961#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS_MASK 0x800
3962#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS__SHIFT 0xb
3963#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING_MASK 0x1000
3964#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING__SHIFT 0xc
3965#define DB_DEBUG3__DISABLE_OP_DF_BYPASS_MASK 0x2000
3966#define DB_DEBUG3__DISABLE_OP_DF_BYPASS__SHIFT 0xd
3967#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE_MASK 0x4000
3968#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE__SHIFT 0xe
3969#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK_MASK 0x8000
3970#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK__SHIFT 0xf
3971#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION_MASK 0x10000
3972#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION__SHIFT 0x10
3973#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE_MASK 0x20000
3974#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE__SHIFT 0x11
3975#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING_MASK 0x40000
3976#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING__SHIFT 0x12
3977#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE_MASK 0x80000
3978#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE__SHIFT 0x13
3979#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE_MASK 0x100000
3980#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE__SHIFT 0x14
3981#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT_MASK 0x200000
3982#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT__SHIFT 0x15
3983#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB_MASK 0x400000
3984#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB__SHIFT 0x16
3985#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD_MASK 0x800000
3986#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD__SHIFT 0x17
3987#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT_MASK 0x1000000
3988#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT__SHIFT 0x18
3989#define DB_DEBUG3__DISABLE_DI_DT_STALL_MASK 0x2000000
3990#define DB_DEBUG3__DISABLE_DI_DT_STALL__SHIFT 0x19
3991#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET_MASK 0x4000000
3992#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET__SHIFT 0x1a
3993#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX_MASK 0x8000000
3994#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX__SHIFT 0x1b
3995#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND_MASK 0x10000000
3996#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND__SHIFT 0x1c
3997#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND_MASK 0x20000000
3998#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND__SHIFT 0x1d
3999#define DB_DEBUG3__DB_EXTRA_DEBUG3_MASK 0xc0000000
4000#define DB_DEBUG3__DB_EXTRA_DEBUG3__SHIFT 0x1e
4001#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION_MASK 0x1
4002#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION__SHIFT 0x0
4003#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION_MASK 0x2
4004#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION__SHIFT 0x1
4005#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL_MASK 0x4
4006#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL__SHIFT 0x2
4007#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL_MASK 0x8
4008#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL__SHIFT 0x3
4009#define DB_DEBUG4__DB_EXTRA_DEBUG4_MASK 0xfffffff0
4010#define DB_DEBUG4__DB_EXTRA_DEBUG4__SHIFT 0x4
4011#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS_MASK 0x1f
4012#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS__SHIFT 0x0
4013#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS_MASK 0x3e0
4014#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS__SHIFT 0x5
4015#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS_MASK 0x1c00
4016#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS__SHIFT 0xa
4017#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS_MASK 0x7f000000
4018#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS__SHIFT 0x18
4019#define DB_WATERMARKS__DEPTH_FREE_MASK 0x1f
4020#define DB_WATERMARKS__DEPTH_FREE__SHIFT 0x0
4021#define DB_WATERMARKS__DEPTH_FLUSH_MASK 0x7e0
4022#define DB_WATERMARKS__DEPTH_FLUSH__SHIFT 0x5
4023#define DB_WATERMARKS__FORCE_SUMMARIZE_MASK 0x7800
4024#define DB_WATERMARKS__FORCE_SUMMARIZE__SHIFT 0xb
4025#define DB_WATERMARKS__DEPTH_PENDING_FREE_MASK 0xf8000
4026#define DB_WATERMARKS__DEPTH_PENDING_FREE__SHIFT 0xf
4027#define DB_WATERMARKS__DEPTH_CACHELINE_FREE_MASK 0x7f00000
4028#define DB_WATERMARKS__DEPTH_CACHELINE_FREE__SHIFT 0x14
4029#define DB_WATERMARKS__EARLY_Z_PANIC_DISABLE_MASK 0x8000000
4030#define DB_WATERMARKS__EARLY_Z_PANIC_DISABLE__SHIFT 0x1b
4031#define DB_WATERMARKS__LATE_Z_PANIC_DISABLE_MASK 0x10000000
4032#define DB_WATERMARKS__LATE_Z_PANIC_DISABLE__SHIFT 0x1c
4033#define DB_WATERMARKS__RE_Z_PANIC_DISABLE_MASK 0x20000000
4034#define DB_WATERMARKS__RE_Z_PANIC_DISABLE__SHIFT 0x1d
4035#define DB_WATERMARKS__AUTO_FLUSH_HTILE_MASK 0x40000000
4036#define DB_WATERMARKS__AUTO_FLUSH_HTILE__SHIFT 0x1e
4037#define DB_WATERMARKS__AUTO_FLUSH_QUAD_MASK 0x80000000
4038#define DB_WATERMARKS__AUTO_FLUSH_QUAD__SHIFT 0x1f
4039#define DB_SUBTILE_CONTROL__MSAA1_X_MASK 0x3
4040#define DB_SUBTILE_CONTROL__MSAA1_X__SHIFT 0x0
4041#define DB_SUBTILE_CONTROL__MSAA1_Y_MASK 0xc
4042#define DB_SUBTILE_CONTROL__MSAA1_Y__SHIFT 0x2
4043#define DB_SUBTILE_CONTROL__MSAA2_X_MASK 0x30
4044#define DB_SUBTILE_CONTROL__MSAA2_X__SHIFT 0x4
4045#define DB_SUBTILE_CONTROL__MSAA2_Y_MASK 0xc0
4046#define DB_SUBTILE_CONTROL__MSAA2_Y__SHIFT 0x6
4047#define DB_SUBTILE_CONTROL__MSAA4_X_MASK 0x300
4048#define DB_SUBTILE_CONTROL__MSAA4_X__SHIFT 0x8
4049#define DB_SUBTILE_CONTROL__MSAA4_Y_MASK 0xc00
4050#define DB_SUBTILE_CONTROL__MSAA4_Y__SHIFT 0xa
4051#define DB_SUBTILE_CONTROL__MSAA8_X_MASK 0x3000
4052#define DB_SUBTILE_CONTROL__MSAA8_X__SHIFT 0xc
4053#define DB_SUBTILE_CONTROL__MSAA8_Y_MASK 0xc000
4054#define DB_SUBTILE_CONTROL__MSAA8_Y__SHIFT 0xe
4055#define DB_SUBTILE_CONTROL__MSAA16_X_MASK 0x30000
4056#define DB_SUBTILE_CONTROL__MSAA16_X__SHIFT 0x10
4057#define DB_SUBTILE_CONTROL__MSAA16_Y_MASK 0xc0000
4058#define DB_SUBTILE_CONTROL__MSAA16_Y__SHIFT 0x12
4059#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH_MASK 0x7f
4060#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH__SHIFT 0x0
4061#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH_MASK 0x3f80
4062#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH__SHIFT 0x7
4063#define DB_FREE_CACHELINES__FREE_Z_DEPTH_MASK 0x1fc000
4064#define DB_FREE_CACHELINES__FREE_Z_DEPTH__SHIFT 0xe
4065#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH_MASK 0x1e00000
4066#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH__SHIFT 0x15
4067#define DB_FREE_CACHELINES__QUAD_READ_REQS_MASK 0xfe000000
4068#define DB_FREE_CACHELINES__QUAD_READ_REQS__SHIFT 0x19
4069#define DB_FIFO_DEPTH1__MI_RDREQ_FIFO_DEPTH_MASK 0x1f
4070#define DB_FIFO_DEPTH1__MI_RDREQ_FIFO_DEPTH__SHIFT 0x0
4071#define DB_FIFO_DEPTH1__MI_WRREQ_FIFO_DEPTH_MASK 0x3e0
4072#define DB_FIFO_DEPTH1__MI_WRREQ_FIFO_DEPTH__SHIFT 0x5
4073#define DB_FIFO_DEPTH1__MCC_DEPTH_MASK 0xfc00
4074#define DB_FIFO_DEPTH1__MCC_DEPTH__SHIFT 0xa
4075#define DB_FIFO_DEPTH1__QC_DEPTH_MASK 0x1f0000
4076#define DB_FIFO_DEPTH1__QC_DEPTH__SHIFT 0x10
4077#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH_MASK 0x1fe00000
4078#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH__SHIFT 0x15
4079#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH_MASK 0xff
4080#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH__SHIFT 0x0
4081#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH_MASK 0x7f00
4082#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH__SHIFT 0x8
4083#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH_MASK 0x1ff8000
4084#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH__SHIFT 0xf
4085#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH_MASK 0xfe000000
4086#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH__SHIFT 0x19
4087#define DB_CGTT_CLK_CTRL_0__ON_DELAY_MASK 0xf
4088#define DB_CGTT_CLK_CTRL_0__ON_DELAY__SHIFT 0x0
4089#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS_MASK 0xff0
4090#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS__SHIFT 0x4
4091#define DB_CGTT_CLK_CTRL_0__RESERVED_MASK 0xfff000
4092#define DB_CGTT_CLK_CTRL_0__RESERVED__SHIFT 0xc
4093#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7_MASK 0x1000000
4094#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7__SHIFT 0x18
4095#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6_MASK 0x2000000
4096#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6__SHIFT 0x19
4097#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5_MASK 0x4000000
4098#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5__SHIFT 0x1a
4099#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4_MASK 0x8000000
4100#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4__SHIFT 0x1b
4101#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3_MASK 0x10000000
4102#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3__SHIFT 0x1c
4103#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2_MASK 0x20000000
4104#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2__SHIFT 0x1d
4105#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1_MASK 0x40000000
4106#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1__SHIFT 0x1e
4107#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0_MASK 0x80000000
4108#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0__SHIFT 0x1f
4109#define DB_ZPASS_COUNT_LOW__COUNT_LOW_MASK 0xffffffff
4110#define DB_ZPASS_COUNT_LOW__COUNT_LOW__SHIFT 0x0
4111#define DB_ZPASS_COUNT_HI__COUNT_HI_MASK 0x7fffffff
4112#define DB_ZPASS_COUNT_HI__COUNT_HI__SHIFT 0x0
4113#define DB_RING_CONTROL__COUNTER_CONTROL_MASK 0x3
4114#define DB_RING_CONTROL__COUNTER_CONTROL__SHIFT 0x0
4115#define DB_READ_DEBUG_0__BUSY_DATA0_MASK 0xffffffff
4116#define DB_READ_DEBUG_0__BUSY_DATA0__SHIFT 0x0
4117#define DB_READ_DEBUG_1__BUSY_DATA1_MASK 0xffffffff
4118#define DB_READ_DEBUG_1__BUSY_DATA1__SHIFT 0x0
4119#define DB_READ_DEBUG_2__BUSY_DATA2_MASK 0xffffffff
4120#define DB_READ_DEBUG_2__BUSY_DATA2__SHIFT 0x0
4121#define DB_READ_DEBUG_3__DEBUG_DATA_MASK 0xffffffff
4122#define DB_READ_DEBUG_3__DEBUG_DATA__SHIFT 0x0
4123#define DB_READ_DEBUG_4__DEBUG_DATA_MASK 0xffffffff
4124#define DB_READ_DEBUG_4__DEBUG_DATA__SHIFT 0x0
4125#define DB_READ_DEBUG_5__DEBUG_DATA_MASK 0xffffffff
4126#define DB_READ_DEBUG_5__DEBUG_DATA__SHIFT 0x0
4127#define DB_READ_DEBUG_6__DEBUG_DATA_MASK 0xffffffff
4128#define DB_READ_DEBUG_6__DEBUG_DATA__SHIFT 0x0
4129#define DB_READ_DEBUG_7__DEBUG_DATA_MASK 0xffffffff
4130#define DB_READ_DEBUG_7__DEBUG_DATA__SHIFT 0x0
4131#define DB_READ_DEBUG_8__DEBUG_DATA_MASK 0xffffffff
4132#define DB_READ_DEBUG_8__DEBUG_DATA__SHIFT 0x0
4133#define DB_READ_DEBUG_9__DEBUG_DATA_MASK 0xffffffff
4134#define DB_READ_DEBUG_9__DEBUG_DATA__SHIFT 0x0
4135#define DB_READ_DEBUG_A__DEBUG_DATA_MASK 0xffffffff
4136#define DB_READ_DEBUG_A__DEBUG_DATA__SHIFT 0x0
4137#define DB_READ_DEBUG_B__DEBUG_DATA_MASK 0xffffffff
4138#define DB_READ_DEBUG_B__DEBUG_DATA__SHIFT 0x0
4139#define DB_READ_DEBUG_C__DEBUG_DATA_MASK 0xffffffff
4140#define DB_READ_DEBUG_C__DEBUG_DATA__SHIFT 0x0
4141#define DB_READ_DEBUG_D__DEBUG_DATA_MASK 0xffffffff
4142#define DB_READ_DEBUG_D__DEBUG_DATA__SHIFT 0x0
4143#define DB_READ_DEBUG_E__DEBUG_DATA_MASK 0xffffffff
4144#define DB_READ_DEBUG_E__DEBUG_DATA__SHIFT 0x0
4145#define DB_READ_DEBUG_F__DEBUG_DATA_MASK 0xffffffff
4146#define DB_READ_DEBUG_F__DEBUG_DATA__SHIFT 0x0
4147#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW_MASK 0xffffffff
4148#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW__SHIFT 0x0
4149#define DB_OCCLUSION_COUNT0_HI__COUNT_HI_MASK 0x7fffffff
4150#define DB_OCCLUSION_COUNT0_HI__COUNT_HI__SHIFT 0x0
4151#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW_MASK 0xffffffff
4152#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW__SHIFT 0x0
4153#define DB_OCCLUSION_COUNT1_HI__COUNT_HI_MASK 0x7fffffff
4154#define DB_OCCLUSION_COUNT1_HI__COUNT_HI__SHIFT 0x0
4155#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW_MASK 0xffffffff
4156#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW__SHIFT 0x0
4157#define DB_OCCLUSION_COUNT2_HI__COUNT_HI_MASK 0x7fffffff
4158#define DB_OCCLUSION_COUNT2_HI__COUNT_HI__SHIFT 0x0
4159#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW_MASK 0xffffffff
4160#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW__SHIFT 0x0
4161#define DB_OCCLUSION_COUNT3_HI__COUNT_HI_MASK 0x7fffffff
4162#define DB_OCCLUSION_COUNT3_HI__COUNT_HI__SHIFT 0x0
4163#define CC_RB_REDUNDANCY__FAILED_RB0_MASK 0xf00
4164#define CC_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
4165#define CC_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x1000
4166#define CC_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
4167#define CC_RB_REDUNDANCY__FAILED_RB1_MASK 0xf0000
4168#define CC_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
4169#define CC_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x100000
4170#define CC_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
4171#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0xff0000
4172#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
4173#define GC_USER_RB_REDUNDANCY__FAILED_RB0_MASK 0xf00
4174#define GC_USER_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
4175#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x1000
4176#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
4177#define GC_USER_RB_REDUNDANCY__FAILED_RB1_MASK 0xf0000
4178#define GC_USER_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
4179#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x100000
4180#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
4181#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0xff0000
4182#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
4183#define GB_ADDR_CONFIG__NUM_PIPES_MASK 0x7
4184#define GB_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0
4185#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70
4186#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4
4187#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700
4188#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8
4189#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000
4190#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc
4191#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000
4192#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10
4193#define GB_ADDR_CONFIG__NUM_GPUS_MASK 0x700000
4194#define GB_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14
4195#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000
4196#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18
4197#define GB_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000
4198#define GB_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c
4199#define GB_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000
4200#define GB_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e
4201#define GB_BACKEND_MAP__BACKEND_MAP_MASK 0xffffffff
4202#define GB_BACKEND_MAP__BACKEND_MAP__SHIFT 0x0
4203#define GB_GPU_ID__GPU_ID_MASK 0xf
4204#define GB_GPU_ID__GPU_ID__SHIFT 0x0
4205#define CC_RB_DAISY_CHAIN__RB_0_MASK 0xf
4206#define CC_RB_DAISY_CHAIN__RB_0__SHIFT 0x0
4207#define CC_RB_DAISY_CHAIN__RB_1_MASK 0xf0
4208#define CC_RB_DAISY_CHAIN__RB_1__SHIFT 0x4
4209#define CC_RB_DAISY_CHAIN__RB_2_MASK 0xf00
4210#define CC_RB_DAISY_CHAIN__RB_2__SHIFT 0x8
4211#define CC_RB_DAISY_CHAIN__RB_3_MASK 0xf000
4212#define CC_RB_DAISY_CHAIN__RB_3__SHIFT 0xc
4213#define CC_RB_DAISY_CHAIN__RB_4_MASK 0xf0000
4214#define CC_RB_DAISY_CHAIN__RB_4__SHIFT 0x10
4215#define CC_RB_DAISY_CHAIN__RB_5_MASK 0xf00000
4216#define CC_RB_DAISY_CHAIN__RB_5__SHIFT 0x14
4217#define CC_RB_DAISY_CHAIN__RB_6_MASK 0xf000000
4218#define CC_RB_DAISY_CHAIN__RB_6__SHIFT 0x18
4219#define CC_RB_DAISY_CHAIN__RB_7_MASK 0xf0000000
4220#define CC_RB_DAISY_CHAIN__RB_7__SHIFT 0x1c
4221#define GB_TILE_MODE0__ARRAY_MODE_MASK 0x3c
4222#define GB_TILE_MODE0__ARRAY_MODE__SHIFT 0x2
4223#define GB_TILE_MODE0__PIPE_CONFIG_MASK 0x7c0
4224#define GB_TILE_MODE0__PIPE_CONFIG__SHIFT 0x6
4225#define GB_TILE_MODE0__TILE_SPLIT_MASK 0x3800
4226#define GB_TILE_MODE0__TILE_SPLIT__SHIFT 0xb
4227#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4228#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT 0x16
4229#define GB_TILE_MODE0__SAMPLE_SPLIT_MASK 0x6000000
4230#define GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT 0x19
4231#define GB_TILE_MODE1__ARRAY_MODE_MASK 0x3c
4232#define GB_TILE_MODE1__ARRAY_MODE__SHIFT 0x2
4233#define GB_TILE_MODE1__PIPE_CONFIG_MASK 0x7c0
4234#define GB_TILE_MODE1__PIPE_CONFIG__SHIFT 0x6
4235#define GB_TILE_MODE1__TILE_SPLIT_MASK 0x3800
4236#define GB_TILE_MODE1__TILE_SPLIT__SHIFT 0xb
4237#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4238#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW__SHIFT 0x16
4239#define GB_TILE_MODE1__SAMPLE_SPLIT_MASK 0x6000000
4240#define GB_TILE_MODE1__SAMPLE_SPLIT__SHIFT 0x19
4241#define GB_TILE_MODE2__ARRAY_MODE_MASK 0x3c
4242#define GB_TILE_MODE2__ARRAY_MODE__SHIFT 0x2
4243#define GB_TILE_MODE2__PIPE_CONFIG_MASK 0x7c0
4244#define GB_TILE_MODE2__PIPE_CONFIG__SHIFT 0x6
4245#define GB_TILE_MODE2__TILE_SPLIT_MASK 0x3800
4246#define GB_TILE_MODE2__TILE_SPLIT__SHIFT 0xb
4247#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4248#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW__SHIFT 0x16
4249#define GB_TILE_MODE2__SAMPLE_SPLIT_MASK 0x6000000
4250#define GB_TILE_MODE2__SAMPLE_SPLIT__SHIFT 0x19
4251#define GB_TILE_MODE3__ARRAY_MODE_MASK 0x3c
4252#define GB_TILE_MODE3__ARRAY_MODE__SHIFT 0x2
4253#define GB_TILE_MODE3__PIPE_CONFIG_MASK 0x7c0
4254#define GB_TILE_MODE3__PIPE_CONFIG__SHIFT 0x6
4255#define GB_TILE_MODE3__TILE_SPLIT_MASK 0x3800
4256#define GB_TILE_MODE3__TILE_SPLIT__SHIFT 0xb
4257#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4258#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW__SHIFT 0x16
4259#define GB_TILE_MODE3__SAMPLE_SPLIT_MASK 0x6000000
4260#define GB_TILE_MODE3__SAMPLE_SPLIT__SHIFT 0x19
4261#define GB_TILE_MODE4__ARRAY_MODE_MASK 0x3c
4262#define GB_TILE_MODE4__ARRAY_MODE__SHIFT 0x2
4263#define GB_TILE_MODE4__PIPE_CONFIG_MASK 0x7c0
4264#define GB_TILE_MODE4__PIPE_CONFIG__SHIFT 0x6
4265#define GB_TILE_MODE4__TILE_SPLIT_MASK 0x3800
4266#define GB_TILE_MODE4__TILE_SPLIT__SHIFT 0xb
4267#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4268#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW__SHIFT 0x16
4269#define GB_TILE_MODE4__SAMPLE_SPLIT_MASK 0x6000000
4270#define GB_TILE_MODE4__SAMPLE_SPLIT__SHIFT 0x19
4271#define GB_TILE_MODE5__ARRAY_MODE_MASK 0x3c
4272#define GB_TILE_MODE5__ARRAY_MODE__SHIFT 0x2
4273#define GB_TILE_MODE5__PIPE_CONFIG_MASK 0x7c0
4274#define GB_TILE_MODE5__PIPE_CONFIG__SHIFT 0x6
4275#define GB_TILE_MODE5__TILE_SPLIT_MASK 0x3800
4276#define GB_TILE_MODE5__TILE_SPLIT__SHIFT 0xb
4277#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4278#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW__SHIFT 0x16
4279#define GB_TILE_MODE5__SAMPLE_SPLIT_MASK 0x6000000
4280#define GB_TILE_MODE5__SAMPLE_SPLIT__SHIFT 0x19
4281#define GB_TILE_MODE6__ARRAY_MODE_MASK 0x3c
4282#define GB_TILE_MODE6__ARRAY_MODE__SHIFT 0x2
4283#define GB_TILE_MODE6__PIPE_CONFIG_MASK 0x7c0
4284#define GB_TILE_MODE6__PIPE_CONFIG__SHIFT 0x6
4285#define GB_TILE_MODE6__TILE_SPLIT_MASK 0x3800
4286#define GB_TILE_MODE6__TILE_SPLIT__SHIFT 0xb
4287#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4288#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW__SHIFT 0x16
4289#define GB_TILE_MODE6__SAMPLE_SPLIT_MASK 0x6000000
4290#define GB_TILE_MODE6__SAMPLE_SPLIT__SHIFT 0x19
4291#define GB_TILE_MODE7__ARRAY_MODE_MASK 0x3c
4292#define GB_TILE_MODE7__ARRAY_MODE__SHIFT 0x2
4293#define GB_TILE_MODE7__PIPE_CONFIG_MASK 0x7c0
4294#define GB_TILE_MODE7__PIPE_CONFIG__SHIFT 0x6
4295#define GB_TILE_MODE7__TILE_SPLIT_MASK 0x3800
4296#define GB_TILE_MODE7__TILE_SPLIT__SHIFT 0xb
4297#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4298#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW__SHIFT 0x16
4299#define GB_TILE_MODE7__SAMPLE_SPLIT_MASK 0x6000000
4300#define GB_TILE_MODE7__SAMPLE_SPLIT__SHIFT 0x19
4301#define GB_TILE_MODE8__ARRAY_MODE_MASK 0x3c
4302#define GB_TILE_MODE8__ARRAY_MODE__SHIFT 0x2
4303#define GB_TILE_MODE8__PIPE_CONFIG_MASK 0x7c0
4304#define GB_TILE_MODE8__PIPE_CONFIG__SHIFT 0x6
4305#define GB_TILE_MODE8__TILE_SPLIT_MASK 0x3800
4306#define GB_TILE_MODE8__TILE_SPLIT__SHIFT 0xb
4307#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4308#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW__SHIFT 0x16
4309#define GB_TILE_MODE8__SAMPLE_SPLIT_MASK 0x6000000
4310#define GB_TILE_MODE8__SAMPLE_SPLIT__SHIFT 0x19
4311#define GB_TILE_MODE9__ARRAY_MODE_MASK 0x3c
4312#define GB_TILE_MODE9__ARRAY_MODE__SHIFT 0x2
4313#define GB_TILE_MODE9__PIPE_CONFIG_MASK 0x7c0
4314#define GB_TILE_MODE9__PIPE_CONFIG__SHIFT 0x6
4315#define GB_TILE_MODE9__TILE_SPLIT_MASK 0x3800
4316#define GB_TILE_MODE9__TILE_SPLIT__SHIFT 0xb
4317#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4318#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW__SHIFT 0x16
4319#define GB_TILE_MODE9__SAMPLE_SPLIT_MASK 0x6000000
4320#define GB_TILE_MODE9__SAMPLE_SPLIT__SHIFT 0x19
4321#define GB_TILE_MODE10__ARRAY_MODE_MASK 0x3c
4322#define GB_TILE_MODE10__ARRAY_MODE__SHIFT 0x2
4323#define GB_TILE_MODE10__PIPE_CONFIG_MASK 0x7c0
4324#define GB_TILE_MODE10__PIPE_CONFIG__SHIFT 0x6
4325#define GB_TILE_MODE10__TILE_SPLIT_MASK 0x3800
4326#define GB_TILE_MODE10__TILE_SPLIT__SHIFT 0xb
4327#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4328#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW__SHIFT 0x16
4329#define GB_TILE_MODE10__SAMPLE_SPLIT_MASK 0x6000000
4330#define GB_TILE_MODE10__SAMPLE_SPLIT__SHIFT 0x19
4331#define GB_TILE_MODE11__ARRAY_MODE_MASK 0x3c
4332#define GB_TILE_MODE11__ARRAY_MODE__SHIFT 0x2
4333#define GB_TILE_MODE11__PIPE_CONFIG_MASK 0x7c0
4334#define GB_TILE_MODE11__PIPE_CONFIG__SHIFT 0x6
4335#define GB_TILE_MODE11__TILE_SPLIT_MASK 0x3800
4336#define GB_TILE_MODE11__TILE_SPLIT__SHIFT 0xb
4337#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4338#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW__SHIFT 0x16
4339#define GB_TILE_MODE11__SAMPLE_SPLIT_MASK 0x6000000
4340#define GB_TILE_MODE11__SAMPLE_SPLIT__SHIFT 0x19
4341#define GB_TILE_MODE12__ARRAY_MODE_MASK 0x3c
4342#define GB_TILE_MODE12__ARRAY_MODE__SHIFT 0x2
4343#define GB_TILE_MODE12__PIPE_CONFIG_MASK 0x7c0
4344#define GB_TILE_MODE12__PIPE_CONFIG__SHIFT 0x6
4345#define GB_TILE_MODE12__TILE_SPLIT_MASK 0x3800
4346#define GB_TILE_MODE12__TILE_SPLIT__SHIFT 0xb
4347#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4348#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW__SHIFT 0x16
4349#define GB_TILE_MODE12__SAMPLE_SPLIT_MASK 0x6000000
4350#define GB_TILE_MODE12__SAMPLE_SPLIT__SHIFT 0x19
4351#define GB_TILE_MODE13__ARRAY_MODE_MASK 0x3c
4352#define GB_TILE_MODE13__ARRAY_MODE__SHIFT 0x2
4353#define GB_TILE_MODE13__PIPE_CONFIG_MASK 0x7c0
4354#define GB_TILE_MODE13__PIPE_CONFIG__SHIFT 0x6
4355#define GB_TILE_MODE13__TILE_SPLIT_MASK 0x3800
4356#define GB_TILE_MODE13__TILE_SPLIT__SHIFT 0xb
4357#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4358#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW__SHIFT 0x16
4359#define GB_TILE_MODE13__SAMPLE_SPLIT_MASK 0x6000000
4360#define GB_TILE_MODE13__SAMPLE_SPLIT__SHIFT 0x19
4361#define GB_TILE_MODE14__ARRAY_MODE_MASK 0x3c
4362#define GB_TILE_MODE14__ARRAY_MODE__SHIFT 0x2
4363#define GB_TILE_MODE14__PIPE_CONFIG_MASK 0x7c0
4364#define GB_TILE_MODE14__PIPE_CONFIG__SHIFT 0x6
4365#define GB_TILE_MODE14__TILE_SPLIT_MASK 0x3800
4366#define GB_TILE_MODE14__TILE_SPLIT__SHIFT 0xb
4367#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4368#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW__SHIFT 0x16
4369#define GB_TILE_MODE14__SAMPLE_SPLIT_MASK 0x6000000
4370#define GB_TILE_MODE14__SAMPLE_SPLIT__SHIFT 0x19
4371#define GB_TILE_MODE15__ARRAY_MODE_MASK 0x3c
4372#define GB_TILE_MODE15__ARRAY_MODE__SHIFT 0x2
4373#define GB_TILE_MODE15__PIPE_CONFIG_MASK 0x7c0
4374#define GB_TILE_MODE15__PIPE_CONFIG__SHIFT 0x6
4375#define GB_TILE_MODE15__TILE_SPLIT_MASK 0x3800
4376#define GB_TILE_MODE15__TILE_SPLIT__SHIFT 0xb
4377#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4378#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW__SHIFT 0x16
4379#define GB_TILE_MODE15__SAMPLE_SPLIT_MASK 0x6000000
4380#define GB_TILE_MODE15__SAMPLE_SPLIT__SHIFT 0x19
4381#define GB_TILE_MODE16__ARRAY_MODE_MASK 0x3c
4382#define GB_TILE_MODE16__ARRAY_MODE__SHIFT 0x2
4383#define GB_TILE_MODE16__PIPE_CONFIG_MASK 0x7c0
4384#define GB_TILE_MODE16__PIPE_CONFIG__SHIFT 0x6
4385#define GB_TILE_MODE16__TILE_SPLIT_MASK 0x3800
4386#define GB_TILE_MODE16__TILE_SPLIT__SHIFT 0xb
4387#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4388#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW__SHIFT 0x16
4389#define GB_TILE_MODE16__SAMPLE_SPLIT_MASK 0x6000000
4390#define GB_TILE_MODE16__SAMPLE_SPLIT__SHIFT 0x19
4391#define GB_TILE_MODE17__ARRAY_MODE_MASK 0x3c
4392#define GB_TILE_MODE17__ARRAY_MODE__SHIFT 0x2
4393#define GB_TILE_MODE17__PIPE_CONFIG_MASK 0x7c0
4394#define GB_TILE_MODE17__PIPE_CONFIG__SHIFT 0x6
4395#define GB_TILE_MODE17__TILE_SPLIT_MASK 0x3800
4396#define GB_TILE_MODE17__TILE_SPLIT__SHIFT 0xb
4397#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4398#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW__SHIFT 0x16
4399#define GB_TILE_MODE17__SAMPLE_SPLIT_MASK 0x6000000
4400#define GB_TILE_MODE17__SAMPLE_SPLIT__SHIFT 0x19
4401#define GB_TILE_MODE18__ARRAY_MODE_MASK 0x3c
4402#define GB_TILE_MODE18__ARRAY_MODE__SHIFT 0x2
4403#define GB_TILE_MODE18__PIPE_CONFIG_MASK 0x7c0
4404#define GB_TILE_MODE18__PIPE_CONFIG__SHIFT 0x6
4405#define GB_TILE_MODE18__TILE_SPLIT_MASK 0x3800
4406#define GB_TILE_MODE18__TILE_SPLIT__SHIFT 0xb
4407#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4408#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW__SHIFT 0x16
4409#define GB_TILE_MODE18__SAMPLE_SPLIT_MASK 0x6000000
4410#define GB_TILE_MODE18__SAMPLE_SPLIT__SHIFT 0x19
4411#define GB_TILE_MODE19__ARRAY_MODE_MASK 0x3c
4412#define GB_TILE_MODE19__ARRAY_MODE__SHIFT 0x2
4413#define GB_TILE_MODE19__PIPE_CONFIG_MASK 0x7c0
4414#define GB_TILE_MODE19__PIPE_CONFIG__SHIFT 0x6
4415#define GB_TILE_MODE19__TILE_SPLIT_MASK 0x3800
4416#define GB_TILE_MODE19__TILE_SPLIT__SHIFT 0xb
4417#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4418#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW__SHIFT 0x16
4419#define GB_TILE_MODE19__SAMPLE_SPLIT_MASK 0x6000000
4420#define GB_TILE_MODE19__SAMPLE_SPLIT__SHIFT 0x19
4421#define GB_TILE_MODE20__ARRAY_MODE_MASK 0x3c
4422#define GB_TILE_MODE20__ARRAY_MODE__SHIFT 0x2
4423#define GB_TILE_MODE20__PIPE_CONFIG_MASK 0x7c0
4424#define GB_TILE_MODE20__PIPE_CONFIG__SHIFT 0x6
4425#define GB_TILE_MODE20__TILE_SPLIT_MASK 0x3800
4426#define GB_TILE_MODE20__TILE_SPLIT__SHIFT 0xb
4427#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4428#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW__SHIFT 0x16
4429#define GB_TILE_MODE20__SAMPLE_SPLIT_MASK 0x6000000
4430#define GB_TILE_MODE20__SAMPLE_SPLIT__SHIFT 0x19
4431#define GB_TILE_MODE21__ARRAY_MODE_MASK 0x3c
4432#define GB_TILE_MODE21__ARRAY_MODE__SHIFT 0x2
4433#define GB_TILE_MODE21__PIPE_CONFIG_MASK 0x7c0
4434#define GB_TILE_MODE21__PIPE_CONFIG__SHIFT 0x6
4435#define GB_TILE_MODE21__TILE_SPLIT_MASK 0x3800
4436#define GB_TILE_MODE21__TILE_SPLIT__SHIFT 0xb
4437#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4438#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW__SHIFT 0x16
4439#define GB_TILE_MODE21__SAMPLE_SPLIT_MASK 0x6000000
4440#define GB_TILE_MODE21__SAMPLE_SPLIT__SHIFT 0x19
4441#define GB_TILE_MODE22__ARRAY_MODE_MASK 0x3c
4442#define GB_TILE_MODE22__ARRAY_MODE__SHIFT 0x2
4443#define GB_TILE_MODE22__PIPE_CONFIG_MASK 0x7c0
4444#define GB_TILE_MODE22__PIPE_CONFIG__SHIFT 0x6
4445#define GB_TILE_MODE22__TILE_SPLIT_MASK 0x3800
4446#define GB_TILE_MODE22__TILE_SPLIT__SHIFT 0xb
4447#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4448#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW__SHIFT 0x16
4449#define GB_TILE_MODE22__SAMPLE_SPLIT_MASK 0x6000000
4450#define GB_TILE_MODE22__SAMPLE_SPLIT__SHIFT 0x19
4451#define GB_TILE_MODE23__ARRAY_MODE_MASK 0x3c
4452#define GB_TILE_MODE23__ARRAY_MODE__SHIFT 0x2
4453#define GB_TILE_MODE23__PIPE_CONFIG_MASK 0x7c0
4454#define GB_TILE_MODE23__PIPE_CONFIG__SHIFT 0x6
4455#define GB_TILE_MODE23__TILE_SPLIT_MASK 0x3800
4456#define GB_TILE_MODE23__TILE_SPLIT__SHIFT 0xb
4457#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4458#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW__SHIFT 0x16
4459#define GB_TILE_MODE23__SAMPLE_SPLIT_MASK 0x6000000
4460#define GB_TILE_MODE23__SAMPLE_SPLIT__SHIFT 0x19
4461#define GB_TILE_MODE24__ARRAY_MODE_MASK 0x3c
4462#define GB_TILE_MODE24__ARRAY_MODE__SHIFT 0x2
4463#define GB_TILE_MODE24__PIPE_CONFIG_MASK 0x7c0
4464#define GB_TILE_MODE24__PIPE_CONFIG__SHIFT 0x6
4465#define GB_TILE_MODE24__TILE_SPLIT_MASK 0x3800
4466#define GB_TILE_MODE24__TILE_SPLIT__SHIFT 0xb
4467#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4468#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW__SHIFT 0x16
4469#define GB_TILE_MODE24__SAMPLE_SPLIT_MASK 0x6000000
4470#define GB_TILE_MODE24__SAMPLE_SPLIT__SHIFT 0x19
4471#define GB_TILE_MODE25__ARRAY_MODE_MASK 0x3c
4472#define GB_TILE_MODE25__ARRAY_MODE__SHIFT 0x2
4473#define GB_TILE_MODE25__PIPE_CONFIG_MASK 0x7c0
4474#define GB_TILE_MODE25__PIPE_CONFIG__SHIFT 0x6
4475#define GB_TILE_MODE25__TILE_SPLIT_MASK 0x3800
4476#define GB_TILE_MODE25__TILE_SPLIT__SHIFT 0xb
4477#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4478#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW__SHIFT 0x16
4479#define GB_TILE_MODE25__SAMPLE_SPLIT_MASK 0x6000000
4480#define GB_TILE_MODE25__SAMPLE_SPLIT__SHIFT 0x19
4481#define GB_TILE_MODE26__ARRAY_MODE_MASK 0x3c
4482#define GB_TILE_MODE26__ARRAY_MODE__SHIFT 0x2
4483#define GB_TILE_MODE26__PIPE_CONFIG_MASK 0x7c0
4484#define GB_TILE_MODE26__PIPE_CONFIG__SHIFT 0x6
4485#define GB_TILE_MODE26__TILE_SPLIT_MASK 0x3800
4486#define GB_TILE_MODE26__TILE_SPLIT__SHIFT 0xb
4487#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4488#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW__SHIFT 0x16
4489#define GB_TILE_MODE26__SAMPLE_SPLIT_MASK 0x6000000
4490#define GB_TILE_MODE26__SAMPLE_SPLIT__SHIFT 0x19
4491#define GB_TILE_MODE27__ARRAY_MODE_MASK 0x3c
4492#define GB_TILE_MODE27__ARRAY_MODE__SHIFT 0x2
4493#define GB_TILE_MODE27__PIPE_CONFIG_MASK 0x7c0
4494#define GB_TILE_MODE27__PIPE_CONFIG__SHIFT 0x6
4495#define GB_TILE_MODE27__TILE_SPLIT_MASK 0x3800
4496#define GB_TILE_MODE27__TILE_SPLIT__SHIFT 0xb
4497#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4498#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW__SHIFT 0x16
4499#define GB_TILE_MODE27__SAMPLE_SPLIT_MASK 0x6000000
4500#define GB_TILE_MODE27__SAMPLE_SPLIT__SHIFT 0x19
4501#define GB_TILE_MODE28__ARRAY_MODE_MASK 0x3c
4502#define GB_TILE_MODE28__ARRAY_MODE__SHIFT 0x2
4503#define GB_TILE_MODE28__PIPE_CONFIG_MASK 0x7c0
4504#define GB_TILE_MODE28__PIPE_CONFIG__SHIFT 0x6
4505#define GB_TILE_MODE28__TILE_SPLIT_MASK 0x3800
4506#define GB_TILE_MODE28__TILE_SPLIT__SHIFT 0xb
4507#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4508#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW__SHIFT 0x16
4509#define GB_TILE_MODE28__SAMPLE_SPLIT_MASK 0x6000000
4510#define GB_TILE_MODE28__SAMPLE_SPLIT__SHIFT 0x19
4511#define GB_TILE_MODE29__ARRAY_MODE_MASK 0x3c
4512#define GB_TILE_MODE29__ARRAY_MODE__SHIFT 0x2
4513#define GB_TILE_MODE29__PIPE_CONFIG_MASK 0x7c0
4514#define GB_TILE_MODE29__PIPE_CONFIG__SHIFT 0x6
4515#define GB_TILE_MODE29__TILE_SPLIT_MASK 0x3800
4516#define GB_TILE_MODE29__TILE_SPLIT__SHIFT 0xb
4517#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4518#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW__SHIFT 0x16
4519#define GB_TILE_MODE29__SAMPLE_SPLIT_MASK 0x6000000
4520#define GB_TILE_MODE29__SAMPLE_SPLIT__SHIFT 0x19
4521#define GB_TILE_MODE30__ARRAY_MODE_MASK 0x3c
4522#define GB_TILE_MODE30__ARRAY_MODE__SHIFT 0x2
4523#define GB_TILE_MODE30__PIPE_CONFIG_MASK 0x7c0
4524#define GB_TILE_MODE30__PIPE_CONFIG__SHIFT 0x6
4525#define GB_TILE_MODE30__TILE_SPLIT_MASK 0x3800
4526#define GB_TILE_MODE30__TILE_SPLIT__SHIFT 0xb
4527#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4528#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW__SHIFT 0x16
4529#define GB_TILE_MODE30__SAMPLE_SPLIT_MASK 0x6000000
4530#define GB_TILE_MODE30__SAMPLE_SPLIT__SHIFT 0x19
4531#define GB_TILE_MODE31__ARRAY_MODE_MASK 0x3c
4532#define GB_TILE_MODE31__ARRAY_MODE__SHIFT 0x2
4533#define GB_TILE_MODE31__PIPE_CONFIG_MASK 0x7c0
4534#define GB_TILE_MODE31__PIPE_CONFIG__SHIFT 0x6
4535#define GB_TILE_MODE31__TILE_SPLIT_MASK 0x3800
4536#define GB_TILE_MODE31__TILE_SPLIT__SHIFT 0xb
4537#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW_MASK 0x1c00000
4538#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW__SHIFT 0x16
4539#define GB_TILE_MODE31__SAMPLE_SPLIT_MASK 0x6000000
4540#define GB_TILE_MODE31__SAMPLE_SPLIT__SHIFT 0x19
4541#define GB_MACROTILE_MODE0__BANK_WIDTH_MASK 0x3
4542#define GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT 0x0
4543#define GB_MACROTILE_MODE0__BANK_HEIGHT_MASK 0xc
4544#define GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT 0x2
4545#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT_MASK 0x30
4546#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT 0x4
4547#define GB_MACROTILE_MODE0__NUM_BANKS_MASK 0xc0
4548#define GB_MACROTILE_MODE0__NUM_BANKS__SHIFT 0x6
4549#define GB_MACROTILE_MODE1__BANK_WIDTH_MASK 0x3
4550#define GB_MACROTILE_MODE1__BANK_WIDTH__SHIFT 0x0
4551#define GB_MACROTILE_MODE1__BANK_HEIGHT_MASK 0xc
4552#define GB_MACROTILE_MODE1__BANK_HEIGHT__SHIFT 0x2
4553#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT_MASK 0x30
4554#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT__SHIFT 0x4
4555#define GB_MACROTILE_MODE1__NUM_BANKS_MASK 0xc0
4556#define GB_MACROTILE_MODE1__NUM_BANKS__SHIFT 0x6
4557#define GB_MACROTILE_MODE2__BANK_WIDTH_MASK 0x3
4558#define GB_MACROTILE_MODE2__BANK_WIDTH__SHIFT 0x0
4559#define GB_MACROTILE_MODE2__BANK_HEIGHT_MASK 0xc
4560#define GB_MACROTILE_MODE2__BANK_HEIGHT__SHIFT 0x2
4561#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT_MASK 0x30
4562#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT__SHIFT 0x4
4563#define GB_MACROTILE_MODE2__NUM_BANKS_MASK 0xc0
4564#define GB_MACROTILE_MODE2__NUM_BANKS__SHIFT 0x6
4565#define GB_MACROTILE_MODE3__BANK_WIDTH_MASK 0x3
4566#define GB_MACROTILE_MODE3__BANK_WIDTH__SHIFT 0x0
4567#define GB_MACROTILE_MODE3__BANK_HEIGHT_MASK 0xc
4568#define GB_MACROTILE_MODE3__BANK_HEIGHT__SHIFT 0x2
4569#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT_MASK 0x30
4570#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT__SHIFT 0x4
4571#define GB_MACROTILE_MODE3__NUM_BANKS_MASK 0xc0
4572#define GB_MACROTILE_MODE3__NUM_BANKS__SHIFT 0x6
4573#define GB_MACROTILE_MODE4__BANK_WIDTH_MASK 0x3
4574#define GB_MACROTILE_MODE4__BANK_WIDTH__SHIFT 0x0
4575#define GB_MACROTILE_MODE4__BANK_HEIGHT_MASK 0xc
4576#define GB_MACROTILE_MODE4__BANK_HEIGHT__SHIFT 0x2
4577#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT_MASK 0x30
4578#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT__SHIFT 0x4
4579#define GB_MACROTILE_MODE4__NUM_BANKS_MASK 0xc0
4580#define GB_MACROTILE_MODE4__NUM_BANKS__SHIFT 0x6
4581#define GB_MACROTILE_MODE5__BANK_WIDTH_MASK 0x3
4582#define GB_MACROTILE_MODE5__BANK_WIDTH__SHIFT 0x0
4583#define GB_MACROTILE_MODE5__BANK_HEIGHT_MASK 0xc
4584#define GB_MACROTILE_MODE5__BANK_HEIGHT__SHIFT 0x2
4585#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT_MASK 0x30
4586#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT__SHIFT 0x4
4587#define GB_MACROTILE_MODE5__NUM_BANKS_MASK 0xc0
4588#define GB_MACROTILE_MODE5__NUM_BANKS__SHIFT 0x6
4589#define GB_MACROTILE_MODE6__BANK_WIDTH_MASK 0x3
4590#define GB_MACROTILE_MODE6__BANK_WIDTH__SHIFT 0x0
4591#define GB_MACROTILE_MODE6__BANK_HEIGHT_MASK 0xc
4592#define GB_MACROTILE_MODE6__BANK_HEIGHT__SHIFT 0x2
4593#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT_MASK 0x30
4594#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT__SHIFT 0x4
4595#define GB_MACROTILE_MODE6__NUM_BANKS_MASK 0xc0
4596#define GB_MACROTILE_MODE6__NUM_BANKS__SHIFT 0x6
4597#define GB_MACROTILE_MODE7__BANK_WIDTH_MASK 0x3
4598#define GB_MACROTILE_MODE7__BANK_WIDTH__SHIFT 0x0
4599#define GB_MACROTILE_MODE7__BANK_HEIGHT_MASK 0xc
4600#define GB_MACROTILE_MODE7__BANK_HEIGHT__SHIFT 0x2
4601#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT_MASK 0x30
4602#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT__SHIFT 0x4
4603#define GB_MACROTILE_MODE7__NUM_BANKS_MASK 0xc0
4604#define GB_MACROTILE_MODE7__NUM_BANKS__SHIFT 0x6
4605#define GB_MACROTILE_MODE8__BANK_WIDTH_MASK 0x3
4606#define GB_MACROTILE_MODE8__BANK_WIDTH__SHIFT 0x0
4607#define GB_MACROTILE_MODE8__BANK_HEIGHT_MASK 0xc
4608#define GB_MACROTILE_MODE8__BANK_HEIGHT__SHIFT 0x2
4609#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT_MASK 0x30
4610#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT__SHIFT 0x4
4611#define GB_MACROTILE_MODE8__NUM_BANKS_MASK 0xc0
4612#define GB_MACROTILE_MODE8__NUM_BANKS__SHIFT 0x6
4613#define GB_MACROTILE_MODE9__BANK_WIDTH_MASK 0x3
4614#define GB_MACROTILE_MODE9__BANK_WIDTH__SHIFT 0x0
4615#define GB_MACROTILE_MODE9__BANK_HEIGHT_MASK 0xc
4616#define GB_MACROTILE_MODE9__BANK_HEIGHT__SHIFT 0x2
4617#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT_MASK 0x30
4618#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT__SHIFT 0x4
4619#define GB_MACROTILE_MODE9__NUM_BANKS_MASK 0xc0
4620#define GB_MACROTILE_MODE9__NUM_BANKS__SHIFT 0x6
4621#define GB_MACROTILE_MODE10__BANK_WIDTH_MASK 0x3
4622#define GB_MACROTILE_MODE10__BANK_WIDTH__SHIFT 0x0
4623#define GB_MACROTILE_MODE10__BANK_HEIGHT_MASK 0xc
4624#define GB_MACROTILE_MODE10__BANK_HEIGHT__SHIFT 0x2
4625#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT_MASK 0x30
4626#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT__SHIFT 0x4
4627#define GB_MACROTILE_MODE10__NUM_BANKS_MASK 0xc0
4628#define GB_MACROTILE_MODE10__NUM_BANKS__SHIFT 0x6
4629#define GB_MACROTILE_MODE11__BANK_WIDTH_MASK 0x3
4630#define GB_MACROTILE_MODE11__BANK_WIDTH__SHIFT 0x0
4631#define GB_MACROTILE_MODE11__BANK_HEIGHT_MASK 0xc
4632#define GB_MACROTILE_MODE11__BANK_HEIGHT__SHIFT 0x2
4633#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT_MASK 0x30
4634#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT__SHIFT 0x4
4635#define GB_MACROTILE_MODE11__NUM_BANKS_MASK 0xc0
4636#define GB_MACROTILE_MODE11__NUM_BANKS__SHIFT 0x6
4637#define GB_MACROTILE_MODE12__BANK_WIDTH_MASK 0x3
4638#define GB_MACROTILE_MODE12__BANK_WIDTH__SHIFT 0x0
4639#define GB_MACROTILE_MODE12__BANK_HEIGHT_MASK 0xc
4640#define GB_MACROTILE_MODE12__BANK_HEIGHT__SHIFT 0x2
4641#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT_MASK 0x30
4642#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT__SHIFT 0x4
4643#define GB_MACROTILE_MODE12__NUM_BANKS_MASK 0xc0
4644#define GB_MACROTILE_MODE12__NUM_BANKS__SHIFT 0x6
4645#define GB_MACROTILE_MODE13__BANK_WIDTH_MASK 0x3
4646#define GB_MACROTILE_MODE13__BANK_WIDTH__SHIFT 0x0
4647#define GB_MACROTILE_MODE13__BANK_HEIGHT_MASK 0xc
4648#define GB_MACROTILE_MODE13__BANK_HEIGHT__SHIFT 0x2
4649#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT_MASK 0x30
4650#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT__SHIFT 0x4
4651#define GB_MACROTILE_MODE13__NUM_BANKS_MASK 0xc0
4652#define GB_MACROTILE_MODE13__NUM_BANKS__SHIFT 0x6
4653#define GB_MACROTILE_MODE14__BANK_WIDTH_MASK 0x3
4654#define GB_MACROTILE_MODE14__BANK_WIDTH__SHIFT 0x0
4655#define GB_MACROTILE_MODE14__BANK_HEIGHT_MASK 0xc
4656#define GB_MACROTILE_MODE14__BANK_HEIGHT__SHIFT 0x2
4657#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT_MASK 0x30
4658#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT__SHIFT 0x4
4659#define GB_MACROTILE_MODE14__NUM_BANKS_MASK 0xc0
4660#define GB_MACROTILE_MODE14__NUM_BANKS__SHIFT 0x6
4661#define GB_MACROTILE_MODE15__BANK_WIDTH_MASK 0x3
4662#define GB_MACROTILE_MODE15__BANK_WIDTH__SHIFT 0x0
4663#define GB_MACROTILE_MODE15__BANK_HEIGHT_MASK 0xc
4664#define GB_MACROTILE_MODE15__BANK_HEIGHT__SHIFT 0x2
4665#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT_MASK 0x30
4666#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT__SHIFT 0x4
4667#define GB_MACROTILE_MODE15__NUM_BANKS_MASK 0xc0
4668#define GB_MACROTILE_MODE15__NUM_BANKS__SHIFT 0x6
4669#define GB_EDC_MODE__FORCE_SEC_ON_DED_MASK 0x10000
4670#define GB_EDC_MODE__FORCE_SEC_ON_DED__SHIFT 0x10
4671#define GB_EDC_MODE__DED_MODE_MASK 0x300000
4672#define GB_EDC_MODE__DED_MODE__SHIFT 0x14
4673#define GB_EDC_MODE__PROP_FED_MASK 0x20000000
4674#define GB_EDC_MODE__PROP_FED__SHIFT 0x1d
4675#define GB_EDC_MODE__BYPASS_MASK 0x80000000
4676#define GB_EDC_MODE__BYPASS__SHIFT 0x1f
4677#define CC_GC_EDC_CONFIG__DIS_EDC_MASK 0x2
4678#define CC_GC_EDC_CONFIG__DIS_EDC__SHIFT 0x1
4679#define RAS_SIGNATURE_CONTROL__ENABLE_MASK 0x1
4680#define RAS_SIGNATURE_CONTROL__ENABLE__SHIFT 0x0
4681#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK_MASK 0xffffffff
4682#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK__SHIFT 0x0
4683#define RAS_SX_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4684#define RAS_SX_SIGNATURE0__SIGNATURE__SHIFT 0x0
4685#define RAS_SX_SIGNATURE1__SIGNATURE_MASK 0xffffffff
4686#define RAS_SX_SIGNATURE1__SIGNATURE__SHIFT 0x0
4687#define RAS_SX_SIGNATURE2__SIGNATURE_MASK 0xffffffff
4688#define RAS_SX_SIGNATURE2__SIGNATURE__SHIFT 0x0
4689#define RAS_SX_SIGNATURE3__SIGNATURE_MASK 0xffffffff
4690#define RAS_SX_SIGNATURE3__SIGNATURE__SHIFT 0x0
4691#define RAS_DB_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4692#define RAS_DB_SIGNATURE0__SIGNATURE__SHIFT 0x0
4693#define RAS_PA_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4694#define RAS_PA_SIGNATURE0__SIGNATURE__SHIFT 0x0
4695#define RAS_VGT_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4696#define RAS_VGT_SIGNATURE0__SIGNATURE__SHIFT 0x0
4697#define RAS_SQ_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4698#define RAS_SQ_SIGNATURE0__SIGNATURE__SHIFT 0x0
4699#define RAS_SC_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4700#define RAS_SC_SIGNATURE0__SIGNATURE__SHIFT 0x0
4701#define RAS_SC_SIGNATURE1__SIGNATURE_MASK 0xffffffff
4702#define RAS_SC_SIGNATURE1__SIGNATURE__SHIFT 0x0
4703#define RAS_SC_SIGNATURE2__SIGNATURE_MASK 0xffffffff
4704#define RAS_SC_SIGNATURE2__SIGNATURE__SHIFT 0x0
4705#define RAS_SC_SIGNATURE3__SIGNATURE_MASK 0xffffffff
4706#define RAS_SC_SIGNATURE3__SIGNATURE__SHIFT 0x0
4707#define RAS_SC_SIGNATURE4__SIGNATURE_MASK 0xffffffff
4708#define RAS_SC_SIGNATURE4__SIGNATURE__SHIFT 0x0
4709#define RAS_SC_SIGNATURE5__SIGNATURE_MASK 0xffffffff
4710#define RAS_SC_SIGNATURE5__SIGNATURE__SHIFT 0x0
4711#define RAS_SC_SIGNATURE6__SIGNATURE_MASK 0xffffffff
4712#define RAS_SC_SIGNATURE6__SIGNATURE__SHIFT 0x0
4713#define RAS_SC_SIGNATURE7__SIGNATURE_MASK 0xffffffff
4714#define RAS_SC_SIGNATURE7__SIGNATURE__SHIFT 0x0
4715#define RAS_IA_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4716#define RAS_IA_SIGNATURE0__SIGNATURE__SHIFT 0x0
4717#define RAS_IA_SIGNATURE1__SIGNATURE_MASK 0xffffffff
4718#define RAS_IA_SIGNATURE1__SIGNATURE__SHIFT 0x0
4719#define RAS_SPI_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4720#define RAS_SPI_SIGNATURE0__SIGNATURE__SHIFT 0x0
4721#define RAS_SPI_SIGNATURE1__SIGNATURE_MASK 0xffffffff
4722#define RAS_SPI_SIGNATURE1__SIGNATURE__SHIFT 0x0
4723#define RAS_TA_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4724#define RAS_TA_SIGNATURE0__SIGNATURE__SHIFT 0x0
4725#define RAS_TD_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4726#define RAS_TD_SIGNATURE0__SIGNATURE__SHIFT 0x0
4727#define RAS_CB_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4728#define RAS_CB_SIGNATURE0__SIGNATURE__SHIFT 0x0
4729#define RAS_BCI_SIGNATURE0__SIGNATURE_MASK 0xffffffff
4730#define RAS_BCI_SIGNATURE0__SIGNATURE__SHIFT 0x0
4731#define RAS_BCI_SIGNATURE1__SIGNATURE_MASK 0xffffffff
4732#define RAS_BCI_SIGNATURE1__SIGNATURE__SHIFT 0x0
4733#define GRBM_CAM_INDEX__CAM_INDEX_MASK 0x7
4734#define GRBM_CAM_INDEX__CAM_INDEX__SHIFT 0x0
4735#define GRBM_CAM_DATA__CAM_ADDR_MASK 0xffff
4736#define GRBM_CAM_DATA__CAM_ADDR__SHIFT 0x0
4737#define GRBM_CAM_DATA__CAM_REMAPADDR_MASK 0xffff0000
4738#define GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT 0x10
4739#define GRBM_CNTL__READ_TIMEOUT_MASK 0xff
4740#define GRBM_CNTL__READ_TIMEOUT__SHIFT 0x0
4741#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD_MASK 0x3f
4742#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD__SHIFT 0x0
4743#define GRBM_SKEW_CNTL__SKEW_COUNT_MASK 0xfc0
4744#define GRBM_SKEW_CNTL__SKEW_COUNT__SHIFT 0x6
4745#define GRBM_PWR_CNTL__REQ_TYPE_MASK 0xf
4746#define GRBM_PWR_CNTL__REQ_TYPE__SHIFT 0x0
4747#define GRBM_PWR_CNTL__RSP_TYPE_MASK 0xf0
4748#define GRBM_PWR_CNTL__RSP_TYPE__SHIFT 0x4
4749#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL_MASK 0xf
4750#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL__SHIFT 0x0
4751#define GRBM_STATUS__SRBM_RQ_PENDING_MASK 0x20
4752#define GRBM_STATUS__SRBM_RQ_PENDING__SHIFT 0x5
4753#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING_MASK 0x80
4754#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING__SHIFT 0x7
4755#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING_MASK 0x100
4756#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING__SHIFT 0x8
4757#define GRBM_STATUS__GDS_DMA_RQ_PENDING_MASK 0x200
4758#define GRBM_STATUS__GDS_DMA_RQ_PENDING__SHIFT 0x9
4759#define GRBM_STATUS__DB_CLEAN_MASK 0x1000
4760#define GRBM_STATUS__DB_CLEAN__SHIFT 0xc
4761#define GRBM_STATUS__CB_CLEAN_MASK 0x2000
4762#define GRBM_STATUS__CB_CLEAN__SHIFT 0xd
4763#define GRBM_STATUS__TA_BUSY_MASK 0x4000
4764#define GRBM_STATUS__TA_BUSY__SHIFT 0xe
4765#define GRBM_STATUS__GDS_BUSY_MASK 0x8000
4766#define GRBM_STATUS__GDS_BUSY__SHIFT 0xf
4767#define GRBM_STATUS__WD_BUSY_NO_DMA_MASK 0x10000
4768#define GRBM_STATUS__WD_BUSY_NO_DMA__SHIFT 0x10
4769#define GRBM_STATUS__VGT_BUSY_MASK 0x20000
4770#define GRBM_STATUS__VGT_BUSY__SHIFT 0x11
4771#define GRBM_STATUS__IA_BUSY_NO_DMA_MASK 0x40000
4772#define GRBM_STATUS__IA_BUSY_NO_DMA__SHIFT 0x12
4773#define GRBM_STATUS__IA_BUSY_MASK 0x80000
4774#define GRBM_STATUS__IA_BUSY__SHIFT 0x13
4775#define GRBM_STATUS__SX_BUSY_MASK 0x100000
4776#define GRBM_STATUS__SX_BUSY__SHIFT 0x14
4777#define GRBM_STATUS__WD_BUSY_MASK 0x200000
4778#define GRBM_STATUS__WD_BUSY__SHIFT 0x15
4779#define GRBM_STATUS__SPI_BUSY_MASK 0x400000
4780#define GRBM_STATUS__SPI_BUSY__SHIFT 0x16
4781#define GRBM_STATUS__BCI_BUSY_MASK 0x800000
4782#define GRBM_STATUS__BCI_BUSY__SHIFT 0x17
4783#define GRBM_STATUS__SC_BUSY_MASK 0x1000000
4784#define GRBM_STATUS__SC_BUSY__SHIFT 0x18
4785#define GRBM_STATUS__PA_BUSY_MASK 0x2000000
4786#define GRBM_STATUS__PA_BUSY__SHIFT 0x19
4787#define GRBM_STATUS__DB_BUSY_MASK 0x4000000
4788#define GRBM_STATUS__DB_BUSY__SHIFT 0x1a
4789#define GRBM_STATUS__CP_COHERENCY_BUSY_MASK 0x10000000
4790#define GRBM_STATUS__CP_COHERENCY_BUSY__SHIFT 0x1c
4791#define GRBM_STATUS__CP_BUSY_MASK 0x20000000
4792#define GRBM_STATUS__CP_BUSY__SHIFT 0x1d
4793#define GRBM_STATUS__CB_BUSY_MASK 0x40000000
4794#define GRBM_STATUS__CB_BUSY__SHIFT 0x1e
4795#define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000
4796#define GRBM_STATUS__GUI_ACTIVE__SHIFT 0x1f
4797#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL_MASK 0xf
4798#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL__SHIFT 0x0
4799#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING_MASK 0x10
4800#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING__SHIFT 0x4
4801#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING_MASK 0x20
4802#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING__SHIFT 0x5
4803#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING_MASK 0x40
4804#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING__SHIFT 0x6
4805#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING_MASK 0x80
4806#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING__SHIFT 0x7
4807#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING_MASK 0x100
4808#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING__SHIFT 0x8
4809#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING_MASK 0x200
4810#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING__SHIFT 0x9
4811#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING_MASK 0x400
4812#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING__SHIFT 0xa
4813#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING_MASK 0x800
4814#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING__SHIFT 0xb
4815#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING_MASK 0x1000
4816#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING__SHIFT 0xc
4817#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING_MASK 0x2000
4818#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING__SHIFT 0xd
4819#define GRBM_STATUS2__RLC_RQ_PENDING_MASK 0x4000
4820#define GRBM_STATUS2__RLC_RQ_PENDING__SHIFT 0xe
4821#define GRBM_STATUS2__RLC_BUSY_MASK 0x1000000
4822#define GRBM_STATUS2__RLC_BUSY__SHIFT 0x18
4823#define GRBM_STATUS2__TC_BUSY_MASK 0x2000000
4824#define GRBM_STATUS2__TC_BUSY__SHIFT 0x19
4825#define GRBM_STATUS2__CPF_BUSY_MASK 0x10000000
4826#define GRBM_STATUS2__CPF_BUSY__SHIFT 0x1c
4827#define GRBM_STATUS2__CPC_BUSY_MASK 0x20000000
4828#define GRBM_STATUS2__CPC_BUSY__SHIFT 0x1d
4829#define GRBM_STATUS2__CPG_BUSY_MASK 0x40000000
4830#define GRBM_STATUS2__CPG_BUSY__SHIFT 0x1e
4831#define GRBM_STATUS_SE0__DB_CLEAN_MASK 0x2
4832#define GRBM_STATUS_SE0__DB_CLEAN__SHIFT 0x1
4833#define GRBM_STATUS_SE0__CB_CLEAN_MASK 0x4
4834#define GRBM_STATUS_SE0__CB_CLEAN__SHIFT 0x2
4835#define GRBM_STATUS_SE0__BCI_BUSY_MASK 0x400000
4836#define GRBM_STATUS_SE0__BCI_BUSY__SHIFT 0x16
4837#define GRBM_STATUS_SE0__VGT_BUSY_MASK 0x800000
4838#define GRBM_STATUS_SE0__VGT_BUSY__SHIFT 0x17
4839#define GRBM_STATUS_SE0__PA_BUSY_MASK 0x1000000
4840#define GRBM_STATUS_SE0__PA_BUSY__SHIFT 0x18
4841#define GRBM_STATUS_SE0__TA_BUSY_MASK 0x2000000
4842#define GRBM_STATUS_SE0__TA_BUSY__SHIFT 0x19
4843#define GRBM_STATUS_SE0__SX_BUSY_MASK 0x4000000
4844#define GRBM_STATUS_SE0__SX_BUSY__SHIFT 0x1a
4845#define GRBM_STATUS_SE0__SPI_BUSY_MASK 0x8000000
4846#define GRBM_STATUS_SE0__SPI_BUSY__SHIFT 0x1b
4847#define GRBM_STATUS_SE0__SC_BUSY_MASK 0x20000000
4848#define GRBM_STATUS_SE0__SC_BUSY__SHIFT 0x1d
4849#define GRBM_STATUS_SE0__DB_BUSY_MASK 0x40000000
4850#define GRBM_STATUS_SE0__DB_BUSY__SHIFT 0x1e
4851#define GRBM_STATUS_SE0__CB_BUSY_MASK 0x80000000
4852#define GRBM_STATUS_SE0__CB_BUSY__SHIFT 0x1f
4853#define GRBM_STATUS_SE1__DB_CLEAN_MASK 0x2
4854#define GRBM_STATUS_SE1__DB_CLEAN__SHIFT 0x1
4855#define GRBM_STATUS_SE1__CB_CLEAN_MASK 0x4
4856#define GRBM_STATUS_SE1__CB_CLEAN__SHIFT 0x2
4857#define GRBM_STATUS_SE1__BCI_BUSY_MASK 0x400000
4858#define GRBM_STATUS_SE1__BCI_BUSY__SHIFT 0x16
4859#define GRBM_STATUS_SE1__VGT_BUSY_MASK 0x800000
4860#define GRBM_STATUS_SE1__VGT_BUSY__SHIFT 0x17
4861#define GRBM_STATUS_SE1__PA_BUSY_MASK 0x1000000
4862#define GRBM_STATUS_SE1__PA_BUSY__SHIFT 0x18
4863#define GRBM_STATUS_SE1__TA_BUSY_MASK 0x2000000
4864#define GRBM_STATUS_SE1__TA_BUSY__SHIFT 0x19
4865#define GRBM_STATUS_SE1__SX_BUSY_MASK 0x4000000
4866#define GRBM_STATUS_SE1__SX_BUSY__SHIFT 0x1a
4867#define GRBM_STATUS_SE1__SPI_BUSY_MASK 0x8000000
4868#define GRBM_STATUS_SE1__SPI_BUSY__SHIFT 0x1b
4869#define GRBM_STATUS_SE1__SC_BUSY_MASK 0x20000000
4870#define GRBM_STATUS_SE1__SC_BUSY__SHIFT 0x1d
4871#define GRBM_STATUS_SE1__DB_BUSY_MASK 0x40000000
4872#define GRBM_STATUS_SE1__DB_BUSY__SHIFT 0x1e
4873#define GRBM_STATUS_SE1__CB_BUSY_MASK 0x80000000
4874#define GRBM_STATUS_SE1__CB_BUSY__SHIFT 0x1f
4875#define GRBM_STATUS_SE2__DB_CLEAN_MASK 0x2
4876#define GRBM_STATUS_SE2__DB_CLEAN__SHIFT 0x1
4877#define GRBM_STATUS_SE2__CB_CLEAN_MASK 0x4
4878#define GRBM_STATUS_SE2__CB_CLEAN__SHIFT 0x2
4879#define GRBM_STATUS_SE2__BCI_BUSY_MASK 0x400000
4880#define GRBM_STATUS_SE2__BCI_BUSY__SHIFT 0x16
4881#define GRBM_STATUS_SE2__VGT_BUSY_MASK 0x800000
4882#define GRBM_STATUS_SE2__VGT_BUSY__SHIFT 0x17
4883#define GRBM_STATUS_SE2__PA_BUSY_MASK 0x1000000
4884#define GRBM_STATUS_SE2__PA_BUSY__SHIFT 0x18
4885#define GRBM_STATUS_SE2__TA_BUSY_MASK 0x2000000
4886#define GRBM_STATUS_SE2__TA_BUSY__SHIFT 0x19
4887#define GRBM_STATUS_SE2__SX_BUSY_MASK 0x4000000
4888#define GRBM_STATUS_SE2__SX_BUSY__SHIFT 0x1a
4889#define GRBM_STATUS_SE2__SPI_BUSY_MASK 0x8000000
4890#define GRBM_STATUS_SE2__SPI_BUSY__SHIFT 0x1b
4891#define GRBM_STATUS_SE2__SC_BUSY_MASK 0x20000000
4892#define GRBM_STATUS_SE2__SC_BUSY__SHIFT 0x1d
4893#define GRBM_STATUS_SE2__DB_BUSY_MASK 0x40000000
4894#define GRBM_STATUS_SE2__DB_BUSY__SHIFT 0x1e
4895#define GRBM_STATUS_SE2__CB_BUSY_MASK 0x80000000
4896#define GRBM_STATUS_SE2__CB_BUSY__SHIFT 0x1f
4897#define GRBM_STATUS_SE3__DB_CLEAN_MASK 0x2
4898#define GRBM_STATUS_SE3__DB_CLEAN__SHIFT 0x1
4899#define GRBM_STATUS_SE3__CB_CLEAN_MASK 0x4
4900#define GRBM_STATUS_SE3__CB_CLEAN__SHIFT 0x2
4901#define GRBM_STATUS_SE3__BCI_BUSY_MASK 0x400000
4902#define GRBM_STATUS_SE3__BCI_BUSY__SHIFT 0x16
4903#define GRBM_STATUS_SE3__VGT_BUSY_MASK 0x800000
4904#define GRBM_STATUS_SE3__VGT_BUSY__SHIFT 0x17
4905#define GRBM_STATUS_SE3__PA_BUSY_MASK 0x1000000
4906#define GRBM_STATUS_SE3__PA_BUSY__SHIFT 0x18
4907#define GRBM_STATUS_SE3__TA_BUSY_MASK 0x2000000
4908#define GRBM_STATUS_SE3__TA_BUSY__SHIFT 0x19
4909#define GRBM_STATUS_SE3__SX_BUSY_MASK 0x4000000
4910#define GRBM_STATUS_SE3__SX_BUSY__SHIFT 0x1a
4911#define GRBM_STATUS_SE3__SPI_BUSY_MASK 0x8000000
4912#define GRBM_STATUS_SE3__SPI_BUSY__SHIFT 0x1b
4913#define GRBM_STATUS_SE3__SC_BUSY_MASK 0x20000000
4914#define GRBM_STATUS_SE3__SC_BUSY__SHIFT 0x1d
4915#define GRBM_STATUS_SE3__DB_BUSY_MASK 0x40000000
4916#define GRBM_STATUS_SE3__DB_BUSY__SHIFT 0x1e
4917#define GRBM_STATUS_SE3__CB_BUSY_MASK 0x80000000
4918#define GRBM_STATUS_SE3__CB_BUSY__SHIFT 0x1f
4919#define GRBM_SOFT_RESET__SOFT_RESET_CP_MASK 0x1
4920#define GRBM_SOFT_RESET__SOFT_RESET_CP__SHIFT 0x0
4921#define GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK 0x4
4922#define GRBM_SOFT_RESET__SOFT_RESET_RLC__SHIFT 0x2
4923#define GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK 0x10000
4924#define GRBM_SOFT_RESET__SOFT_RESET_GFX__SHIFT 0x10
4925#define GRBM_SOFT_RESET__SOFT_RESET_CPF_MASK 0x20000
4926#define GRBM_SOFT_RESET__SOFT_RESET_CPF__SHIFT 0x11
4927#define GRBM_SOFT_RESET__SOFT_RESET_CPC_MASK 0x40000
4928#define GRBM_SOFT_RESET__SOFT_RESET_CPC__SHIFT 0x12
4929#define GRBM_SOFT_RESET__SOFT_RESET_CPG_MASK 0x80000
4930#define GRBM_SOFT_RESET__SOFT_RESET_CPG__SHIFT 0x13
4931#define GRBM_DEBUG_CNTL__GRBM_DEBUG_INDEX_MASK 0x3f
4932#define GRBM_DEBUG_CNTL__GRBM_DEBUG_INDEX__SHIFT 0x0
4933#define GRBM_DEBUG_DATA__DATA_MASK 0xffffffff
4934#define GRBM_DEBUG_DATA__DATA__SHIFT 0x0
4935#define GRBM_GFX_INDEX__INSTANCE_INDEX_MASK 0xff
4936#define GRBM_GFX_INDEX__INSTANCE_INDEX__SHIFT 0x0
4937#define GRBM_GFX_INDEX__SH_INDEX_MASK 0xff00
4938#define GRBM_GFX_INDEX__SH_INDEX__SHIFT 0x8
4939#define GRBM_GFX_INDEX__SE_INDEX_MASK 0xff0000
4940#define GRBM_GFX_INDEX__SE_INDEX__SHIFT 0x10
4941#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK 0x20000000
4942#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES__SHIFT 0x1d
4943#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK 0x40000000
4944#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES__SHIFT 0x1e
4945#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK 0x80000000
4946#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT 0x1f
4947#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT_MASK 0xf
4948#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT__SHIFT 0x0
4949#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT_MASK 0x1f00
4950#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT__SHIFT 0x8
4951#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS_MASK 0xff
4952#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS__SHIFT 0x0
4953#define GRBM_DEBUG__IGNORE_RDY_MASK 0x2
4954#define GRBM_DEBUG__IGNORE_RDY__SHIFT 0x1
4955#define GRBM_DEBUG__IGNORE_FAO_MASK 0x20
4956#define GRBM_DEBUG__IGNORE_FAO__SHIFT 0x5
4957#define GRBM_DEBUG__DISABLE_READ_TIMEOUT_MASK 0x40
4958#define GRBM_DEBUG__DISABLE_READ_TIMEOUT__SHIFT 0x6
4959#define GRBM_DEBUG__SNAPSHOT_FREE_CNTRS_MASK 0x80
4960#define GRBM_DEBUG__SNAPSHOT_FREE_CNTRS__SHIFT 0x7
4961#define GRBM_DEBUG__HYSTERESIS_GUI_ACTIVE_MASK 0xf00
4962#define GRBM_DEBUG__HYSTERESIS_GUI_ACTIVE__SHIFT 0x8
4963#define GRBM_DEBUG__GFX_CLOCK_DOMAIN_OVERRIDE_MASK 0x1000
4964#define GRBM_DEBUG__GFX_CLOCK_DOMAIN_OVERRIDE__SHIFT 0xc
4965#define GRBM_DEBUG_SNAPSHOT__CPF_RDY_MASK 0x1
4966#define GRBM_DEBUG_SNAPSHOT__CPF_RDY__SHIFT 0x0
4967#define GRBM_DEBUG_SNAPSHOT__CPG_RDY_MASK 0x2
4968#define GRBM_DEBUG_SNAPSHOT__CPG_RDY__SHIFT 0x1
4969#define GRBM_DEBUG_SNAPSHOT__SRBM_RDY_MASK 0x4
4970#define GRBM_DEBUG_SNAPSHOT__SRBM_RDY__SHIFT 0x2
4971#define GRBM_DEBUG_SNAPSHOT__WD_ME0PIPE0_RDY_MASK 0x8
4972#define GRBM_DEBUG_SNAPSHOT__WD_ME0PIPE0_RDY__SHIFT 0x3
4973#define GRBM_DEBUG_SNAPSHOT__WD_ME0PIPE1_RDY_MASK 0x10
4974#define GRBM_DEBUG_SNAPSHOT__WD_ME0PIPE1_RDY__SHIFT 0x4
4975#define GRBM_DEBUG_SNAPSHOT__GDS_RDY_MASK 0x20
4976#define GRBM_DEBUG_SNAPSHOT__GDS_RDY__SHIFT 0x5
4977#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE0_RDY0_MASK 0x40
4978#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE0_RDY0__SHIFT 0x6
4979#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE1_RDY0_MASK 0x80
4980#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE1_RDY0__SHIFT 0x7
4981#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE0_RDY0_MASK 0x100
4982#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE0_RDY0__SHIFT 0x8
4983#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE1_RDY0_MASK 0x200
4984#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE1_RDY0__SHIFT 0x9
4985#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE0_RDY0_MASK 0x400
4986#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE0_RDY0__SHIFT 0xa
4987#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE1_RDY0_MASK 0x800
4988#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE1_RDY0__SHIFT 0xb
4989#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE0_RDY0_MASK 0x1000
4990#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE0_RDY0__SHIFT 0xc
4991#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE1_RDY0_MASK 0x2000
4992#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE1_RDY0__SHIFT 0xd
4993#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE0_RDY1_MASK 0x4000
4994#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE0_RDY1__SHIFT 0xe
4995#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE1_RDY1_MASK 0x8000
4996#define GRBM_DEBUG_SNAPSHOT__SE0SPI_ME0PIPE1_RDY1__SHIFT 0xf
4997#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE0_RDY1_MASK 0x10000
4998#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE0_RDY1__SHIFT 0x10
4999#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE1_RDY1_MASK 0x20000
5000#define GRBM_DEBUG_SNAPSHOT__SE1SPI_ME0PIPE1_RDY1__SHIFT 0x11
5001#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE0_RDY1_MASK 0x40000
5002#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE0_RDY1__SHIFT 0x12
5003#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE1_RDY1_MASK 0x80000
5004#define GRBM_DEBUG_SNAPSHOT__SE2SPI_ME0PIPE1_RDY1__SHIFT 0x13
5005#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE0_RDY1_MASK 0x100000
5006#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE0_RDY1__SHIFT 0x14
5007#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE1_RDY1_MASK 0x200000
5008#define GRBM_DEBUG_SNAPSHOT__SE3SPI_ME0PIPE1_RDY1__SHIFT 0x15
5009#define GRBM_READ_ERROR__READ_ADDRESS_MASK 0x3fffc
5010#define GRBM_READ_ERROR__READ_ADDRESS__SHIFT 0x2
5011#define GRBM_READ_ERROR__READ_PIPEID_MASK 0x300000
5012#define GRBM_READ_ERROR__READ_PIPEID__SHIFT 0x14
5013#define GRBM_READ_ERROR__READ_MEID_MASK 0xc00000
5014#define GRBM_READ_ERROR__READ_MEID__SHIFT 0x16
5015#define GRBM_READ_ERROR__READ_ERROR_MASK 0x80000000
5016#define GRBM_READ_ERROR__READ_ERROR__SHIFT 0x1f
5017#define GRBM_READ_ERROR2__READ_REQUESTER_SRBM_MASK 0x20000
5018#define GRBM_READ_ERROR2__READ_REQUESTER_SRBM__SHIFT 0x11
5019#define GRBM_READ_ERROR2__READ_REQUESTER_RLC_MASK 0x40000
5020#define GRBM_READ_ERROR2__READ_REQUESTER_RLC__SHIFT 0x12
5021#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA_MASK 0x80000
5022#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA__SHIFT 0x13
5023#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF_MASK 0x100000
5024#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF__SHIFT 0x14
5025#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF_MASK 0x200000
5026#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF__SHIFT 0x15
5027#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF_MASK 0x400000
5028#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF__SHIFT 0x16
5029#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF_MASK 0x800000
5030#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF__SHIFT 0x17
5031#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0_MASK 0x1000000
5032#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0__SHIFT 0x18
5033#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1_MASK 0x2000000
5034#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1__SHIFT 0x19
5035#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2_MASK 0x4000000
5036#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2__SHIFT 0x1a
5037#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3_MASK 0x8000000
5038#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3__SHIFT 0x1b
5039#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0_MASK 0x10000000
5040#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0__SHIFT 0x1c
5041#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1_MASK 0x20000000
5042#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1__SHIFT 0x1d
5043#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2_MASK 0x40000000
5044#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2__SHIFT 0x1e
5045#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3_MASK 0x80000000
5046#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3__SHIFT 0x1f
5047#define GRBM_INT_CNTL__RDERR_INT_ENABLE_MASK 0x1
5048#define GRBM_INT_CNTL__RDERR_INT_ENABLE__SHIFT 0x0
5049#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE_MASK 0x80000
5050#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE__SHIFT 0x13
5051#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3f
5052#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
5053#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5054#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5055#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5056#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5057#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x1000
5058#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5059#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x2000
5060#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5061#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x4000
5062#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
5063#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x10000
5064#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5065#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x20000
5066#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5067#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x40000
5068#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5069#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x80000
5070#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5071#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x100000
5072#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5073#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x200000
5074#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5075#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x400000
5076#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
5077#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x800000
5078#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
5079#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x1000000
5080#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
5081#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x2000000
5082#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
5083#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x4000000
5084#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
5085#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x8000000
5086#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
5087#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000
5088#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
5089#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3f
5090#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
5091#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5092#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5093#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5094#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5095#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x1000
5096#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5097#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x2000
5098#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5099#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x4000
5100#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
5101#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x10000
5102#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5103#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x20000
5104#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5105#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x40000
5106#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5107#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x80000
5108#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5109#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x100000
5110#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5111#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x200000
5112#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5113#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x400000
5114#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
5115#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x800000
5116#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
5117#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x1000000
5118#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
5119#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x2000000
5120#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
5121#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x4000000
5122#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
5123#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x8000000
5124#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
5125#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000
5126#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
5127#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x3f
5128#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
5129#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5130#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5131#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5132#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5133#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x1000
5134#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5135#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x2000
5136#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5137#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x8000
5138#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
5139#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x10000
5140#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5141#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x20000
5142#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5143#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x40000
5144#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5145#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x80000
5146#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5147#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x100000
5148#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5149#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x200000
5150#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5151#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x3f
5152#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
5153#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5154#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5155#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5156#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5157#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x1000
5158#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5159#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x2000
5160#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5161#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x8000
5162#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
5163#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x10000
5164#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5165#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x20000
5166#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5167#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x40000
5168#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5169#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x80000
5170#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5171#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x100000
5172#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5173#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x200000
5174#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5175#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x3f
5176#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
5177#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5178#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5179#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5180#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5181#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x1000
5182#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5183#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x2000
5184#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5185#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x8000
5186#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
5187#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x10000
5188#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5189#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x20000
5190#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5191#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x40000
5192#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5193#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x80000
5194#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5195#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x100000
5196#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5197#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x200000
5198#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5199#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x3f
5200#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
5201#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x400
5202#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
5203#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x800
5204#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
5205#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x1000
5206#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
5207#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x2000
5208#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
5209#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x8000
5210#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
5211#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x10000
5212#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
5213#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x20000
5214#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
5215#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x40000
5216#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
5217#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x80000
5218#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
5219#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x100000
5220#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
5221#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x200000
5222#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
5223#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
5224#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
5225#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
5226#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
5227#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
5228#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
5229#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
5230#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
5231#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xffffffff
5232#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
5233#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xffffffff
5234#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
5235#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xffffffff
5236#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
5237#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xffffffff
5238#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
5239#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xffffffff
5240#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
5241#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xffffffff
5242#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
5243#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xffffffff
5244#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
5245#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xffffffff
5246#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
5247#define GRBM_SCRATCH_REG0__SCRATCH_REG0_MASK 0xffffffff
5248#define GRBM_SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
5249#define GRBM_SCRATCH_REG1__SCRATCH_REG1_MASK 0xffffffff
5250#define GRBM_SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
5251#define GRBM_SCRATCH_REG2__SCRATCH_REG2_MASK 0xffffffff
5252#define GRBM_SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
5253#define GRBM_SCRATCH_REG3__SCRATCH_REG3_MASK 0xffffffff
5254#define GRBM_SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
5255#define GRBM_SCRATCH_REG4__SCRATCH_REG4_MASK 0xffffffff
5256#define GRBM_SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
5257#define GRBM_SCRATCH_REG5__SCRATCH_REG5_MASK 0xffffffff
5258#define GRBM_SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
5259#define GRBM_SCRATCH_REG6__SCRATCH_REG6_MASK 0xffffffff
5260#define GRBM_SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
5261#define GRBM_SCRATCH_REG7__SCRATCH_REG7_MASK 0xffffffff
5262#define GRBM_SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
5263#define DEBUG_INDEX__DEBUG_INDEX_MASK 0x3ffff
5264#define DEBUG_INDEX__DEBUG_INDEX__SHIFT 0x0
5265#define DEBUG_DATA__DEBUG_DATA_MASK 0xffffffff
5266#define DEBUG_DATA__DEBUG_DATA__SHIFT 0x0
5267#define GRBM_NOWHERE__DATA_MASK 0xffffffff
5268#define GRBM_NOWHERE__DATA__SHIFT 0x0
5269#define PA_CL_VPORT_XSCALE__VPORT_XSCALE_MASK 0xffffffff
5270#define PA_CL_VPORT_XSCALE__VPORT_XSCALE__SHIFT 0x0
5271#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET_MASK 0xffffffff
5272#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET__SHIFT 0x0
5273#define PA_CL_VPORT_YSCALE__VPORT_YSCALE_MASK 0xffffffff
5274#define PA_CL_VPORT_YSCALE__VPORT_YSCALE__SHIFT 0x0
5275#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET_MASK 0xffffffff
5276#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET__SHIFT 0x0
5277#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE_MASK 0xffffffff
5278#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE__SHIFT 0x0
5279#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET_MASK 0xffffffff
5280#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET__SHIFT 0x0
5281#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE_MASK 0xffffffff
5282#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE__SHIFT 0x0
5283#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE_MASK 0xffffffff
5284#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE__SHIFT 0x0
5285#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE_MASK 0xffffffff
5286#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE__SHIFT 0x0
5287#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE_MASK 0xffffffff
5288#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE__SHIFT 0x0
5289#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE_MASK 0xffffffff
5290#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE__SHIFT 0x0
5291#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE_MASK 0xffffffff
5292#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE__SHIFT 0x0
5293#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE_MASK 0xffffffff
5294#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE__SHIFT 0x0
5295#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE_MASK 0xffffffff
5296#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE__SHIFT 0x0
5297#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE_MASK 0xffffffff
5298#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE__SHIFT 0x0
5299#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE_MASK 0xffffffff
5300#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE__SHIFT 0x0
5301#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE_MASK 0xffffffff
5302#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE__SHIFT 0x0
5303#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE_MASK 0xffffffff
5304#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE__SHIFT 0x0
5305#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE_MASK 0xffffffff
5306#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE__SHIFT 0x0
5307#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE_MASK 0xffffffff
5308#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE__SHIFT 0x0
5309#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE_MASK 0xffffffff
5310#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE__SHIFT 0x0
5311#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET_MASK 0xffffffff
5312#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET__SHIFT 0x0
5313#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET_MASK 0xffffffff
5314#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET__SHIFT 0x0
5315#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET_MASK 0xffffffff
5316#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET__SHIFT 0x0
5317#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET_MASK 0xffffffff
5318#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET__SHIFT 0x0
5319#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET_MASK 0xffffffff
5320#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET__SHIFT 0x0
5321#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET_MASK 0xffffffff
5322#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET__SHIFT 0x0
5323#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET_MASK 0xffffffff
5324#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET__SHIFT 0x0
5325#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET_MASK 0xffffffff
5326#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET__SHIFT 0x0
5327#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET_MASK 0xffffffff
5328#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET__SHIFT 0x0
5329#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET_MASK 0xffffffff
5330#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET__SHIFT 0x0
5331#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET_MASK 0xffffffff
5332#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET__SHIFT 0x0
5333#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET_MASK 0xffffffff
5334#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET__SHIFT 0x0
5335#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET_MASK 0xffffffff
5336#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET__SHIFT 0x0
5337#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET_MASK 0xffffffff
5338#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET__SHIFT 0x0
5339#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET_MASK 0xffffffff
5340#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET__SHIFT 0x0
5341#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE_MASK 0xffffffff
5342#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE__SHIFT 0x0
5343#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE_MASK 0xffffffff
5344#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE__SHIFT 0x0
5345#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE_MASK 0xffffffff
5346#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE__SHIFT 0x0
5347#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE_MASK 0xffffffff
5348#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE__SHIFT 0x0
5349#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE_MASK 0xffffffff
5350#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE__SHIFT 0x0
5351#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE_MASK 0xffffffff
5352#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE__SHIFT 0x0
5353#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE_MASK 0xffffffff
5354#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE__SHIFT 0x0
5355#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE_MASK 0xffffffff
5356#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE__SHIFT 0x0
5357#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE_MASK 0xffffffff
5358#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE__SHIFT 0x0
5359#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE_MASK 0xffffffff
5360#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE__SHIFT 0x0
5361#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE_MASK 0xffffffff
5362#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE__SHIFT 0x0
5363#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE_MASK 0xffffffff
5364#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE__SHIFT 0x0
5365#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE_MASK 0xffffffff
5366#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE__SHIFT 0x0
5367#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE_MASK 0xffffffff
5368#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE__SHIFT 0x0
5369#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE_MASK 0xffffffff
5370#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE__SHIFT 0x0
5371#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET_MASK 0xffffffff
5372#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET__SHIFT 0x0
5373#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET_MASK 0xffffffff
5374#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET__SHIFT 0x0
5375#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET_MASK 0xffffffff
5376#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET__SHIFT 0x0
5377#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET_MASK 0xffffffff
5378#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET__SHIFT 0x0
5379#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET_MASK 0xffffffff
5380#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET__SHIFT 0x0
5381#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET_MASK 0xffffffff
5382#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET__SHIFT 0x0
5383#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET_MASK 0xffffffff
5384#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET__SHIFT 0x0
5385#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET_MASK 0xffffffff
5386#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET__SHIFT 0x0
5387#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET_MASK 0xffffffff
5388#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET__SHIFT 0x0
5389#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET_MASK 0xffffffff
5390#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET__SHIFT 0x0
5391#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET_MASK 0xffffffff
5392#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET__SHIFT 0x0
5393#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET_MASK 0xffffffff
5394#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET__SHIFT 0x0
5395#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET_MASK 0xffffffff
5396#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET__SHIFT 0x0
5397#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET_MASK 0xffffffff
5398#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET__SHIFT 0x0
5399#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET_MASK 0xffffffff
5400#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET__SHIFT 0x0
5401#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE_MASK 0xffffffff
5402#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE__SHIFT 0x0
5403#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE_MASK 0xffffffff
5404#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE__SHIFT 0x0
5405#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE_MASK 0xffffffff
5406#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE__SHIFT 0x0
5407#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE_MASK 0xffffffff
5408#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE__SHIFT 0x0
5409#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE_MASK 0xffffffff
5410#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE__SHIFT 0x0
5411#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE_MASK 0xffffffff
5412#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE__SHIFT 0x0
5413#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE_MASK 0xffffffff
5414#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE__SHIFT 0x0
5415#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE_MASK 0xffffffff
5416#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE__SHIFT 0x0
5417#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE_MASK 0xffffffff
5418#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE__SHIFT 0x0
5419#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE_MASK 0xffffffff
5420#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE__SHIFT 0x0
5421#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE_MASK 0xffffffff
5422#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE__SHIFT 0x0
5423#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE_MASK 0xffffffff
5424#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE__SHIFT 0x0
5425#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE_MASK 0xffffffff
5426#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE__SHIFT 0x0
5427#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE_MASK 0xffffffff
5428#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE__SHIFT 0x0
5429#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE_MASK 0xffffffff
5430#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE__SHIFT 0x0
5431#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET_MASK 0xffffffff
5432#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET__SHIFT 0x0
5433#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET_MASK 0xffffffff
5434#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET__SHIFT 0x0
5435#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET_MASK 0xffffffff
5436#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET__SHIFT 0x0
5437#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET_MASK 0xffffffff
5438#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET__SHIFT 0x0
5439#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET_MASK 0xffffffff
5440#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET__SHIFT 0x0
5441#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET_MASK 0xffffffff
5442#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET__SHIFT 0x0
5443#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET_MASK 0xffffffff
5444#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET__SHIFT 0x0
5445#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET_MASK 0xffffffff
5446#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET__SHIFT 0x0
5447#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET_MASK 0xffffffff
5448#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET__SHIFT 0x0
5449#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET_MASK 0xffffffff
5450#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET__SHIFT 0x0
5451#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET_MASK 0xffffffff
5452#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET__SHIFT 0x0
5453#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET_MASK 0xffffffff
5454#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET__SHIFT 0x0
5455#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET_MASK 0xffffffff
5456#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET__SHIFT 0x0
5457#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET_MASK 0xffffffff
5458#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET__SHIFT 0x0
5459#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET_MASK 0xffffffff
5460#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET__SHIFT 0x0
5461#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA_MASK 0x1
5462#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA__SHIFT 0x0
5463#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA_MASK 0x2
5464#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA__SHIFT 0x1
5465#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA_MASK 0x4
5466#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA__SHIFT 0x2
5467#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA_MASK 0x8
5468#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA__SHIFT 0x3
5469#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA_MASK 0x10
5470#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA__SHIFT 0x4
5471#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA_MASK 0x20
5472#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA__SHIFT 0x5
5473#define PA_CL_VTE_CNTL__VTX_XY_FMT_MASK 0x100
5474#define PA_CL_VTE_CNTL__VTX_XY_FMT__SHIFT 0x8
5475#define PA_CL_VTE_CNTL__VTX_Z_FMT_MASK 0x200
5476#define PA_CL_VTE_CNTL__VTX_Z_FMT__SHIFT 0x9
5477#define PA_CL_VTE_CNTL__VTX_W0_FMT_MASK 0x400
5478#define PA_CL_VTE_CNTL__VTX_W0_FMT__SHIFT 0xa
5479#define PA_CL_VTE_CNTL__PERFCOUNTER_REF_MASK 0x800
5480#define PA_CL_VTE_CNTL__PERFCOUNTER_REF__SHIFT 0xb
5481#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0_MASK 0x1
5482#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0__SHIFT 0x0
5483#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1_MASK 0x2
5484#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1__SHIFT 0x1
5485#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2_MASK 0x4
5486#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2__SHIFT 0x2
5487#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3_MASK 0x8
5488#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3__SHIFT 0x3
5489#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4_MASK 0x10
5490#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4__SHIFT 0x4
5491#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5_MASK 0x20
5492#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5__SHIFT 0x5
5493#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6_MASK 0x40
5494#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6__SHIFT 0x6
5495#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7_MASK 0x80
5496#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7__SHIFT 0x7
5497#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0_MASK 0x100
5498#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0__SHIFT 0x8
5499#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1_MASK 0x200
5500#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1__SHIFT 0x9
5501#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2_MASK 0x400
5502#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2__SHIFT 0xa
5503#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3_MASK 0x800
5504#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3__SHIFT 0xb
5505#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4_MASK 0x1000
5506#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4__SHIFT 0xc
5507#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5_MASK 0x2000
5508#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5__SHIFT 0xd
5509#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6_MASK 0x4000
5510#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6__SHIFT 0xe
5511#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7_MASK 0x8000
5512#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7__SHIFT 0xf
5513#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE_MASK 0x10000
5514#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE__SHIFT 0x10
5515#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG_MASK 0x20000
5516#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG__SHIFT 0x11
5517#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX_MASK 0x40000
5518#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX__SHIFT 0x12
5519#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX_MASK 0x80000
5520#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX__SHIFT 0x13
5521#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG_MASK 0x100000
5522#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG__SHIFT 0x14
5523#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA_MASK 0x200000
5524#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA__SHIFT 0x15
5525#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA_MASK 0x400000
5526#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA__SHIFT 0x16
5527#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA_MASK 0x800000
5528#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA__SHIFT 0x17
5529#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA_MASK 0x1000000
5530#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA__SHIFT 0x18
5531#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG_MASK 0x2000000
5532#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG__SHIFT 0x19
5533#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD_MASK 0x1
5534#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD__SHIFT 0x0
5535#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD_MASK 0x2
5536#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD__SHIFT 0x1
5537#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD_MASK 0x4
5538#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD__SHIFT 0x2
5539#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0_MASK 0x8
5540#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0__SHIFT 0x3
5541#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN_MASK 0x10
5542#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN__SHIFT 0x4
5543#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN_MASK 0x20
5544#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN__SHIFT 0x5
5545#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN_MASK 0x40
5546#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN__SHIFT 0x6
5547#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0_MASK 0x80
5548#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0__SHIFT 0x7
5549#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF_MASK 0x100
5550#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF__SHIFT 0x8
5551#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN_MASK 0x200
5552#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN__SHIFT 0x9
5553#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF_MASK 0x400
5554#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF__SHIFT 0xa
5555#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN_MASK 0x800
5556#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN__SHIFT 0xb
5557#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF_MASK 0x1000
5558#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF__SHIFT 0xc
5559#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN_MASK 0x2000
5560#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN__SHIFT 0xd
5561#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD_MASK 0x4000
5562#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD__SHIFT 0xe
5563#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0_MASK 0x100000
5564#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0__SHIFT 0x14
5565#define PA_CL_CLIP_CNTL__UCP_ENA_0_MASK 0x1
5566#define PA_CL_CLIP_CNTL__UCP_ENA_0__SHIFT 0x0
5567#define PA_CL_CLIP_CNTL__UCP_ENA_1_MASK 0x2
5568#define PA_CL_CLIP_CNTL__UCP_ENA_1__SHIFT 0x1
5569#define PA_CL_CLIP_CNTL__UCP_ENA_2_MASK 0x4
5570#define PA_CL_CLIP_CNTL__UCP_ENA_2__SHIFT 0x2
5571#define PA_CL_CLIP_CNTL__UCP_ENA_3_MASK 0x8
5572#define PA_CL_CLIP_CNTL__UCP_ENA_3__SHIFT 0x3
5573#define PA_CL_CLIP_CNTL__UCP_ENA_4_MASK 0x10
5574#define PA_CL_CLIP_CNTL__UCP_ENA_4__SHIFT 0x4
5575#define PA_CL_CLIP_CNTL__UCP_ENA_5_MASK 0x20
5576#define PA_CL_CLIP_CNTL__UCP_ENA_5__SHIFT 0x5
5577#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG_MASK 0x2000
5578#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG__SHIFT 0xd
5579#define PA_CL_CLIP_CNTL__PS_UCP_MODE_MASK 0xc000
5580#define PA_CL_CLIP_CNTL__PS_UCP_MODE__SHIFT 0xe
5581#define PA_CL_CLIP_CNTL__CLIP_DISABLE_MASK 0x10000
5582#define PA_CL_CLIP_CNTL__CLIP_DISABLE__SHIFT 0x10
5583#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA_MASK 0x20000
5584#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA__SHIFT 0x11
5585#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA_MASK 0x40000
5586#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA__SHIFT 0x12
5587#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF_MASK 0x80000
5588#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF__SHIFT 0x13
5589#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT_MASK 0x100000
5590#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT__SHIFT 0x14
5591#define PA_CL_CLIP_CNTL__VTX_KILL_OR_MASK 0x200000
5592#define PA_CL_CLIP_CNTL__VTX_KILL_OR__SHIFT 0x15
5593#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL_MASK 0x400000
5594#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL__SHIFT 0x16
5595#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA_MASK 0x1000000
5596#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA__SHIFT 0x18
5597#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE_MASK 0x2000000
5598#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE__SHIFT 0x19
5599#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE_MASK 0x4000000
5600#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE__SHIFT 0x1a
5601#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE_MASK 0x8000000
5602#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE__SHIFT 0x1b
5603#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER_MASK 0xffffffff
5604#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
5605#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER_MASK 0xffffffff
5606#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
5607#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER_MASK 0xffffffff
5608#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
5609#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER_MASK 0xffffffff
5610#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
5611#define PA_CL_UCP_0_X__DATA_REGISTER_MASK 0xffffffff
5612#define PA_CL_UCP_0_X__DATA_REGISTER__SHIFT 0x0
5613#define PA_CL_UCP_0_Y__DATA_REGISTER_MASK 0xffffffff
5614#define PA_CL_UCP_0_Y__DATA_REGISTER__SHIFT 0x0
5615#define PA_CL_UCP_0_Z__DATA_REGISTER_MASK 0xffffffff
5616#define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0
5617#define PA_CL_UCP_0_W__DATA_REGISTER_MASK 0xffffffff
5618#define PA_CL_UCP_0_W__DATA_REGISTER__SHIFT 0x0
5619#define PA_CL_UCP_1_X__DATA_REGISTER_MASK 0xffffffff
5620#define PA_CL_UCP_1_X__DATA_REGISTER__SHIFT 0x0
5621#define PA_CL_UCP_1_Y__DATA_REGISTER_MASK 0xffffffff
5622#define PA_CL_UCP_1_Y__DATA_REGISTER__SHIFT 0x0
5623#define PA_CL_UCP_1_Z__DATA_REGISTER_MASK 0xffffffff
5624#define PA_CL_UCP_1_Z__DATA_REGISTER__SHIFT 0x0
5625#define PA_CL_UCP_1_W__DATA_REGISTER_MASK 0xffffffff
5626#define PA_CL_UCP_1_W__DATA_REGISTER__SHIFT 0x0
5627#define PA_CL_UCP_2_X__DATA_REGISTER_MASK 0xffffffff
5628#define PA_CL_UCP_2_X__DATA_REGISTER__SHIFT 0x0
5629#define PA_CL_UCP_2_Y__DATA_REGISTER_MASK 0xffffffff
5630#define PA_CL_UCP_2_Y__DATA_REGISTER__SHIFT 0x0
5631#define PA_CL_UCP_2_Z__DATA_REGISTER_MASK 0xffffffff
5632#define PA_CL_UCP_2_Z__DATA_REGISTER__SHIFT 0x0
5633#define PA_CL_UCP_2_W__DATA_REGISTER_MASK 0xffffffff
5634#define PA_CL_UCP_2_W__DATA_REGISTER__SHIFT 0x0
5635#define PA_CL_UCP_3_X__DATA_REGISTER_MASK 0xffffffff
5636#define PA_CL_UCP_3_X__DATA_REGISTER__SHIFT 0x0
5637#define PA_CL_UCP_3_Y__DATA_REGISTER_MASK 0xffffffff
5638#define PA_CL_UCP_3_Y__DATA_REGISTER__SHIFT 0x0
5639#define PA_CL_UCP_3_Z__DATA_REGISTER_MASK 0xffffffff
5640#define PA_CL_UCP_3_Z__DATA_REGISTER__SHIFT 0x0
5641#define PA_CL_UCP_3_W__DATA_REGISTER_MASK 0xffffffff
5642#define PA_CL_UCP_3_W__DATA_REGISTER__SHIFT 0x0
5643#define PA_CL_UCP_4_X__DATA_REGISTER_MASK 0xffffffff
5644#define PA_CL_UCP_4_X__DATA_REGISTER__SHIFT 0x0
5645#define PA_CL_UCP_4_Y__DATA_REGISTER_MASK 0xffffffff
5646#define PA_CL_UCP_4_Y__DATA_REGISTER__SHIFT 0x0
5647#define PA_CL_UCP_4_Z__DATA_REGISTER_MASK 0xffffffff
5648#define PA_CL_UCP_4_Z__DATA_REGISTER__SHIFT 0x0
5649#define PA_CL_UCP_4_W__DATA_REGISTER_MASK 0xffffffff
5650#define PA_CL_UCP_4_W__DATA_REGISTER__SHIFT 0x0
5651#define PA_CL_UCP_5_X__DATA_REGISTER_MASK 0xffffffff
5652#define PA_CL_UCP_5_X__DATA_REGISTER__SHIFT 0x0
5653#define PA_CL_UCP_5_Y__DATA_REGISTER_MASK 0xffffffff
5654#define PA_CL_UCP_5_Y__DATA_REGISTER__SHIFT 0x0
5655#define PA_CL_UCP_5_Z__DATA_REGISTER_MASK 0xffffffff
5656#define PA_CL_UCP_5_Z__DATA_REGISTER__SHIFT 0x0
5657#define PA_CL_UCP_5_W__DATA_REGISTER_MASK 0xffffffff
5658#define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0
5659#define PA_CL_POINT_X_RAD__DATA_REGISTER_MASK 0xffffffff
5660#define PA_CL_POINT_X_RAD__DATA_REGISTER__SHIFT 0x0
5661#define PA_CL_POINT_Y_RAD__DATA_REGISTER_MASK 0xffffffff
5662#define PA_CL_POINT_Y_RAD__DATA_REGISTER__SHIFT 0x0
5663#define PA_CL_POINT_SIZE__DATA_REGISTER_MASK 0xffffffff
5664#define PA_CL_POINT_SIZE__DATA_REGISTER__SHIFT 0x0
5665#define PA_CL_POINT_CULL_RAD__DATA_REGISTER_MASK 0xffffffff
5666#define PA_CL_POINT_CULL_RAD__DATA_REGISTER__SHIFT 0x0
5667#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK 0x1
5668#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA__SHIFT 0x0
5669#define PA_CL_ENHANCE__NUM_CLIP_SEQ_MASK 0x6
5670#define PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT 0x1
5671#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL_MASK 0x8
5672#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL__SHIFT 0x3
5673#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE_MASK 0x10
5674#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE__SHIFT 0x4
5675#define PA_CL_ENHANCE__XTRA_DEBUG_REG_SEL_MASK 0x20
5676#define PA_CL_ENHANCE__XTRA_DEBUG_REG_SEL__SHIFT 0x5
5677#define PA_CL_ENHANCE__ECO_SPARE3_MASK 0x10000000
5678#define PA_CL_ENHANCE__ECO_SPARE3__SHIFT 0x1c
5679#define PA_CL_ENHANCE__ECO_SPARE2_MASK 0x20000000
5680#define PA_CL_ENHANCE__ECO_SPARE2__SHIFT 0x1d
5681#define PA_CL_ENHANCE__ECO_SPARE1_MASK 0x40000000
5682#define PA_CL_ENHANCE__ECO_SPARE1__SHIFT 0x1e
5683#define PA_CL_ENHANCE__ECO_SPARE0_MASK 0x80000000
5684#define PA_CL_ENHANCE__ECO_SPARE0__SHIFT 0x1f
5685#define PA_CL_RESET_DEBUG__CL_TRIV_DISC_DISABLE_MASK 0x1
5686#define PA_CL_RESET_DEBUG__CL_TRIV_DISC_DISABLE__SHIFT 0x0
5687#define PA_SU_VTX_CNTL__PIX_CENTER_MASK 0x1
5688#define PA_SU_VTX_CNTL__PIX_CENTER__SHIFT 0x0
5689#define PA_SU_VTX_CNTL__ROUND_MODE_MASK 0x6
5690#define PA_SU_VTX_CNTL__ROUND_MODE__SHIFT 0x1
5691#define PA_SU_VTX_CNTL__QUANT_MODE_MASK 0x38
5692#define PA_SU_VTX_CNTL__QUANT_MODE__SHIFT 0x3
5693#define PA_SU_POINT_SIZE__HEIGHT_MASK 0xffff
5694#define PA_SU_POINT_SIZE__HEIGHT__SHIFT 0x0
5695#define PA_SU_POINT_SIZE__WIDTH_MASK 0xffff0000
5696#define PA_SU_POINT_SIZE__WIDTH__SHIFT 0x10
5697#define PA_SU_POINT_MINMAX__MIN_SIZE_MASK 0xffff
5698#define PA_SU_POINT_MINMAX__MIN_SIZE__SHIFT 0x0
5699#define PA_SU_POINT_MINMAX__MAX_SIZE_MASK 0xffff0000
5700#define PA_SU_POINT_MINMAX__MAX_SIZE__SHIFT 0x10
5701#define PA_SU_LINE_CNTL__WIDTH_MASK 0xffff
5702#define PA_SU_LINE_CNTL__WIDTH__SHIFT 0x0
5703#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET_MASK 0x3
5704#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET__SHIFT 0x0
5705#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH_MASK 0x4
5706#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH__SHIFT 0x2
5707#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM_MASK 0x8
5708#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM__SHIFT 0x3
5709#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST_MASK 0x10
5710#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST__SHIFT 0x4
5711#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE_MASK 0xffffffff
5712#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE__SHIFT 0x0
5713#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE_MASK 0x1
5714#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE__SHIFT 0x0
5715#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE_MASK 0x2
5716#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE__SHIFT 0x1
5717#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE_MASK 0x4
5718#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE__SHIFT 0x2
5719#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE_MASK 0x8
5720#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE__SHIFT 0x3
5721#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA_MASK 0x10
5722#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA__SHIFT 0x4
5723#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA_MASK 0x20
5724#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA__SHIFT 0x5
5725#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA_MASK 0x40
5726#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA__SHIFT 0x6
5727#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA_MASK 0x80
5728#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA__SHIFT 0x7
5729#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT_MASK 0xff00
5730#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT__SHIFT 0x8
5731#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION_MASK 0x40000000
5732#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION__SHIFT 0x1e
5733#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION_MASK 0x80000000
5734#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION__SHIFT 0x1f
5735#define PA_SU_SC_MODE_CNTL__CULL_FRONT_MASK 0x1
5736#define PA_SU_SC_MODE_CNTL__CULL_FRONT__SHIFT 0x0
5737#define PA_SU_SC_MODE_CNTL__CULL_BACK_MASK 0x2
5738#define PA_SU_SC_MODE_CNTL__CULL_BACK__SHIFT 0x1
5739#define PA_SU_SC_MODE_CNTL__FACE_MASK 0x4
5740#define PA_SU_SC_MODE_CNTL__FACE__SHIFT 0x2
5741#define PA_SU_SC_MODE_CNTL__POLY_MODE_MASK 0x18
5742#define PA_SU_SC_MODE_CNTL__POLY_MODE__SHIFT 0x3
5743#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE_MASK 0xe0
5744#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE__SHIFT 0x5
5745#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE_MASK 0x700
5746#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE__SHIFT 0x8
5747#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE_MASK 0x800
5748#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE__SHIFT 0xb
5749#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE_MASK 0x1000
5750#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE__SHIFT 0xc
5751#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE_MASK 0x2000
5752#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE__SHIFT 0xd
5753#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE_MASK 0x10000
5754#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE__SHIFT 0x10
5755#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST_MASK 0x80000
5756#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST__SHIFT 0x13
5757#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS_MASK 0x100000
5758#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS__SHIFT 0x14
5759#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA_MASK 0x200000
5760#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA__SHIFT 0x15
5761#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS_MASK 0xff
5762#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS__SHIFT 0x0
5763#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT_MASK 0x100
5764#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT__SHIFT 0x8
5765#define PA_SU_POLY_OFFSET_CLAMP__CLAMP_MASK 0xffffffff
5766#define PA_SU_POLY_OFFSET_CLAMP__CLAMP__SHIFT 0x0
5767#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE_MASK 0xffffffff
5768#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE__SHIFT 0x0
5769#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET_MASK 0xffffffff
5770#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET__SHIFT 0x0
5771#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE_MASK 0xffffffff
5772#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE__SHIFT 0x0
5773#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET_MASK 0xffffffff
5774#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET__SHIFT 0x0
5775#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X_MASK 0x1ff
5776#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X__SHIFT 0x0
5777#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y_MASK 0x1ff0000
5778#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y__SHIFT 0x10
5779#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE_MASK 0xffffff
5780#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE__SHIFT 0x0
5781#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
5782#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
5783#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
5784#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
5785#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
5786#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
5787#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
5788#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
5789#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
5790#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
5791#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
5792#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
5793#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
5794#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
5795#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
5796#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
5797#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
5798#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
5799#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
5800#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
5801#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
5802#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
5803#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
5804#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
5805#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
5806#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
5807#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
5808#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
5809#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
5810#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
5811#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffff
5812#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
5813#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
5814#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
5815#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffff
5816#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
5817#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
5818#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
5819#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffff
5820#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
5821#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
5822#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
5823#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffff
5824#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
5825#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES_MASK 0x7
5826#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES__SHIFT 0x0
5827#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN_MASK 0x10
5828#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN__SHIFT 0x4
5829#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST_MASK 0x1e000
5830#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST__SHIFT 0xd
5831#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES_MASK 0x700000
5832#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES__SHIFT 0x14
5833#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE_MASK 0x3000000
5834#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE__SHIFT 0x18
5835#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0_MASK 0xffff
5836#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0__SHIFT 0x0
5837#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0_MASK 0xffff0000
5838#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0__SHIFT 0x10
5839#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1_MASK 0xffff
5840#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1__SHIFT 0x0
5841#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1_MASK 0xffff0000
5842#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1__SHIFT 0x10
5843#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X_MASK 0xf
5844#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X__SHIFT 0x0
5845#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y_MASK 0xf0
5846#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y__SHIFT 0x4
5847#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X_MASK 0xf00
5848#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X__SHIFT 0x8
5849#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y_MASK 0xf000
5850#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y__SHIFT 0xc
5851#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X_MASK 0xf0000
5852#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X__SHIFT 0x10
5853#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y_MASK 0xf00000
5854#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y__SHIFT 0x14
5855#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X_MASK 0xf000000
5856#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X__SHIFT 0x18
5857#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y_MASK 0xf0000000
5858#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y__SHIFT 0x1c
5859#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X_MASK 0xf
5860#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X__SHIFT 0x0
5861#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y_MASK 0xf0
5862#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y__SHIFT 0x4
5863#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X_MASK 0xf00
5864#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X__SHIFT 0x8
5865#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y_MASK 0xf000
5866#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y__SHIFT 0xc
5867#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X_MASK 0xf0000
5868#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X__SHIFT 0x10
5869#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y_MASK 0xf00000
5870#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y__SHIFT 0x14
5871#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X_MASK 0xf000000
5872#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X__SHIFT 0x18
5873#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y_MASK 0xf0000000
5874#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y__SHIFT 0x1c
5875#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X_MASK 0xf
5876#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X__SHIFT 0x0
5877#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y_MASK 0xf0
5878#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y__SHIFT 0x4
5879#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X_MASK 0xf00
5880#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X__SHIFT 0x8
5881#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y_MASK 0xf000
5882#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y__SHIFT 0xc
5883#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X_MASK 0xf0000
5884#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X__SHIFT 0x10
5885#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y_MASK 0xf00000
5886#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y__SHIFT 0x14
5887#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X_MASK 0xf000000
5888#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X__SHIFT 0x18
5889#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y_MASK 0xf0000000
5890#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y__SHIFT 0x1c
5891#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X_MASK 0xf
5892#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X__SHIFT 0x0
5893#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y_MASK 0xf0
5894#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y__SHIFT 0x4
5895#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X_MASK 0xf00
5896#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X__SHIFT 0x8
5897#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y_MASK 0xf000
5898#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y__SHIFT 0xc
5899#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X_MASK 0xf0000
5900#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X__SHIFT 0x10
5901#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y_MASK 0xf00000
5902#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y__SHIFT 0x14
5903#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X_MASK 0xf000000
5904#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X__SHIFT 0x18
5905#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y_MASK 0xf0000000
5906#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y__SHIFT 0x1c
5907#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X_MASK 0xf
5908#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X__SHIFT 0x0
5909#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y_MASK 0xf0
5910#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y__SHIFT 0x4
5911#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X_MASK 0xf00
5912#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X__SHIFT 0x8
5913#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y_MASK 0xf000
5914#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y__SHIFT 0xc
5915#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X_MASK 0xf0000
5916#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X__SHIFT 0x10
5917#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y_MASK 0xf00000
5918#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y__SHIFT 0x14
5919#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X_MASK 0xf000000
5920#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X__SHIFT 0x18
5921#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y_MASK 0xf0000000
5922#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y__SHIFT 0x1c
5923#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X_MASK 0xf
5924#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X__SHIFT 0x0
5925#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y_MASK 0xf0
5926#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y__SHIFT 0x4
5927#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X_MASK 0xf00
5928#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X__SHIFT 0x8
5929#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y_MASK 0xf000
5930#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y__SHIFT 0xc
5931#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X_MASK 0xf0000
5932#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X__SHIFT 0x10
5933#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y_MASK 0xf00000
5934#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y__SHIFT 0x14
5935#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X_MASK 0xf000000
5936#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X__SHIFT 0x18
5937#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y_MASK 0xf0000000
5938#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y__SHIFT 0x1c
5939#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X_MASK 0xf
5940#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X__SHIFT 0x0
5941#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y_MASK 0xf0
5942#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y__SHIFT 0x4
5943#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X_MASK 0xf00
5944#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X__SHIFT 0x8
5945#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y_MASK 0xf000
5946#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y__SHIFT 0xc
5947#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X_MASK 0xf0000
5948#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X__SHIFT 0x10
5949#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y_MASK 0xf00000
5950#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y__SHIFT 0x14
5951#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X_MASK 0xf000000
5952#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X__SHIFT 0x18
5953#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y_MASK 0xf0000000
5954#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y__SHIFT 0x1c
5955#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X_MASK 0xf
5956#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X__SHIFT 0x0
5957#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y_MASK 0xf0
5958#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y__SHIFT 0x4
5959#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X_MASK 0xf00
5960#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X__SHIFT 0x8
5961#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y_MASK 0xf000
5962#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y__SHIFT 0xc
5963#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X_MASK 0xf0000
5964#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X__SHIFT 0x10
5965#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y_MASK 0xf00000
5966#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y__SHIFT 0x14
5967#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X_MASK 0xf000000
5968#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X__SHIFT 0x18
5969#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y_MASK 0xf0000000
5970#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y__SHIFT 0x1c
5971#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X_MASK 0xf
5972#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X__SHIFT 0x0
5973#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y_MASK 0xf0
5974#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y__SHIFT 0x4
5975#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X_MASK 0xf00
5976#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X__SHIFT 0x8
5977#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y_MASK 0xf000
5978#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y__SHIFT 0xc
5979#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X_MASK 0xf0000
5980#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X__SHIFT 0x10
5981#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y_MASK 0xf00000
5982#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y__SHIFT 0x14
5983#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X_MASK 0xf000000
5984#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X__SHIFT 0x18
5985#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y_MASK 0xf0000000
5986#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y__SHIFT 0x1c
5987#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X_MASK 0xf
5988#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X__SHIFT 0x0
5989#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y_MASK 0xf0
5990#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y__SHIFT 0x4
5991#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X_MASK 0xf00
5992#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X__SHIFT 0x8
5993#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y_MASK 0xf000
5994#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y__SHIFT 0xc
5995#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X_MASK 0xf0000
5996#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X__SHIFT 0x10
5997#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y_MASK 0xf00000
5998#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y__SHIFT 0x14
5999#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X_MASK 0xf000000
6000#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X__SHIFT 0x18
6001#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y_MASK 0xf0000000
6002#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y__SHIFT 0x1c
6003#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X_MASK 0xf
6004#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X__SHIFT 0x0
6005#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y_MASK 0xf0
6006#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y__SHIFT 0x4
6007#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X_MASK 0xf00
6008#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X__SHIFT 0x8
6009#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y_MASK 0xf000
6010#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y__SHIFT 0xc
6011#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X_MASK 0xf0000
6012#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X__SHIFT 0x10
6013#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y_MASK 0xf00000
6014#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y__SHIFT 0x14
6015#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X_MASK 0xf000000
6016#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X__SHIFT 0x18
6017#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y_MASK 0xf0000000
6018#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y__SHIFT 0x1c
6019#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X_MASK 0xf
6020#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X__SHIFT 0x0
6021#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y_MASK 0xf0
6022#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y__SHIFT 0x4
6023#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X_MASK 0xf00
6024#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X__SHIFT 0x8
6025#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y_MASK 0xf000
6026#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y__SHIFT 0xc
6027#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X_MASK 0xf0000
6028#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X__SHIFT 0x10
6029#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y_MASK 0xf00000
6030#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y__SHIFT 0x14
6031#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X_MASK 0xf000000
6032#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X__SHIFT 0x18
6033#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y_MASK 0xf0000000
6034#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y__SHIFT 0x1c
6035#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X_MASK 0xf
6036#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X__SHIFT 0x0
6037#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y_MASK 0xf0
6038#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y__SHIFT 0x4
6039#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X_MASK 0xf00
6040#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X__SHIFT 0x8
6041#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y_MASK 0xf000
6042#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y__SHIFT 0xc
6043#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X_MASK 0xf0000
6044#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X__SHIFT 0x10
6045#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y_MASK 0xf00000
6046#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y__SHIFT 0x14
6047#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X_MASK 0xf000000
6048#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X__SHIFT 0x18
6049#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y_MASK 0xf0000000
6050#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y__SHIFT 0x1c
6051#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X_MASK 0xf
6052#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X__SHIFT 0x0
6053#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y_MASK 0xf0
6054#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y__SHIFT 0x4
6055#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X_MASK 0xf00
6056#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X__SHIFT 0x8
6057#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y_MASK 0xf000
6058#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y__SHIFT 0xc
6059#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X_MASK 0xf0000
6060#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X__SHIFT 0x10
6061#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y_MASK 0xf00000
6062#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y__SHIFT 0x14
6063#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X_MASK 0xf000000
6064#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X__SHIFT 0x18
6065#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y_MASK 0xf0000000
6066#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y__SHIFT 0x1c
6067#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X_MASK 0xf
6068#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X__SHIFT 0x0
6069#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y_MASK 0xf0
6070#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y__SHIFT 0x4
6071#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X_MASK 0xf00
6072#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X__SHIFT 0x8
6073#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y_MASK 0xf000
6074#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y__SHIFT 0xc
6075#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X_MASK 0xf0000
6076#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X__SHIFT 0x10
6077#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y_MASK 0xf00000
6078#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y__SHIFT 0x14
6079#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X_MASK 0xf000000
6080#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X__SHIFT 0x18
6081#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y_MASK 0xf0000000
6082#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y__SHIFT 0x1c
6083#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X_MASK 0xf
6084#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X__SHIFT 0x0
6085#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y_MASK 0xf0
6086#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y__SHIFT 0x4
6087#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X_MASK 0xf00
6088#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X__SHIFT 0x8
6089#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y_MASK 0xf000
6090#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y__SHIFT 0xc
6091#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X_MASK 0xf0000
6092#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X__SHIFT 0x10
6093#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y_MASK 0xf00000
6094#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y__SHIFT 0x14
6095#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X_MASK 0xf000000
6096#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X__SHIFT 0x18
6097#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y_MASK 0xf0000000
6098#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y__SHIFT 0x1c
6099#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0_MASK 0xf
6100#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0__SHIFT 0x0
6101#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1_MASK 0xf0
6102#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1__SHIFT 0x4
6103#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2_MASK 0xf00
6104#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2__SHIFT 0x8
6105#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3_MASK 0xf000
6106#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3__SHIFT 0xc
6107#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4_MASK 0xf0000
6108#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4__SHIFT 0x10
6109#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5_MASK 0xf00000
6110#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5__SHIFT 0x14
6111#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6_MASK 0xf000000
6112#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6__SHIFT 0x18
6113#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7_MASK 0xf0000000
6114#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7__SHIFT 0x1c
6115#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8_MASK 0xf
6116#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8__SHIFT 0x0
6117#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9_MASK 0xf0
6118#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9__SHIFT 0x4
6119#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10_MASK 0xf00
6120#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10__SHIFT 0x8
6121#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11_MASK 0xf000
6122#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11__SHIFT 0xc
6123#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12_MASK 0xf0000
6124#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12__SHIFT 0x10
6125#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13_MASK 0xf00000
6126#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13__SHIFT 0x14
6127#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14_MASK 0xf000000
6128#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14__SHIFT 0x18
6129#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15_MASK 0xf0000000
6130#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15__SHIFT 0x1c
6131#define PA_SC_CLIPRECT_0_TL__TL_X_MASK 0x7fff
6132#define PA_SC_CLIPRECT_0_TL__TL_X__SHIFT 0x0
6133#define PA_SC_CLIPRECT_0_TL__TL_Y_MASK 0x7fff0000
6134#define PA_SC_CLIPRECT_0_TL__TL_Y__SHIFT 0x10
6135#define PA_SC_CLIPRECT_0_BR__BR_X_MASK 0x7fff
6136#define PA_SC_CLIPRECT_0_BR__BR_X__SHIFT 0x0
6137#define PA_SC_CLIPRECT_0_BR__BR_Y_MASK 0x7fff0000
6138#define PA_SC_CLIPRECT_0_BR__BR_Y__SHIFT 0x10
6139#define PA_SC_CLIPRECT_1_TL__TL_X_MASK 0x7fff
6140#define PA_SC_CLIPRECT_1_TL__TL_X__SHIFT 0x0
6141#define PA_SC_CLIPRECT_1_TL__TL_Y_MASK 0x7fff0000
6142#define PA_SC_CLIPRECT_1_TL__TL_Y__SHIFT 0x10
6143#define PA_SC_CLIPRECT_1_BR__BR_X_MASK 0x7fff
6144#define PA_SC_CLIPRECT_1_BR__BR_X__SHIFT 0x0
6145#define PA_SC_CLIPRECT_1_BR__BR_Y_MASK 0x7fff0000
6146#define PA_SC_CLIPRECT_1_BR__BR_Y__SHIFT 0x10
6147#define PA_SC_CLIPRECT_2_TL__TL_X_MASK 0x7fff
6148#define PA_SC_CLIPRECT_2_TL__TL_X__SHIFT 0x0
6149#define PA_SC_CLIPRECT_2_TL__TL_Y_MASK 0x7fff0000
6150#define PA_SC_CLIPRECT_2_TL__TL_Y__SHIFT 0x10
6151#define PA_SC_CLIPRECT_2_BR__BR_X_MASK 0x7fff
6152#define PA_SC_CLIPRECT_2_BR__BR_X__SHIFT 0x0
6153#define PA_SC_CLIPRECT_2_BR__BR_Y_MASK 0x7fff0000
6154#define PA_SC_CLIPRECT_2_BR__BR_Y__SHIFT 0x10
6155#define PA_SC_CLIPRECT_3_TL__TL_X_MASK 0x7fff
6156#define PA_SC_CLIPRECT_3_TL__TL_X__SHIFT 0x0
6157#define PA_SC_CLIPRECT_3_TL__TL_Y_MASK 0x7fff0000
6158#define PA_SC_CLIPRECT_3_TL__TL_Y__SHIFT 0x10
6159#define PA_SC_CLIPRECT_3_BR__BR_X_MASK 0x7fff
6160#define PA_SC_CLIPRECT_3_BR__BR_X__SHIFT 0x0
6161#define PA_SC_CLIPRECT_3_BR__BR_Y_MASK 0x7fff0000
6162#define PA_SC_CLIPRECT_3_BR__BR_Y__SHIFT 0x10
6163#define PA_SC_CLIPRECT_RULE__CLIP_RULE_MASK 0xffff
6164#define PA_SC_CLIPRECT_RULE__CLIP_RULE__SHIFT 0x0
6165#define PA_SC_EDGERULE__ER_TRI_MASK 0xf
6166#define PA_SC_EDGERULE__ER_TRI__SHIFT 0x0
6167#define PA_SC_EDGERULE__ER_POINT_MASK 0xf0
6168#define PA_SC_EDGERULE__ER_POINT__SHIFT 0x4
6169#define PA_SC_EDGERULE__ER_RECT_MASK 0xf00
6170#define PA_SC_EDGERULE__ER_RECT__SHIFT 0x8
6171#define PA_SC_EDGERULE__ER_LINE_LR_MASK 0x3f000
6172#define PA_SC_EDGERULE__ER_LINE_LR__SHIFT 0xc
6173#define PA_SC_EDGERULE__ER_LINE_RL_MASK 0xfc0000
6174#define PA_SC_EDGERULE__ER_LINE_RL__SHIFT 0x12
6175#define PA_SC_EDGERULE__ER_LINE_TB_MASK 0xf000000
6176#define PA_SC_EDGERULE__ER_LINE_TB__SHIFT 0x18
6177#define PA_SC_EDGERULE__ER_LINE_BT_MASK 0xf0000000
6178#define PA_SC_EDGERULE__ER_LINE_BT__SHIFT 0x1c
6179#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH_MASK 0x200
6180#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH__SHIFT 0x9
6181#define PA_SC_LINE_CNTL__LAST_PIXEL_MASK 0x400
6182#define PA_SC_LINE_CNTL__LAST_PIXEL__SHIFT 0xa
6183#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA_MASK 0x800
6184#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA__SHIFT 0xb
6185#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA_MASK 0x1000
6186#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA__SHIFT 0xc
6187#define PA_SC_LINE_STIPPLE__LINE_PATTERN_MASK 0xffff
6188#define PA_SC_LINE_STIPPLE__LINE_PATTERN__SHIFT 0x0
6189#define PA_SC_LINE_STIPPLE__REPEAT_COUNT_MASK 0xff0000
6190#define PA_SC_LINE_STIPPLE__REPEAT_COUNT__SHIFT 0x10
6191#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER_MASK 0x10000000
6192#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER__SHIFT 0x1c
6193#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL_MASK 0x60000000
6194#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL__SHIFT 0x1d
6195#define PA_SC_MODE_CNTL_0__MSAA_ENABLE_MASK 0x1
6196#define PA_SC_MODE_CNTL_0__MSAA_ENABLE__SHIFT 0x0
6197#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE_MASK 0x2
6198#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE__SHIFT 0x1
6199#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE_MASK 0x4
6200#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE__SHIFT 0x2
6201#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR_MASK 0x8
6202#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR__SHIFT 0x3
6203#define PA_SC_MODE_CNTL_1__WALK_SIZE_MASK 0x1
6204#define PA_SC_MODE_CNTL_1__WALK_SIZE__SHIFT 0x0
6205#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT_MASK 0x2
6206#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT__SHIFT 0x1
6207#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST_MASK 0x4
6208#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST__SHIFT 0x2
6209#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE_MASK 0x8
6210#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE__SHIFT 0x3
6211#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE_MASK 0x70
6212#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE__SHIFT 0x4
6213#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE_MASK 0x80
6214#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE__SHIFT 0x7
6215#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE_MASK 0x100
6216#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE__SHIFT 0x8
6217#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE_MASK 0x200
6218#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE__SHIFT 0x9
6219#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR_MASK 0x400
6220#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR__SHIFT 0xa
6221#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT_MASK 0x800
6222#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT__SHIFT 0xb
6223#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET_MASK 0x1000
6224#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET__SHIFT 0xc
6225#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT_MASK 0x2000
6226#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT__SHIFT 0xd
6227#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z_MASK 0x4000
6228#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z__SHIFT 0xe
6229#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK_MASK 0x8000
6230#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK__SHIFT 0xf
6231#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE_MASK 0x10000
6232#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE__SHIFT 0x10
6233#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE_MASK 0x20000
6234#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE__SHIFT 0x11
6235#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE_MASK 0x40000
6236#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE__SHIFT 0x12
6237#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE_MASK 0x80000
6238#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE__SHIFT 0x13
6239#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_MASK 0xf00000
6240#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE__SHIFT 0x14
6241#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE_MASK 0x1000000
6242#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE__SHIFT 0x18
6243#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE_MASK 0x2000000
6244#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE__SHIFT 0x19
6245#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE_MASK 0x4000000
6246#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE__SHIFT 0x1a
6247#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE_MASK 0x8000000
6248#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE__SHIFT 0x1b
6249#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK_MASK 0x70000000
6250#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK__SHIFT 0x1c
6251#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK 0x3
6252#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT 0x0
6253#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK 0xc
6254#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT 0x2
6255#define PA_SC_RASTER_CONFIG__RB_XSEL2_MASK 0x30
6256#define PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT 0x4
6257#define PA_SC_RASTER_CONFIG__RB_XSEL_MASK 0x40
6258#define PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT 0x6
6259#define PA_SC_RASTER_CONFIG__RB_YSEL_MASK 0x80
6260#define PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT 0x7
6261#define PA_SC_RASTER_CONFIG__PKR_MAP_MASK 0x300
6262#define PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT 0x8
6263#define PA_SC_RASTER_CONFIG__PKR_XSEL_MASK 0xc00
6264#define PA_SC_RASTER_CONFIG__PKR_XSEL__SHIFT 0xa
6265#define PA_SC_RASTER_CONFIG__PKR_YSEL_MASK 0x3000
6266#define PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT 0xc
6267#define PA_SC_RASTER_CONFIG__PKR_XSEL2_MASK 0xc000
6268#define PA_SC_RASTER_CONFIG__PKR_XSEL2__SHIFT 0xe
6269#define PA_SC_RASTER_CONFIG__SC_MAP_MASK 0x30000
6270#define PA_SC_RASTER_CONFIG__SC_MAP__SHIFT 0x10
6271#define PA_SC_RASTER_CONFIG__SC_XSEL_MASK 0xc0000
6272#define PA_SC_RASTER_CONFIG__SC_XSEL__SHIFT 0x12
6273#define PA_SC_RASTER_CONFIG__SC_YSEL_MASK 0x300000
6274#define PA_SC_RASTER_CONFIG__SC_YSEL__SHIFT 0x14
6275#define PA_SC_RASTER_CONFIG__SE_MAP_MASK 0x3000000
6276#define PA_SC_RASTER_CONFIG__SE_MAP__SHIFT 0x18
6277#define PA_SC_RASTER_CONFIG__SE_XSEL_MASK 0xc000000
6278#define PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT 0x1a
6279#define PA_SC_RASTER_CONFIG__SE_YSEL_MASK 0x30000000
6280#define PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT 0x1c
6281#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP_MASK 0x3
6282#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP__SHIFT 0x0
6283#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL_MASK 0xc
6284#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL__SHIFT 0x2
6285#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL_MASK 0x30
6286#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL__SHIFT 0x4
6287#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE_MASK 0x3
6288#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x0
6289#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE_MASK 0xc
6290#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x2
6291#define PA_SC_GENERIC_SCISSOR_TL__TL_X_MASK 0x7fff
6292#define PA_SC_GENERIC_SCISSOR_TL__TL_X__SHIFT 0x0
6293#define PA_SC_GENERIC_SCISSOR_TL__TL_Y_MASK 0x7fff0000
6294#define PA_SC_GENERIC_SCISSOR_TL__TL_Y__SHIFT 0x10
6295#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6296#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6297#define PA_SC_GENERIC_SCISSOR_BR__BR_X_MASK 0x7fff
6298#define PA_SC_GENERIC_SCISSOR_BR__BR_X__SHIFT 0x0
6299#define PA_SC_GENERIC_SCISSOR_BR__BR_Y_MASK 0x7fff0000
6300#define PA_SC_GENERIC_SCISSOR_BR__BR_Y__SHIFT 0x10
6301#define PA_SC_SCREEN_SCISSOR_TL__TL_X_MASK 0xffff
6302#define PA_SC_SCREEN_SCISSOR_TL__TL_X__SHIFT 0x0
6303#define PA_SC_SCREEN_SCISSOR_TL__TL_Y_MASK 0xffff0000
6304#define PA_SC_SCREEN_SCISSOR_TL__TL_Y__SHIFT 0x10
6305#define PA_SC_SCREEN_SCISSOR_BR__BR_X_MASK 0xffff
6306#define PA_SC_SCREEN_SCISSOR_BR__BR_X__SHIFT 0x0
6307#define PA_SC_SCREEN_SCISSOR_BR__BR_Y_MASK 0xffff0000
6308#define PA_SC_SCREEN_SCISSOR_BR__BR_Y__SHIFT 0x10
6309#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET_MASK 0xffff
6310#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET__SHIFT 0x0
6311#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET_MASK 0xffff0000
6312#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET__SHIFT 0x10
6313#define PA_SC_WINDOW_SCISSOR_TL__TL_X_MASK 0x7fff
6314#define PA_SC_WINDOW_SCISSOR_TL__TL_X__SHIFT 0x0
6315#define PA_SC_WINDOW_SCISSOR_TL__TL_Y_MASK 0x7fff0000
6316#define PA_SC_WINDOW_SCISSOR_TL__TL_Y__SHIFT 0x10
6317#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6318#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6319#define PA_SC_WINDOW_SCISSOR_BR__BR_X_MASK 0x7fff
6320#define PA_SC_WINDOW_SCISSOR_BR__BR_X__SHIFT 0x0
6321#define PA_SC_WINDOW_SCISSOR_BR__BR_Y_MASK 0x7fff0000
6322#define PA_SC_WINDOW_SCISSOR_BR__BR_Y__SHIFT 0x10
6323#define PA_SC_VPORT_SCISSOR_0_TL__TL_X_MASK 0x7fff
6324#define PA_SC_VPORT_SCISSOR_0_TL__TL_X__SHIFT 0x0
6325#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y_MASK 0x7fff0000
6326#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y__SHIFT 0x10
6327#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6328#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6329#define PA_SC_VPORT_SCISSOR_1_TL__TL_X_MASK 0x7fff
6330#define PA_SC_VPORT_SCISSOR_1_TL__TL_X__SHIFT 0x0
6331#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y_MASK 0x7fff0000
6332#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y__SHIFT 0x10
6333#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6334#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6335#define PA_SC_VPORT_SCISSOR_2_TL__TL_X_MASK 0x7fff
6336#define PA_SC_VPORT_SCISSOR_2_TL__TL_X__SHIFT 0x0
6337#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y_MASK 0x7fff0000
6338#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y__SHIFT 0x10
6339#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6340#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6341#define PA_SC_VPORT_SCISSOR_3_TL__TL_X_MASK 0x7fff
6342#define PA_SC_VPORT_SCISSOR_3_TL__TL_X__SHIFT 0x0
6343#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y_MASK 0x7fff0000
6344#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y__SHIFT 0x10
6345#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6346#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6347#define PA_SC_VPORT_SCISSOR_4_TL__TL_X_MASK 0x7fff
6348#define PA_SC_VPORT_SCISSOR_4_TL__TL_X__SHIFT 0x0
6349#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y_MASK 0x7fff0000
6350#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y__SHIFT 0x10
6351#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6352#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6353#define PA_SC_VPORT_SCISSOR_5_TL__TL_X_MASK 0x7fff
6354#define PA_SC_VPORT_SCISSOR_5_TL__TL_X__SHIFT 0x0
6355#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y_MASK 0x7fff0000
6356#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y__SHIFT 0x10
6357#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6358#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6359#define PA_SC_VPORT_SCISSOR_6_TL__TL_X_MASK 0x7fff
6360#define PA_SC_VPORT_SCISSOR_6_TL__TL_X__SHIFT 0x0
6361#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y_MASK 0x7fff0000
6362#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y__SHIFT 0x10
6363#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6364#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6365#define PA_SC_VPORT_SCISSOR_7_TL__TL_X_MASK 0x7fff
6366#define PA_SC_VPORT_SCISSOR_7_TL__TL_X__SHIFT 0x0
6367#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y_MASK 0x7fff0000
6368#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y__SHIFT 0x10
6369#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6370#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6371#define PA_SC_VPORT_SCISSOR_8_TL__TL_X_MASK 0x7fff
6372#define PA_SC_VPORT_SCISSOR_8_TL__TL_X__SHIFT 0x0
6373#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y_MASK 0x7fff0000
6374#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y__SHIFT 0x10
6375#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6376#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6377#define PA_SC_VPORT_SCISSOR_9_TL__TL_X_MASK 0x7fff
6378#define PA_SC_VPORT_SCISSOR_9_TL__TL_X__SHIFT 0x0
6379#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y_MASK 0x7fff0000
6380#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y__SHIFT 0x10
6381#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6382#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6383#define PA_SC_VPORT_SCISSOR_10_TL__TL_X_MASK 0x7fff
6384#define PA_SC_VPORT_SCISSOR_10_TL__TL_X__SHIFT 0x0
6385#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y_MASK 0x7fff0000
6386#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y__SHIFT 0x10
6387#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6388#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6389#define PA_SC_VPORT_SCISSOR_11_TL__TL_X_MASK 0x7fff
6390#define PA_SC_VPORT_SCISSOR_11_TL__TL_X__SHIFT 0x0
6391#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y_MASK 0x7fff0000
6392#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y__SHIFT 0x10
6393#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6394#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6395#define PA_SC_VPORT_SCISSOR_12_TL__TL_X_MASK 0x7fff
6396#define PA_SC_VPORT_SCISSOR_12_TL__TL_X__SHIFT 0x0
6397#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y_MASK 0x7fff0000
6398#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y__SHIFT 0x10
6399#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6400#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6401#define PA_SC_VPORT_SCISSOR_13_TL__TL_X_MASK 0x7fff
6402#define PA_SC_VPORT_SCISSOR_13_TL__TL_X__SHIFT 0x0
6403#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y_MASK 0x7fff0000
6404#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y__SHIFT 0x10
6405#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6406#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6407#define PA_SC_VPORT_SCISSOR_14_TL__TL_X_MASK 0x7fff
6408#define PA_SC_VPORT_SCISSOR_14_TL__TL_X__SHIFT 0x0
6409#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y_MASK 0x7fff0000
6410#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y__SHIFT 0x10
6411#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6412#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6413#define PA_SC_VPORT_SCISSOR_15_TL__TL_X_MASK 0x7fff
6414#define PA_SC_VPORT_SCISSOR_15_TL__TL_X__SHIFT 0x0
6415#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y_MASK 0x7fff0000
6416#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y__SHIFT 0x10
6417#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000
6418#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
6419#define PA_SC_VPORT_SCISSOR_0_BR__BR_X_MASK 0x7fff
6420#define PA_SC_VPORT_SCISSOR_0_BR__BR_X__SHIFT 0x0
6421#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y_MASK 0x7fff0000
6422#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y__SHIFT 0x10
6423#define PA_SC_VPORT_SCISSOR_1_BR__BR_X_MASK 0x7fff
6424#define PA_SC_VPORT_SCISSOR_1_BR__BR_X__SHIFT 0x0
6425#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y_MASK 0x7fff0000
6426#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y__SHIFT 0x10
6427#define PA_SC_VPORT_SCISSOR_2_BR__BR_X_MASK 0x7fff
6428#define PA_SC_VPORT_SCISSOR_2_BR__BR_X__SHIFT 0x0
6429#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y_MASK 0x7fff0000
6430#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y__SHIFT 0x10
6431#define PA_SC_VPORT_SCISSOR_3_BR__BR_X_MASK 0x7fff
6432#define PA_SC_VPORT_SCISSOR_3_BR__BR_X__SHIFT 0x0
6433#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y_MASK 0x7fff0000
6434#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y__SHIFT 0x10
6435#define PA_SC_VPORT_SCISSOR_4_BR__BR_X_MASK 0x7fff
6436#define PA_SC_VPORT_SCISSOR_4_BR__BR_X__SHIFT 0x0
6437#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y_MASK 0x7fff0000
6438#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y__SHIFT 0x10
6439#define PA_SC_VPORT_SCISSOR_5_BR__BR_X_MASK 0x7fff
6440#define PA_SC_VPORT_SCISSOR_5_BR__BR_X__SHIFT 0x0
6441#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y_MASK 0x7fff0000
6442#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y__SHIFT 0x10
6443#define PA_SC_VPORT_SCISSOR_6_BR__BR_X_MASK 0x7fff
6444#define PA_SC_VPORT_SCISSOR_6_BR__BR_X__SHIFT 0x0
6445#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y_MASK 0x7fff0000
6446#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y__SHIFT 0x10
6447#define PA_SC_VPORT_SCISSOR_7_BR__BR_X_MASK 0x7fff
6448#define PA_SC_VPORT_SCISSOR_7_BR__BR_X__SHIFT 0x0
6449#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y_MASK 0x7fff0000
6450#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y__SHIFT 0x10
6451#define PA_SC_VPORT_SCISSOR_8_BR__BR_X_MASK 0x7fff
6452#define PA_SC_VPORT_SCISSOR_8_BR__BR_X__SHIFT 0x0
6453#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y_MASK 0x7fff0000
6454#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y__SHIFT 0x10
6455#define PA_SC_VPORT_SCISSOR_9_BR__BR_X_MASK 0x7fff
6456#define PA_SC_VPORT_SCISSOR_9_BR__BR_X__SHIFT 0x0
6457#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y_MASK 0x7fff0000
6458#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y__SHIFT 0x10
6459#define PA_SC_VPORT_SCISSOR_10_BR__BR_X_MASK 0x7fff
6460#define PA_SC_VPORT_SCISSOR_10_BR__BR_X__SHIFT 0x0
6461#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y_MASK 0x7fff0000
6462#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y__SHIFT 0x10
6463#define PA_SC_VPORT_SCISSOR_11_BR__BR_X_MASK 0x7fff
6464#define PA_SC_VPORT_SCISSOR_11_BR__BR_X__SHIFT 0x0
6465#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y_MASK 0x7fff0000
6466#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y__SHIFT 0x10
6467#define PA_SC_VPORT_SCISSOR_12_BR__BR_X_MASK 0x7fff
6468#define PA_SC_VPORT_SCISSOR_12_BR__BR_X__SHIFT 0x0
6469#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y_MASK 0x7fff0000
6470#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y__SHIFT 0x10
6471#define PA_SC_VPORT_SCISSOR_13_BR__BR_X_MASK 0x7fff
6472#define PA_SC_VPORT_SCISSOR_13_BR__BR_X__SHIFT 0x0
6473#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y_MASK 0x7fff0000
6474#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y__SHIFT 0x10
6475#define PA_SC_VPORT_SCISSOR_14_BR__BR_X_MASK 0x7fff
6476#define PA_SC_VPORT_SCISSOR_14_BR__BR_X__SHIFT 0x0
6477#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y_MASK 0x7fff0000
6478#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y__SHIFT 0x10
6479#define PA_SC_VPORT_SCISSOR_15_BR__BR_X_MASK 0x7fff
6480#define PA_SC_VPORT_SCISSOR_15_BR__BR_X__SHIFT 0x0
6481#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y_MASK 0x7fff0000
6482#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y__SHIFT 0x10
6483#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN_MASK 0xffffffff
6484#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN__SHIFT 0x0
6485#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN_MASK 0xffffffff
6486#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN__SHIFT 0x0
6487#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN_MASK 0xffffffff
6488#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN__SHIFT 0x0
6489#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN_MASK 0xffffffff
6490#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN__SHIFT 0x0
6491#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN_MASK 0xffffffff
6492#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN__SHIFT 0x0
6493#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN_MASK 0xffffffff
6494#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN__SHIFT 0x0
6495#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN_MASK 0xffffffff
6496#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN__SHIFT 0x0
6497#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN_MASK 0xffffffff
6498#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN__SHIFT 0x0
6499#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN_MASK 0xffffffff
6500#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN__SHIFT 0x0
6501#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN_MASK 0xffffffff
6502#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN__SHIFT 0x0
6503#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN_MASK 0xffffffff
6504#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN__SHIFT 0x0
6505#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN_MASK 0xffffffff
6506#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN__SHIFT 0x0
6507#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN_MASK 0xffffffff
6508#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN__SHIFT 0x0
6509#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN_MASK 0xffffffff
6510#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN__SHIFT 0x0
6511#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN_MASK 0xffffffff
6512#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN__SHIFT 0x0
6513#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN_MASK 0xffffffff
6514#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN__SHIFT 0x0
6515#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX_MASK 0xffffffff
6516#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX__SHIFT 0x0
6517#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX_MASK 0xffffffff
6518#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX__SHIFT 0x0
6519#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX_MASK 0xffffffff
6520#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX__SHIFT 0x0
6521#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX_MASK 0xffffffff
6522#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX__SHIFT 0x0
6523#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX_MASK 0xffffffff
6524#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX__SHIFT 0x0
6525#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX_MASK 0xffffffff
6526#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX__SHIFT 0x0
6527#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX_MASK 0xffffffff
6528#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX__SHIFT 0x0
6529#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX_MASK 0xffffffff
6530#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX__SHIFT 0x0
6531#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX_MASK 0xffffffff
6532#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX__SHIFT 0x0
6533#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX_MASK 0xffffffff
6534#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX__SHIFT 0x0
6535#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX_MASK 0xffffffff
6536#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX__SHIFT 0x0
6537#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX_MASK 0xffffffff
6538#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX__SHIFT 0x0
6539#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX_MASK 0xffffffff
6540#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX__SHIFT 0x0
6541#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX_MASK 0xffffffff
6542#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX__SHIFT 0x0
6543#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX_MASK 0xffffffff
6544#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX__SHIFT 0x0
6545#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX_MASK 0xffffffff
6546#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX__SHIFT 0x0
6547#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK 0x1
6548#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER__SHIFT 0x0
6549#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX_MASK 0x2
6550#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX__SHIFT 0x1
6551#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX_MASK 0x4
6552#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX__SHIFT 0x2
6553#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS_MASK 0x8
6554#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS__SHIFT 0x3
6555#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID_MASK 0x10
6556#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID__SHIFT 0x4
6557#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX_MASK 0x20
6558#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX__SHIFT 0x5
6559#define PA_SC_ENHANCE__DISABLE_PW_BUBBLE_COLLAPSE_MASK 0xc0
6560#define PA_SC_ENHANCE__DISABLE_PW_BUBBLE_COLLAPSE__SHIFT 0x6
6561#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER_MASK 0x100
6562#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER__SHIFT 0x8
6563#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION_MASK 0x200
6564#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION__SHIFT 0x9
6565#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM_MASK 0x400
6566#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM__SHIFT 0xa
6567#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE_MASK 0x800
6568#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE__SHIFT 0xb
6569#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE_MASK 0x1000
6570#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE__SHIFT 0xc
6571#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE_MASK 0x2000
6572#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE__SHIFT 0xd
6573#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS_MASK 0x4000
6574#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS__SHIFT 0xe
6575#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE_MASK 0x8000
6576#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE__SHIFT 0xf
6577#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE_MASK 0x10000
6578#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE__SHIFT 0x10
6579#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE_MASK 0x20000
6580#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE__SHIFT 0x11
6581#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST_MASK 0x40000
6582#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST__SHIFT 0x12
6583#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING_MASK 0x80000
6584#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING__SHIFT 0x13
6585#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY_MASK 0x100000
6586#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY__SHIFT 0x14
6587#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING_MASK 0x200000
6588#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING__SHIFT 0x15
6589#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING_MASK 0x400000
6590#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING__SHIFT 0x16
6591#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS_MASK 0x800000
6592#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS__SHIFT 0x17
6593#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID_MASK 0x1000000
6594#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID__SHIFT 0x18
6595#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO_MASK 0x2000000
6596#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO__SHIFT 0x19
6597#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT_MASK 0x4000000
6598#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT__SHIFT 0x1a
6599#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING_MASK 0x8000000
6600#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING__SHIFT 0x1b
6601#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET_MASK 0x10000000
6602#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET__SHIFT 0x1c
6603#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET_MASK 0x20000000
6604#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET__SHIFT 0x1d
6605#define PA_SC_ENHANCE__ECO_SPARE1_MASK 0x40000000
6606#define PA_SC_ENHANCE__ECO_SPARE1__SHIFT 0x1e
6607#define PA_SC_ENHANCE__ECO_SPARE0_MASK 0x80000000
6608#define PA_SC_ENHANCE__ECO_SPARE0__SHIFT 0x1f
6609#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE_MASK 0x3f
6610#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT 0x0
6611#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE_MASK 0x7fc0
6612#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT 0x6
6613#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE_MASK 0x1f8000
6614#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT 0xf
6615#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE_MASK 0xff800000
6616#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT 0x17
6617#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE_MASK 0x3f
6618#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE__SHIFT 0x0
6619#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE_MASK 0xfc0
6620#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE__SHIFT 0x6
6621#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE_MASK 0x3f000
6622#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE__SHIFT 0xc
6623#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE_MASK 0xfc0000
6624#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE__SHIFT 0x12
6625#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT_MASK 0xffff
6626#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT 0x0
6627#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT_MASK 0xffff0000
6628#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT 0x10
6629#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR_MASK 0xf
6630#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR__SHIFT 0x0
6631#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT_MASK 0xff00
6632#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT__SHIFT 0x8
6633#define PA_SC_SCREEN_EXTENT_MIN_0__X_MASK 0xffff
6634#define PA_SC_SCREEN_EXTENT_MIN_0__X__SHIFT 0x0
6635#define PA_SC_SCREEN_EXTENT_MIN_0__Y_MASK 0xffff0000
6636#define PA_SC_SCREEN_EXTENT_MIN_0__Y__SHIFT 0x10
6637#define PA_SC_SCREEN_EXTENT_MAX_0__X_MASK 0xffff
6638#define PA_SC_SCREEN_EXTENT_MAX_0__X__SHIFT 0x0
6639#define PA_SC_SCREEN_EXTENT_MAX_0__Y_MASK 0xffff0000
6640#define PA_SC_SCREEN_EXTENT_MAX_0__Y__SHIFT 0x10
6641#define PA_SC_SCREEN_EXTENT_MIN_1__X_MASK 0xffff
6642#define PA_SC_SCREEN_EXTENT_MIN_1__X__SHIFT 0x0
6643#define PA_SC_SCREEN_EXTENT_MIN_1__Y_MASK 0xffff0000
6644#define PA_SC_SCREEN_EXTENT_MIN_1__Y__SHIFT 0x10
6645#define PA_SC_SCREEN_EXTENT_MAX_1__X_MASK 0xffff
6646#define PA_SC_SCREEN_EXTENT_MAX_1__X__SHIFT 0x0
6647#define PA_SC_SCREEN_EXTENT_MAX_1__Y_MASK 0xffff0000
6648#define PA_SC_SCREEN_EXTENT_MAX_1__Y__SHIFT 0x10
6649#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
6650#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
6651#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
6652#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
6653#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
6654#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
6655#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
6656#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
6657#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
6658#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
6659#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
6660#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
6661#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
6662#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
6663#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
6664#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
6665#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x3ff
6666#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
6667#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x3ff
6668#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
6669#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0x3ff
6670#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
6671#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0x3ff
6672#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
6673#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
6674#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
6675#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
6676#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
6677#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
6678#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
6679#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
6680#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
6681#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
6682#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
6683#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
6684#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
6685#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
6686#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
6687#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
6688#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
6689#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xffffffff
6690#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
6691#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xffffffff
6692#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
6693#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xffffffff
6694#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
6695#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xffffffff
6696#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
6697#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xffffffff
6698#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
6699#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xffffffff
6700#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
6701#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xffffffff
6702#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
6703#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xffffffff
6704#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
6705#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x1
6706#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
6707#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x2
6708#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
6709#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD_MASK 0x3fff
6710#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
6711#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD_MASK 0x3fff
6712#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
6713#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0xffff
6714#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
6715#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT_MASK 0xffff
6716#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
6717#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x1
6718#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
6719#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x2
6720#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
6721#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD_MASK 0x3fff
6722#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
6723#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD_MASK 0x3fff
6724#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
6725#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0xffff
6726#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
6727#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT_MASK 0xffff
6728#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
6729#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x1
6730#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
6731#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x2
6732#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
6733#define PA_SC_TRAP_SCREEN_H__X_COORD_MASK 0x3fff
6734#define PA_SC_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
6735#define PA_SC_TRAP_SCREEN_V__Y_COORD_MASK 0x3fff
6736#define PA_SC_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
6737#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0xffff
6738#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
6739#define PA_SC_TRAP_SCREEN_COUNT__COUNT_MASK 0xffff
6740#define PA_SC_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
6741#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x1
6742#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
6743#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x1
6744#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
6745#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x1
6746#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
6747#define PA_CL_CNTL_STATUS__CL_BUSY_MASK 0x80000000
6748#define PA_CL_CNTL_STATUS__CL_BUSY__SHIFT 0x1f
6749#define PA_SU_CNTL_STATUS__SU_BUSY_MASK 0x80000000
6750#define PA_SU_CNTL_STATUS__SU_BUSY__SHIFT 0x1f
6751#define PA_SC_FIFO_DEPTH_CNTL__DEPTH_MASK 0x3ff
6752#define PA_SC_FIFO_DEPTH_CNTL__DEPTH__SHIFT 0x0
6753#define CGTT_PA_CLK_CTRL__ON_DELAY_MASK 0xf
6754#define CGTT_PA_CLK_CTRL__ON_DELAY__SHIFT 0x0
6755#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
6756#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
6757#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
6758#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
6759#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
6760#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
6761#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
6762#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
6763#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
6764#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
6765#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
6766#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
6767#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE_MASK 0x20000000
6768#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE__SHIFT 0x1d
6769#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE_MASK 0x40000000
6770#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE__SHIFT 0x1e
6771#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE_MASK 0x80000000
6772#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE__SHIFT 0x1f
6773#define CGTT_SC_CLK_CTRL__ON_DELAY_MASK 0xf
6774#define CGTT_SC_CLK_CTRL__ON_DELAY__SHIFT 0x0
6775#define CGTT_SC_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
6776#define CGTT_SC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
6777#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
6778#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
6779#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
6780#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
6781#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
6782#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
6783#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
6784#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
6785#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
6786#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
6787#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
6788#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
6789#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
6790#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
6791#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
6792#define CGTT_SC_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
6793#define PA_SU_DEBUG_CNTL__SU_DEBUG_INDX_MASK 0x1f
6794#define PA_SU_DEBUG_CNTL__SU_DEBUG_INDX__SHIFT 0x0
6795#define PA_SU_DEBUG_DATA__DATA_MASK 0xffffffff
6796#define PA_SU_DEBUG_DATA__DATA__SHIFT 0x0
6797#define PA_SC_DEBUG_CNTL__SC_DEBUG_INDX_MASK 0x3f
6798#define PA_SC_DEBUG_CNTL__SC_DEBUG_INDX__SHIFT 0x0
6799#define PA_SC_DEBUG_DATA__DATA_MASK 0xffffffff
6800#define PA_SC_DEBUG_DATA__DATA__SHIFT 0x0
6801#define CLIPPER_DEBUG_REG00__ALWAYS_ZERO_MASK 0xff
6802#define CLIPPER_DEBUG_REG00__ALWAYS_ZERO__SHIFT 0x0
6803#define CLIPPER_DEBUG_REG00__clip_ga_bc_fifo_write_MASK 0x100
6804#define CLIPPER_DEBUG_REG00__clip_ga_bc_fifo_write__SHIFT 0x8
6805#define CLIPPER_DEBUG_REG00__su_clip_baryc_free_MASK 0x600
6806#define CLIPPER_DEBUG_REG00__su_clip_baryc_free__SHIFT 0x9
6807#define CLIPPER_DEBUG_REG00__clip_to_ga_fifo_write_MASK 0x800
6808#define CLIPPER_DEBUG_REG00__clip_to_ga_fifo_write__SHIFT 0xb
6809#define CLIPPER_DEBUG_REG00__clip_to_ga_fifo_full_MASK 0x1000
6810#define CLIPPER_DEBUG_REG00__clip_to_ga_fifo_full__SHIFT 0xc
6811#define CLIPPER_DEBUG_REG00__primic_to_clprim_fifo_empty_MASK 0x2000
6812#define CLIPPER_DEBUG_REG00__primic_to_clprim_fifo_empty__SHIFT 0xd
6813#define CLIPPER_DEBUG_REG00__primic_to_clprim_fifo_full_MASK 0x4000
6814#define CLIPPER_DEBUG_REG00__primic_to_clprim_fifo_full__SHIFT 0xe
6815#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_empty_MASK 0x8000
6816#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_empty__SHIFT 0xf
6817#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_full_MASK 0x10000
6818#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_full__SHIFT 0x10
6819#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_empty_MASK 0x20000
6820#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_empty__SHIFT 0x11
6821#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_full_MASK 0x40000
6822#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_full__SHIFT 0x12
6823#define CLIPPER_DEBUG_REG00__vgt_to_clips_fifo_empty_MASK 0x80000
6824#define CLIPPER_DEBUG_REG00__vgt_to_clips_fifo_empty__SHIFT 0x13
6825#define CLIPPER_DEBUG_REG00__vgt_to_clips_fifo_full_MASK 0x100000
6826#define CLIPPER_DEBUG_REG00__vgt_to_clips_fifo_full__SHIFT 0x14
6827#define CLIPPER_DEBUG_REG00__clipcode_fifo_fifo_empty_MASK 0x200000
6828#define CLIPPER_DEBUG_REG00__clipcode_fifo_fifo_empty__SHIFT 0x15
6829#define CLIPPER_DEBUG_REG00__clipcode_fifo_full_MASK 0x400000
6830#define CLIPPER_DEBUG_REG00__clipcode_fifo_full__SHIFT 0x16
6831#define CLIPPER_DEBUG_REG00__vte_out_clip_fifo_fifo_empty_MASK 0x800000
6832#define CLIPPER_DEBUG_REG00__vte_out_clip_fifo_fifo_empty__SHIFT 0x17
6833#define CLIPPER_DEBUG_REG00__vte_out_clip_fifo_fifo_full_MASK 0x1000000
6834#define CLIPPER_DEBUG_REG00__vte_out_clip_fifo_fifo_full__SHIFT 0x18
6835#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_empty_MASK 0x2000000
6836#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_empty__SHIFT 0x19
6837#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_full_MASK 0x4000000
6838#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_full__SHIFT 0x1a
6839#define CLIPPER_DEBUG_REG00__ccgen_to_clipcc_fifo_empty_MASK 0x8000000
6840#define CLIPPER_DEBUG_REG00__ccgen_to_clipcc_fifo_empty__SHIFT 0x1b
6841#define CLIPPER_DEBUG_REG00__ccgen_to_clipcc_fifo_full_MASK 0x10000000
6842#define CLIPPER_DEBUG_REG00__ccgen_to_clipcc_fifo_full__SHIFT 0x1c
6843#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_write_MASK 0x20000000
6844#define CLIPPER_DEBUG_REG00__clip_to_outsm_fifo_write__SHIFT 0x1d
6845#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_write_MASK 0x40000000
6846#define CLIPPER_DEBUG_REG00__vte_out_orig_fifo_fifo_write__SHIFT 0x1e
6847#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_write_MASK 0x80000000
6848#define CLIPPER_DEBUG_REG00__vgt_to_clipp_fifo_write__SHIFT 0x1f
6849#define CLIPPER_DEBUG_REG01__ALWAYS_ZERO_MASK 0xff
6850#define CLIPPER_DEBUG_REG01__ALWAYS_ZERO__SHIFT 0x0
6851#define CLIPPER_DEBUG_REG01__clip_extra_bc_valid_MASK 0x700
6852#define CLIPPER_DEBUG_REG01__clip_extra_bc_valid__SHIFT 0x8
6853#define CLIPPER_DEBUG_REG01__clip_vert_vte_valid_MASK 0x3800
6854#define CLIPPER_DEBUG_REG01__clip_vert_vte_valid__SHIFT 0xb
6855#define CLIPPER_DEBUG_REG01__clip_to_outsm_vertex_deallocate_MASK 0x1c000
6856#define CLIPPER_DEBUG_REG01__clip_to_outsm_vertex_deallocate__SHIFT 0xe
6857#define CLIPPER_DEBUG_REG01__clip_to_outsm_deallocate_slot_MASK 0xe0000
6858#define CLIPPER_DEBUG_REG01__clip_to_outsm_deallocate_slot__SHIFT 0x11
6859#define CLIPPER_DEBUG_REG01__clip_to_outsm_null_primitive_MASK 0x100000
6860#define CLIPPER_DEBUG_REG01__clip_to_outsm_null_primitive__SHIFT 0x14
6861#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_2_MASK 0x200000
6862#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_2__SHIFT 0x15
6863#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_1_MASK 0x400000
6864#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_1__SHIFT 0x16
6865#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_0_MASK 0x800000
6866#define CLIPPER_DEBUG_REG01__vte_positions_vte_clip_vte_naninf_kill_0__SHIFT 0x17
6867#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_extra_bc_valid_MASK 0x1000000
6868#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_extra_bc_valid__SHIFT 0x18
6869#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_vte_naninf_kill_MASK 0x2000000
6870#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_vte_naninf_kill__SHIFT 0x19
6871#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_vertex_store_indx_MASK 0xc000000
6872#define CLIPPER_DEBUG_REG01__vte_out_clip_rd_vertex_store_indx__SHIFT 0x1a
6873#define CLIPPER_DEBUG_REG01__clip_ga_bc_fifo_write_MASK 0x10000000
6874#define CLIPPER_DEBUG_REG01__clip_ga_bc_fifo_write__SHIFT 0x1c
6875#define CLIPPER_DEBUG_REG01__clip_to_ga_fifo_write_MASK 0x20000000
6876#define CLIPPER_DEBUG_REG01__clip_to_ga_fifo_write__SHIFT 0x1d
6877#define CLIPPER_DEBUG_REG01__vte_out_clip_fifo_fifo_advanceread_MASK 0x40000000
6878#define CLIPPER_DEBUG_REG01__vte_out_clip_fifo_fifo_advanceread__SHIFT 0x1e
6879#define CLIPPER_DEBUG_REG01__vte_out_clip_fifo_fifo_empty_MASK 0x80000000
6880#define CLIPPER_DEBUG_REG01__vte_out_clip_fifo_fifo_empty__SHIFT 0x1f
6881#define CLIPPER_DEBUG_REG02__clip_extra_bc_valid_MASK 0x7
6882#define CLIPPER_DEBUG_REG02__clip_extra_bc_valid__SHIFT 0x0
6883#define CLIPPER_DEBUG_REG02__clip_vert_vte_valid_MASK 0x38
6884#define CLIPPER_DEBUG_REG02__clip_vert_vte_valid__SHIFT 0x3
6885#define CLIPPER_DEBUG_REG02__clip_to_outsm_clip_seq_indx_MASK 0xc0
6886#define CLIPPER_DEBUG_REG02__clip_to_outsm_clip_seq_indx__SHIFT 0x6
6887#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_2_MASK 0xf00
6888#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_2__SHIFT 0x8
6889#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_1_MASK 0xf000
6890#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_1__SHIFT 0xc
6891#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_0_MASK 0xf0000
6892#define CLIPPER_DEBUG_REG02__clip_to_outsm_vertex_store_indx_0__SHIFT 0x10
6893#define CLIPPER_DEBUG_REG02__clip_to_clipga_extra_bc_coords_MASK 0x100000
6894#define CLIPPER_DEBUG_REG02__clip_to_clipga_extra_bc_coords__SHIFT 0x14
6895#define CLIPPER_DEBUG_REG02__clip_to_clipga_vte_naninf_kill_MASK 0x200000
6896#define CLIPPER_DEBUG_REG02__clip_to_clipga_vte_naninf_kill__SHIFT 0x15
6897#define CLIPPER_DEBUG_REG02__clip_to_outsm_end_of_packet_MASK 0x400000
6898#define CLIPPER_DEBUG_REG02__clip_to_outsm_end_of_packet__SHIFT 0x16
6899#define CLIPPER_DEBUG_REG02__clip_to_outsm_first_prim_of_slot_MASK 0x800000
6900#define CLIPPER_DEBUG_REG02__clip_to_outsm_first_prim_of_slot__SHIFT 0x17
6901#define CLIPPER_DEBUG_REG02__clip_to_outsm_clipped_prim_MASK 0x1000000
6902#define CLIPPER_DEBUG_REG02__clip_to_outsm_clipped_prim__SHIFT 0x18
6903#define CLIPPER_DEBUG_REG02__clip_to_outsm_null_primitive_MASK 0x2000000
6904#define CLIPPER_DEBUG_REG02__clip_to_outsm_null_primitive__SHIFT 0x19
6905#define CLIPPER_DEBUG_REG02__clip_ga_bc_fifo_full_MASK 0x4000000
6906#define CLIPPER_DEBUG_REG02__clip_ga_bc_fifo_full__SHIFT 0x1a
6907#define CLIPPER_DEBUG_REG02__clip_to_ga_fifo_full_MASK 0x8000000
6908#define CLIPPER_DEBUG_REG02__clip_to_ga_fifo_full__SHIFT 0x1b
6909#define CLIPPER_DEBUG_REG02__clip_ga_bc_fifo_write_MASK 0x10000000
6910#define CLIPPER_DEBUG_REG02__clip_ga_bc_fifo_write__SHIFT 0x1c
6911#define CLIPPER_DEBUG_REG02__clip_to_ga_fifo_write_MASK 0x20000000
6912#define CLIPPER_DEBUG_REG02__clip_to_ga_fifo_write__SHIFT 0x1d
6913#define CLIPPER_DEBUG_REG02__clip_to_outsm_fifo_advanceread_MASK 0x40000000
6914#define CLIPPER_DEBUG_REG02__clip_to_outsm_fifo_advanceread__SHIFT 0x1e
6915#define CLIPPER_DEBUG_REG02__clip_to_outsm_fifo_empty_MASK 0x80000000
6916#define CLIPPER_DEBUG_REG02__clip_to_outsm_fifo_empty__SHIFT 0x1f
6917#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_clip_code_or_MASK 0x3fff
6918#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_clip_code_or__SHIFT 0x0
6919#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_event_id_MASK 0xfc000
6920#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_event_id__SHIFT 0xe
6921#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_state_var_indx_MASK 0x700000
6922#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_state_var_indx__SHIFT 0x14
6923#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_clip_primitive_MASK 0x800000
6924#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_clip_primitive__SHIFT 0x17
6925#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_deallocate_slot_MASK 0x7000000
6926#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_deallocate_slot__SHIFT 0x18
6927#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_first_prim_of_slot_MASK 0x8000000
6928#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_first_prim_of_slot__SHIFT 0x1b
6929#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_end_of_packet_MASK 0x10000000
6930#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_end_of_packet__SHIFT 0x1c
6931#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_event_MASK 0x20000000
6932#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_event__SHIFT 0x1d
6933#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_null_primitive_MASK 0x40000000
6934#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_null_primitive__SHIFT 0x1e
6935#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_prim_valid_MASK 0x80000000
6936#define CLIPPER_DEBUG_REG03__clipsm0_clprim_to_clip_prim_valid__SHIFT 0x1f
6937#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_param_cache_indx_0_MASK 0x7fe
6938#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_param_cache_indx_0__SHIFT 0x1
6939#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_2_MASK 0x1f800
6940#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_2__SHIFT 0xb
6941#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_1_MASK 0x7e0000
6942#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_1__SHIFT 0x11
6943#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_0_MASK 0x1f800000
6944#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_vertex_store_indx_0__SHIFT 0x17
6945#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_event_MASK 0x20000000
6946#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_event__SHIFT 0x1d
6947#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_null_primitive_MASK 0x40000000
6948#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_null_primitive__SHIFT 0x1e
6949#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_prim_valid_MASK 0x80000000
6950#define CLIPPER_DEBUG_REG04__clipsm0_clprim_to_clip_prim_valid__SHIFT 0x1f
6951#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_clip_code_or_MASK 0x3fff
6952#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_clip_code_or__SHIFT 0x0
6953#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_event_id_MASK 0xfc000
6954#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_event_id__SHIFT 0xe
6955#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_state_var_indx_MASK 0x700000
6956#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_state_var_indx__SHIFT 0x14
6957#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_clip_primitive_MASK 0x800000
6958#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_clip_primitive__SHIFT 0x17
6959#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_deallocate_slot_MASK 0x7000000
6960#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_deallocate_slot__SHIFT 0x18
6961#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_first_prim_of_slot_MASK 0x8000000
6962#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_first_prim_of_slot__SHIFT 0x1b
6963#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_end_of_packet_MASK 0x10000000
6964#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_end_of_packet__SHIFT 0x1c
6965#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_event_MASK 0x20000000
6966#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_event__SHIFT 0x1d
6967#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_null_primitive_MASK 0x40000000
6968#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_null_primitive__SHIFT 0x1e
6969#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_prim_valid_MASK 0x80000000
6970#define CLIPPER_DEBUG_REG05__clipsm1_clprim_to_clip_prim_valid__SHIFT 0x1f
6971#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_param_cache_indx_0_MASK 0x7fe
6972#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_param_cache_indx_0__SHIFT 0x1
6973#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_2_MASK 0x1f800
6974#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_2__SHIFT 0xb
6975#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_1_MASK 0x7e0000
6976#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_1__SHIFT 0x11
6977#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_0_MASK 0x1f800000
6978#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_vertex_store_indx_0__SHIFT 0x17
6979#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_event_MASK 0x20000000
6980#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_event__SHIFT 0x1d
6981#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_null_primitive_MASK 0x40000000
6982#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_null_primitive__SHIFT 0x1e
6983#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_prim_valid_MASK 0x80000000
6984#define CLIPPER_DEBUG_REG06__clipsm1_clprim_to_clip_prim_valid__SHIFT 0x1f
6985#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_clip_code_or_MASK 0x3fff
6986#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_clip_code_or__SHIFT 0x0
6987#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_event_id_MASK 0xfc000
6988#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_event_id__SHIFT 0xe
6989#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_state_var_indx_MASK 0x700000
6990#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_state_var_indx__SHIFT 0x14
6991#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_clip_primitive_MASK 0x800000
6992#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_clip_primitive__SHIFT 0x17
6993#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_deallocate_slot_MASK 0x7000000
6994#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_deallocate_slot__SHIFT 0x18
6995#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_first_prim_of_slot_MASK 0x8000000
6996#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_first_prim_of_slot__SHIFT 0x1b
6997#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_end_of_packet_MASK 0x10000000
6998#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_end_of_packet__SHIFT 0x1c
6999#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_event_MASK 0x20000000
7000#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_event__SHIFT 0x1d
7001#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_null_primitive_MASK 0x40000000
7002#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_null_primitive__SHIFT 0x1e
7003#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_prim_valid_MASK 0x80000000
7004#define CLIPPER_DEBUG_REG07__clipsm2_clprim_to_clip_prim_valid__SHIFT 0x1f
7005#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_param_cache_indx_0_MASK 0x7fe
7006#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_param_cache_indx_0__SHIFT 0x1
7007#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_2_MASK 0x1f800
7008#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_2__SHIFT 0xb
7009#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_1_MASK 0x7e0000
7010#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_1__SHIFT 0x11
7011#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_0_MASK 0x1f800000
7012#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_vertex_store_indx_0__SHIFT 0x17
7013#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_event_MASK 0x20000000
7014#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_event__SHIFT 0x1d
7015#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_null_primitive_MASK 0x40000000
7016#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_null_primitive__SHIFT 0x1e
7017#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_prim_valid_MASK 0x80000000
7018#define CLIPPER_DEBUG_REG08__clipsm2_clprim_to_clip_prim_valid__SHIFT 0x1f
7019#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_clip_code_or_MASK 0x3fff
7020#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_clip_code_or__SHIFT 0x0
7021#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_event_id_MASK 0xfc000
7022#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_event_id__SHIFT 0xe
7023#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_state_var_indx_MASK 0x700000
7024#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_state_var_indx__SHIFT 0x14
7025#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_clip_primitive_MASK 0x800000
7026#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_clip_primitive__SHIFT 0x17
7027#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_deallocate_slot_MASK 0x7000000
7028#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_deallocate_slot__SHIFT 0x18
7029#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_first_prim_of_slot_MASK 0x8000000
7030#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_first_prim_of_slot__SHIFT 0x1b
7031#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_end_of_packet_MASK 0x10000000
7032#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_end_of_packet__SHIFT 0x1c
7033#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_event_MASK 0x20000000
7034#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_event__SHIFT 0x1d
7035#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_null_primitive_MASK 0x40000000
7036#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_null_primitive__SHIFT 0x1e
7037#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_prim_valid_MASK 0x80000000
7038#define CLIPPER_DEBUG_REG09__clipsm3_clprim_to_clip_prim_valid__SHIFT 0x1f
7039#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_param_cache_indx_0_MASK 0x7fe
7040#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_param_cache_indx_0__SHIFT 0x1
7041#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_2_MASK 0x1f800
7042#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_2__SHIFT 0xb
7043#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_1_MASK 0x7e0000
7044#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_1__SHIFT 0x11
7045#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_0_MASK 0x1f800000
7046#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_vertex_store_indx_0__SHIFT 0x17
7047#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_event_MASK 0x20000000
7048#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_event__SHIFT 0x1d
7049#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_null_primitive_MASK 0x40000000
7050#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_null_primitive__SHIFT 0x1e
7051#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_prim_valid_MASK 0x80000000
7052#define CLIPPER_DEBUG_REG10__clipsm3_clprim_to_clip_prim_valid__SHIFT 0x1f
7053#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_event_MASK 0x1
7054#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_event__SHIFT 0x0
7055#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_event_MASK 0x2
7056#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_event__SHIFT 0x1
7057#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_event_MASK 0x4
7058#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_event__SHIFT 0x2
7059#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_event_MASK 0x8
7060#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_event__SHIFT 0x3
7061#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_clip_primitive_MASK 0x10
7062#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_clip_primitive__SHIFT 0x4
7063#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_clip_primitive_MASK 0x20
7064#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_clip_primitive__SHIFT 0x5
7065#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_clip_primitive_MASK 0x40
7066#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_clip_primitive__SHIFT 0x6
7067#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_clip_primitive_MASK 0x80
7068#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_clip_primitive__SHIFT 0x7
7069#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_clip_to_outsm_cnt_MASK 0xf00
7070#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x8
7071#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_clip_to_outsm_cnt_MASK 0xf000
7072#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0xc
7073#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_clip_to_outsm_cnt_MASK 0xf0000
7074#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x10
7075#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_clip_to_outsm_cnt_MASK 0xf00000
7076#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x14
7077#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_prim_valid_MASK 0x1000000
7078#define CLIPPER_DEBUG_REG11__clipsm3_clip_to_clipga_prim_valid__SHIFT 0x18
7079#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_prim_valid_MASK 0x2000000
7080#define CLIPPER_DEBUG_REG11__clipsm2_clip_to_clipga_prim_valid__SHIFT 0x19
7081#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_prim_valid_MASK 0x4000000
7082#define CLIPPER_DEBUG_REG11__clipsm1_clip_to_clipga_prim_valid__SHIFT 0x1a
7083#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_prim_valid_MASK 0x8000000
7084#define CLIPPER_DEBUG_REG11__clipsm0_clip_to_clipga_prim_valid__SHIFT 0x1b
7085#define CLIPPER_DEBUG_REG11__clipsm3_inc_clip_to_clipga_clip_to_outsm_cnt_MASK 0x10000000
7086#define CLIPPER_DEBUG_REG11__clipsm3_inc_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x1c
7087#define CLIPPER_DEBUG_REG11__clipsm2_inc_clip_to_clipga_clip_to_outsm_cnt_MASK 0x20000000
7088#define CLIPPER_DEBUG_REG11__clipsm2_inc_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x1d
7089#define CLIPPER_DEBUG_REG11__clipsm1_inc_clip_to_clipga_clip_to_outsm_cnt_MASK 0x40000000
7090#define CLIPPER_DEBUG_REG11__clipsm1_inc_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x1e
7091#define CLIPPER_DEBUG_REG11__clipsm0_inc_clip_to_clipga_clip_to_outsm_cnt_MASK 0x80000000
7092#define CLIPPER_DEBUG_REG11__clipsm0_inc_clip_to_clipga_clip_to_outsm_cnt__SHIFT 0x1f
7093#define CLIPPER_DEBUG_REG12__ALWAYS_ZERO_MASK 0xff
7094#define CLIPPER_DEBUG_REG12__ALWAYS_ZERO__SHIFT 0x0
7095#define CLIPPER_DEBUG_REG12__clip_priority_available_vte_out_clip_MASK 0x1f00
7096#define CLIPPER_DEBUG_REG12__clip_priority_available_vte_out_clip__SHIFT 0x8
7097#define CLIPPER_DEBUG_REG12__clip_priority_available_clip_verts_MASK 0x3e000
7098#define CLIPPER_DEBUG_REG12__clip_priority_available_clip_verts__SHIFT 0xd
7099#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_out_MASK 0xc0000
7100#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_out__SHIFT 0x12
7101#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_vert_MASK 0x300000
7102#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_vert__SHIFT 0x14
7103#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_load_MASK 0xc00000
7104#define CLIPPER_DEBUG_REG12__clip_priority_seq_indx_load__SHIFT 0x16
7105#define CLIPPER_DEBUG_REG12__clipsm3_clprim_to_clip_clip_primitive_MASK 0x1000000
7106#define CLIPPER_DEBUG_REG12__clipsm3_clprim_to_clip_clip_primitive__SHIFT 0x18
7107#define CLIPPER_DEBUG_REG12__clipsm3_clprim_to_clip_prim_valid_MASK 0x2000000
7108#define CLIPPER_DEBUG_REG12__clipsm3_clprim_to_clip_prim_valid__SHIFT 0x19
7109#define CLIPPER_DEBUG_REG12__clipsm2_clprim_to_clip_clip_primitive_MASK 0x4000000
7110#define CLIPPER_DEBUG_REG12__clipsm2_clprim_to_clip_clip_primitive__SHIFT 0x1a
7111#define CLIPPER_DEBUG_REG12__clipsm2_clprim_to_clip_prim_valid_MASK 0x8000000
7112#define CLIPPER_DEBUG_REG12__clipsm2_clprim_to_clip_prim_valid__SHIFT 0x1b
7113#define CLIPPER_DEBUG_REG12__clipsm1_clprim_to_clip_clip_primitive_MASK 0x10000000
7114#define CLIPPER_DEBUG_REG12__clipsm1_clprim_to_clip_clip_primitive__SHIFT 0x1c
7115#define CLIPPER_DEBUG_REG12__clipsm1_clprim_to_clip_prim_valid_MASK 0x20000000
7116#define CLIPPER_DEBUG_REG12__clipsm1_clprim_to_clip_prim_valid__SHIFT 0x1d
7117#define CLIPPER_DEBUG_REG12__clipsm0_clprim_to_clip_clip_primitive_MASK 0x40000000
7118#define CLIPPER_DEBUG_REG12__clipsm0_clprim_to_clip_clip_primitive__SHIFT 0x1e
7119#define CLIPPER_DEBUG_REG12__clipsm0_clprim_to_clip_prim_valid_MASK 0x80000000
7120#define CLIPPER_DEBUG_REG12__clipsm0_clprim_to_clip_prim_valid__SHIFT 0x1f
7121#define CLIPPER_DEBUG_REG13__clprim_in_back_state_var_indx_MASK 0x7
7122#define CLIPPER_DEBUG_REG13__clprim_in_back_state_var_indx__SHIFT 0x0
7123#define CLIPPER_DEBUG_REG13__point_clip_candidate_MASK 0x8
7124#define CLIPPER_DEBUG_REG13__point_clip_candidate__SHIFT 0x3
7125#define CLIPPER_DEBUG_REG13__prim_nan_kill_MASK 0x10
7126#define CLIPPER_DEBUG_REG13__prim_nan_kill__SHIFT 0x4
7127#define CLIPPER_DEBUG_REG13__clprim_clip_primitive_MASK 0x20
7128#define CLIPPER_DEBUG_REG13__clprim_clip_primitive__SHIFT 0x5
7129#define CLIPPER_DEBUG_REG13__clprim_cull_primitive_MASK 0x40
7130#define CLIPPER_DEBUG_REG13__clprim_cull_primitive__SHIFT 0x6
7131#define CLIPPER_DEBUG_REG13__prim_back_valid_MASK 0x80
7132#define CLIPPER_DEBUG_REG13__prim_back_valid__SHIFT 0x7
7133#define CLIPPER_DEBUG_REG13__vertval_bits_vertex_cc_next_valid_MASK 0xf00
7134#define CLIPPER_DEBUG_REG13__vertval_bits_vertex_cc_next_valid__SHIFT 0x8
7135#define CLIPPER_DEBUG_REG13__clipcc_vertex_store_indx_MASK 0x3000
7136#define CLIPPER_DEBUG_REG13__clipcc_vertex_store_indx__SHIFT 0xc
7137#define CLIPPER_DEBUG_REG13__vte_out_orig_fifo_fifo_empty_MASK 0x4000
7138#define CLIPPER_DEBUG_REG13__vte_out_orig_fifo_fifo_empty__SHIFT 0xe
7139#define CLIPPER_DEBUG_REG13__clipcode_fifo_fifo_empty_MASK 0x8000
7140#define CLIPPER_DEBUG_REG13__clipcode_fifo_fifo_empty__SHIFT 0xf
7141#define CLIPPER_DEBUG_REG13__ccgen_to_clipcc_fifo_empty_MASK 0x10000
7142#define CLIPPER_DEBUG_REG13__ccgen_to_clipcc_fifo_empty__SHIFT 0x10
7143#define CLIPPER_DEBUG_REG13__clip_priority_seq_indx_out_cnt_MASK 0x1e0000
7144#define CLIPPER_DEBUG_REG13__clip_priority_seq_indx_out_cnt__SHIFT 0x11
7145#define CLIPPER_DEBUG_REG13__outsm_clr_rd_orig_vertices_MASK 0x600000
7146#define CLIPPER_DEBUG_REG13__outsm_clr_rd_orig_vertices__SHIFT 0x15
7147#define CLIPPER_DEBUG_REG13__outsm_clr_rd_clipsm_wait_MASK 0x800000
7148#define CLIPPER_DEBUG_REG13__outsm_clr_rd_clipsm_wait__SHIFT 0x17
7149#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_contents_MASK 0x1f000000
7150#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_contents__SHIFT 0x18
7151#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_full_MASK 0x20000000
7152#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_full__SHIFT 0x1d
7153#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_advanceread_MASK 0x40000000
7154#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_advanceread__SHIFT 0x1e
7155#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_write_MASK 0x80000000
7156#define CLIPPER_DEBUG_REG13__outsm_clr_fifo_write__SHIFT 0x1f
7157#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_2_MASK 0x3f
7158#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_2__SHIFT 0x0
7159#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_1_MASK 0xfc0
7160#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_1__SHIFT 0x6
7161#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_0_MASK 0x3f000
7162#define CLIPPER_DEBUG_REG14__clprim_in_back_vertex_store_indx_0__SHIFT 0xc
7163#define CLIPPER_DEBUG_REG14__outputclprimtoclip_null_primitive_MASK 0x40000
7164#define CLIPPER_DEBUG_REG14__outputclprimtoclip_null_primitive__SHIFT 0x12
7165#define CLIPPER_DEBUG_REG14__clprim_in_back_end_of_packet_MASK 0x80000
7166#define CLIPPER_DEBUG_REG14__clprim_in_back_end_of_packet__SHIFT 0x13
7167#define CLIPPER_DEBUG_REG14__clprim_in_back_first_prim_of_slot_MASK 0x100000
7168#define CLIPPER_DEBUG_REG14__clprim_in_back_first_prim_of_slot__SHIFT 0x14
7169#define CLIPPER_DEBUG_REG14__clprim_in_back_deallocate_slot_MASK 0xe00000
7170#define CLIPPER_DEBUG_REG14__clprim_in_back_deallocate_slot__SHIFT 0x15
7171#define CLIPPER_DEBUG_REG14__clprim_in_back_event_id_MASK 0x3f000000
7172#define CLIPPER_DEBUG_REG14__clprim_in_back_event_id__SHIFT 0x18
7173#define CLIPPER_DEBUG_REG14__clprim_in_back_event_MASK 0x40000000
7174#define CLIPPER_DEBUG_REG14__clprim_in_back_event__SHIFT 0x1e
7175#define CLIPPER_DEBUG_REG14__prim_back_valid_MASK 0x80000000
7176#define CLIPPER_DEBUG_REG14__prim_back_valid__SHIFT 0x1f
7177#define CLIPPER_DEBUG_REG15__vertval_bits_vertex_vertex_store_msb_MASK 0xffff
7178#define CLIPPER_DEBUG_REG15__vertval_bits_vertex_vertex_store_msb__SHIFT 0x0
7179#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_2_MASK 0x1f0000
7180#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_2__SHIFT 0x10
7181#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_1_MASK 0x3e00000
7182#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_1__SHIFT 0x15
7183#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_0_MASK 0x7c000000
7184#define CLIPPER_DEBUG_REG15__primic_to_clprim_fifo_vertex_store_indx_0__SHIFT 0x1a
7185#define CLIPPER_DEBUG_REG15__primic_to_clprim_valid_MASK 0x80000000
7186#define CLIPPER_DEBUG_REG15__primic_to_clprim_valid__SHIFT 0x1f
7187#define CLIPPER_DEBUG_REG16__sm0_prim_end_state_MASK 0x7f
7188#define CLIPPER_DEBUG_REG16__sm0_prim_end_state__SHIFT 0x0
7189#define CLIPPER_DEBUG_REG16__sm0_ps_expand_MASK 0x80
7190#define CLIPPER_DEBUG_REG16__sm0_ps_expand__SHIFT 0x7
7191#define CLIPPER_DEBUG_REG16__sm0_clip_vert_cnt_MASK 0x1f00
7192#define CLIPPER_DEBUG_REG16__sm0_clip_vert_cnt__SHIFT 0x8
7193#define CLIPPER_DEBUG_REG16__sm0_vertex_clip_cnt_MASK 0x3e000
7194#define CLIPPER_DEBUG_REG16__sm0_vertex_clip_cnt__SHIFT 0xd
7195#define CLIPPER_DEBUG_REG16__sm0_inv_to_clip_data_valid_1_MASK 0x40000
7196#define CLIPPER_DEBUG_REG16__sm0_inv_to_clip_data_valid_1__SHIFT 0x12
7197#define CLIPPER_DEBUG_REG16__sm0_inv_to_clip_data_valid_0_MASK 0x80000
7198#define CLIPPER_DEBUG_REG16__sm0_inv_to_clip_data_valid_0__SHIFT 0x13
7199#define CLIPPER_DEBUG_REG16__sm0_current_state_MASK 0x7f00000
7200#define CLIPPER_DEBUG_REG16__sm0_current_state__SHIFT 0x14
7201#define CLIPPER_DEBUG_REG16__sm0_clip_to_clipga_clip_to_outsm_cnt_eq0_MASK 0x8000000
7202#define CLIPPER_DEBUG_REG16__sm0_clip_to_clipga_clip_to_outsm_cnt_eq0__SHIFT 0x1b
7203#define CLIPPER_DEBUG_REG16__sm0_clip_to_outsm_fifo_full_MASK 0x10000000
7204#define CLIPPER_DEBUG_REG16__sm0_clip_to_outsm_fifo_full__SHIFT 0x1c
7205#define CLIPPER_DEBUG_REG16__sm0_highest_priority_seq_MASK 0x20000000
7206#define CLIPPER_DEBUG_REG16__sm0_highest_priority_seq__SHIFT 0x1d
7207#define CLIPPER_DEBUG_REG16__sm0_outputcliptoclipga_0_MASK 0x40000000
7208#define CLIPPER_DEBUG_REG16__sm0_outputcliptoclipga_0__SHIFT 0x1e
7209#define CLIPPER_DEBUG_REG16__sm0_clprim_to_clip_prim_valid_MASK 0x80000000
7210#define CLIPPER_DEBUG_REG16__sm0_clprim_to_clip_prim_valid__SHIFT 0x1f
7211#define CLIPPER_DEBUG_REG17__sm1_prim_end_state_MASK 0x7f
7212#define CLIPPER_DEBUG_REG17__sm1_prim_end_state__SHIFT 0x0
7213#define CLIPPER_DEBUG_REG17__sm1_ps_expand_MASK 0x80
7214#define CLIPPER_DEBUG_REG17__sm1_ps_expand__SHIFT 0x7
7215#define CLIPPER_DEBUG_REG17__sm1_clip_vert_cnt_MASK 0x1f00
7216#define CLIPPER_DEBUG_REG17__sm1_clip_vert_cnt__SHIFT 0x8
7217#define CLIPPER_DEBUG_REG17__sm1_vertex_clip_cnt_MASK 0x3e000
7218#define CLIPPER_DEBUG_REG17__sm1_vertex_clip_cnt__SHIFT 0xd
7219#define CLIPPER_DEBUG_REG17__sm1_inv_to_clip_data_valid_1_MASK 0x40000
7220#define CLIPPER_DEBUG_REG17__sm1_inv_to_clip_data_valid_1__SHIFT 0x12
7221#define CLIPPER_DEBUG_REG17__sm1_inv_to_clip_data_valid_0_MASK 0x80000
7222#define CLIPPER_DEBUG_REG17__sm1_inv_to_clip_data_valid_0__SHIFT 0x13
7223#define CLIPPER_DEBUG_REG17__sm1_current_state_MASK 0x7f00000
7224#define CLIPPER_DEBUG_REG17__sm1_current_state__SHIFT 0x14
7225#define CLIPPER_DEBUG_REG17__sm1_clip_to_clipga_clip_to_outsm_cnt_eq0_MASK 0x8000000
7226#define CLIPPER_DEBUG_REG17__sm1_clip_to_clipga_clip_to_outsm_cnt_eq0__SHIFT 0x1b
7227#define CLIPPER_DEBUG_REG17__sm1_clip_to_outsm_fifo_full_MASK 0x10000000
7228#define CLIPPER_DEBUG_REG17__sm1_clip_to_outsm_fifo_full__SHIFT 0x1c
7229#define CLIPPER_DEBUG_REG17__sm1_highest_priority_seq_MASK 0x20000000
7230#define CLIPPER_DEBUG_REG17__sm1_highest_priority_seq__SHIFT 0x1d
7231#define CLIPPER_DEBUG_REG17__sm1_outputcliptoclipga_0_MASK 0x40000000
7232#define CLIPPER_DEBUG_REG17__sm1_outputcliptoclipga_0__SHIFT 0x1e
7233#define CLIPPER_DEBUG_REG17__sm1_clprim_to_clip_prim_valid_MASK 0x80000000
7234#define CLIPPER_DEBUG_REG17__sm1_clprim_to_clip_prim_valid__SHIFT 0x1f
7235#define CLIPPER_DEBUG_REG18__sm2_prim_end_state_MASK 0x7f
7236#define CLIPPER_DEBUG_REG18__sm2_prim_end_state__SHIFT 0x0
7237#define CLIPPER_DEBUG_REG18__sm2_ps_expand_MASK 0x80
7238#define CLIPPER_DEBUG_REG18__sm2_ps_expand__SHIFT 0x7
7239#define CLIPPER_DEBUG_REG18__sm2_clip_vert_cnt_MASK 0x1f00
7240#define CLIPPER_DEBUG_REG18__sm2_clip_vert_cnt__SHIFT 0x8
7241#define CLIPPER_DEBUG_REG18__sm2_vertex_clip_cnt_MASK 0x3e000
7242#define CLIPPER_DEBUG_REG18__sm2_vertex_clip_cnt__SHIFT 0xd
7243#define CLIPPER_DEBUG_REG18__sm2_inv_to_clip_data_valid_1_MASK 0x40000
7244#define CLIPPER_DEBUG_REG18__sm2_inv_to_clip_data_valid_1__SHIFT 0x12
7245#define CLIPPER_DEBUG_REG18__sm2_inv_to_clip_data_valid_0_MASK 0x80000
7246#define CLIPPER_DEBUG_REG18__sm2_inv_to_clip_data_valid_0__SHIFT 0x13
7247#define CLIPPER_DEBUG_REG18__sm2_current_state_MASK 0x7f00000
7248#define CLIPPER_DEBUG_REG18__sm2_current_state__SHIFT 0x14
7249#define CLIPPER_DEBUG_REG18__sm2_clip_to_clipga_clip_to_outsm_cnt_eq0_MASK 0x8000000
7250#define CLIPPER_DEBUG_REG18__sm2_clip_to_clipga_clip_to_outsm_cnt_eq0__SHIFT 0x1b
7251#define CLIPPER_DEBUG_REG18__sm2_clip_to_outsm_fifo_full_MASK 0x10000000
7252#define CLIPPER_DEBUG_REG18__sm2_clip_to_outsm_fifo_full__SHIFT 0x1c
7253#define CLIPPER_DEBUG_REG18__sm2_highest_priority_seq_MASK 0x20000000
7254#define CLIPPER_DEBUG_REG18__sm2_highest_priority_seq__SHIFT 0x1d
7255#define CLIPPER_DEBUG_REG18__sm2_outputcliptoclipga_0_MASK 0x40000000
7256#define CLIPPER_DEBUG_REG18__sm2_outputcliptoclipga_0__SHIFT 0x1e
7257#define CLIPPER_DEBUG_REG18__sm2_clprim_to_clip_prim_valid_MASK 0x80000000
7258#define CLIPPER_DEBUG_REG18__sm2_clprim_to_clip_prim_valid__SHIFT 0x1f
7259#define CLIPPER_DEBUG_REG19__sm3_prim_end_state_MASK 0x7f
7260#define CLIPPER_DEBUG_REG19__sm3_prim_end_state__SHIFT 0x0
7261#define CLIPPER_DEBUG_REG19__sm3_ps_expand_MASK 0x80
7262#define CLIPPER_DEBUG_REG19__sm3_ps_expand__SHIFT 0x7
7263#define CLIPPER_DEBUG_REG19__sm3_clip_vert_cnt_MASK 0x1f00
7264#define CLIPPER_DEBUG_REG19__sm3_clip_vert_cnt__SHIFT 0x8
7265#define CLIPPER_DEBUG_REG19__sm3_vertex_clip_cnt_MASK 0x3e000
7266#define CLIPPER_DEBUG_REG19__sm3_vertex_clip_cnt__SHIFT 0xd
7267#define CLIPPER_DEBUG_REG19__sm3_inv_to_clip_data_valid_1_MASK 0x40000
7268#define CLIPPER_DEBUG_REG19__sm3_inv_to_clip_data_valid_1__SHIFT 0x12
7269#define CLIPPER_DEBUG_REG19__sm3_inv_to_clip_data_valid_0_MASK 0x80000
7270#define CLIPPER_DEBUG_REG19__sm3_inv_to_clip_data_valid_0__SHIFT 0x13
7271#define CLIPPER_DEBUG_REG19__sm3_current_state_MASK 0x7f00000
7272#define CLIPPER_DEBUG_REG19__sm3_current_state__SHIFT 0x14
7273#define CLIPPER_DEBUG_REG19__sm3_clip_to_clipga_clip_to_outsm_cnt_eq0_MASK 0x8000000
7274#define CLIPPER_DEBUG_REG19__sm3_clip_to_clipga_clip_to_outsm_cnt_eq0__SHIFT 0x1b
7275#define CLIPPER_DEBUG_REG19__sm3_clip_to_outsm_fifo_full_MASK 0x10000000
7276#define CLIPPER_DEBUG_REG19__sm3_clip_to_outsm_fifo_full__SHIFT 0x1c
7277#define CLIPPER_DEBUG_REG19__sm3_highest_priority_seq_MASK 0x20000000
7278#define CLIPPER_DEBUG_REG19__sm3_highest_priority_seq__SHIFT 0x1d
7279#define CLIPPER_DEBUG_REG19__sm3_outputcliptoclipga_0_MASK 0x40000000
7280#define CLIPPER_DEBUG_REG19__sm3_outputcliptoclipga_0__SHIFT 0x1e
7281#define CLIPPER_DEBUG_REG19__sm3_clprim_to_clip_prim_valid_MASK 0x80000000
7282#define CLIPPER_DEBUG_REG19__sm3_clprim_to_clip_prim_valid__SHIFT 0x1f
7283#define SXIFCCG_DEBUG_REG0__position_address_MASK 0x3f
7284#define SXIFCCG_DEBUG_REG0__position_address__SHIFT 0x0
7285#define SXIFCCG_DEBUG_REG0__point_address_MASK 0x1c0
7286#define SXIFCCG_DEBUG_REG0__point_address__SHIFT 0x6
7287#define SXIFCCG_DEBUG_REG0__sx_pending_rd_state_var_indx_MASK 0xe00
7288#define SXIFCCG_DEBUG_REG0__sx_pending_rd_state_var_indx__SHIFT 0x9
7289#define SXIFCCG_DEBUG_REG0__sx_pending_rd_req_mask_MASK 0xf000
7290#define SXIFCCG_DEBUG_REG0__sx_pending_rd_req_mask__SHIFT 0xc
7291#define SXIFCCG_DEBUG_REG0__sx_pending_rd_pci_MASK 0x3ff0000
7292#define SXIFCCG_DEBUG_REG0__sx_pending_rd_pci__SHIFT 0x10
7293#define SXIFCCG_DEBUG_REG0__sx_pending_rd_aux_sel_MASK 0xc000000
7294#define SXIFCCG_DEBUG_REG0__sx_pending_rd_aux_sel__SHIFT 0x1a
7295#define SXIFCCG_DEBUG_REG0__sx_pending_rd_sp_id_MASK 0x30000000
7296#define SXIFCCG_DEBUG_REG0__sx_pending_rd_sp_id__SHIFT 0x1c
7297#define SXIFCCG_DEBUG_REG0__sx_pending_rd_aux_inc_MASK 0x40000000
7298#define SXIFCCG_DEBUG_REG0__sx_pending_rd_aux_inc__SHIFT 0x1e
7299#define SXIFCCG_DEBUG_REG0__sx_pending_rd_advance_MASK 0x80000000
7300#define SXIFCCG_DEBUG_REG0__sx_pending_rd_advance__SHIFT 0x1f
7301#define SXIFCCG_DEBUG_REG1__available_positions_MASK 0x7f
7302#define SXIFCCG_DEBUG_REG1__available_positions__SHIFT 0x0
7303#define SXIFCCG_DEBUG_REG1__sx_receive_indx_MASK 0x380
7304#define SXIFCCG_DEBUG_REG1__sx_receive_indx__SHIFT 0x7
7305#define SXIFCCG_DEBUG_REG1__sx_pending_fifo_contents_MASK 0x7c00
7306#define SXIFCCG_DEBUG_REG1__sx_pending_fifo_contents__SHIFT 0xa
7307#define SXIFCCG_DEBUG_REG1__statevar_bits_vs_out_misc_vec_ena_MASK 0x8000
7308#define SXIFCCG_DEBUG_REG1__statevar_bits_vs_out_misc_vec_ena__SHIFT 0xf
7309#define SXIFCCG_DEBUG_REG1__statevar_bits_disable_sp_MASK 0xf0000
7310#define SXIFCCG_DEBUG_REG1__statevar_bits_disable_sp__SHIFT 0x10
7311#define SXIFCCG_DEBUG_REG1__aux_sel_MASK 0x300000
7312#define SXIFCCG_DEBUG_REG1__aux_sel__SHIFT 0x14
7313#define SXIFCCG_DEBUG_REG1__sx_to_pa_empty_1_MASK 0x400000
7314#define SXIFCCG_DEBUG_REG1__sx_to_pa_empty_1__SHIFT 0x16
7315#define SXIFCCG_DEBUG_REG1__sx_to_pa_empty_0_MASK 0x800000
7316#define SXIFCCG_DEBUG_REG1__sx_to_pa_empty_0__SHIFT 0x17
7317#define SXIFCCG_DEBUG_REG1__pasx_req_cnt_1_MASK 0xf000000
7318#define SXIFCCG_DEBUG_REG1__pasx_req_cnt_1__SHIFT 0x18
7319#define SXIFCCG_DEBUG_REG1__pasx_req_cnt_0_MASK 0xf0000000
7320#define SXIFCCG_DEBUG_REG1__pasx_req_cnt_0__SHIFT 0x1c
7321#define SXIFCCG_DEBUG_REG2__param_cache_base_MASK 0x7f
7322#define SXIFCCG_DEBUG_REG2__param_cache_base__SHIFT 0x0
7323#define SXIFCCG_DEBUG_REG2__sx_aux_MASK 0x180
7324#define SXIFCCG_DEBUG_REG2__sx_aux__SHIFT 0x7
7325#define SXIFCCG_DEBUG_REG2__sx_request_indx_MASK 0x7e00
7326#define SXIFCCG_DEBUG_REG2__sx_request_indx__SHIFT 0x9
7327#define SXIFCCG_DEBUG_REG2__req_active_verts_loaded_MASK 0x8000
7328#define SXIFCCG_DEBUG_REG2__req_active_verts_loaded__SHIFT 0xf
7329#define SXIFCCG_DEBUG_REG2__req_active_verts_MASK 0x7f0000
7330#define SXIFCCG_DEBUG_REG2__req_active_verts__SHIFT 0x10
7331#define SXIFCCG_DEBUG_REG2__vgt_to_ccgen_state_var_indx_MASK 0x3800000
7332#define SXIFCCG_DEBUG_REG2__vgt_to_ccgen_state_var_indx__SHIFT 0x17
7333#define SXIFCCG_DEBUG_REG2__vgt_to_ccgen_active_verts_MASK 0xfc000000
7334#define SXIFCCG_DEBUG_REG2__vgt_to_ccgen_active_verts__SHIFT 0x1a
7335#define SXIFCCG_DEBUG_REG3__ALWAYS_ZERO_MASK 0xff
7336#define SXIFCCG_DEBUG_REG3__ALWAYS_ZERO__SHIFT 0x0
7337#define SXIFCCG_DEBUG_REG3__vertex_fifo_entriesavailable_MASK 0xf00
7338#define SXIFCCG_DEBUG_REG3__vertex_fifo_entriesavailable__SHIFT 0x8
7339#define SXIFCCG_DEBUG_REG3__statevar_bits_vs_out_ccdist1_vec_ena_MASK 0x1000
7340#define SXIFCCG_DEBUG_REG3__statevar_bits_vs_out_ccdist1_vec_ena__SHIFT 0xc
7341#define SXIFCCG_DEBUG_REG3__statevar_bits_vs_out_ccdist0_vec_ena_MASK 0x2000
7342#define SXIFCCG_DEBUG_REG3__statevar_bits_vs_out_ccdist0_vec_ena__SHIFT 0xd
7343#define SXIFCCG_DEBUG_REG3__available_positions_MASK 0x1fc000
7344#define SXIFCCG_DEBUG_REG3__available_positions__SHIFT 0xe
7345#define SXIFCCG_DEBUG_REG3__current_state_MASK 0x600000
7346#define SXIFCCG_DEBUG_REG3__current_state__SHIFT 0x15
7347#define SXIFCCG_DEBUG_REG3__vertex_fifo_empty_MASK 0x800000
7348#define SXIFCCG_DEBUG_REG3__vertex_fifo_empty__SHIFT 0x17
7349#define SXIFCCG_DEBUG_REG3__vertex_fifo_full_MASK 0x1000000
7350#define SXIFCCG_DEBUG_REG3__vertex_fifo_full__SHIFT 0x18
7351#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_empty_MASK 0x2000000
7352#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_empty__SHIFT 0x19
7353#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_full_MASK 0x4000000
7354#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_full__SHIFT 0x1a
7355#define SXIFCCG_DEBUG_REG3__vgt_to_ccgen_fifo_empty_MASK 0x8000000
7356#define SXIFCCG_DEBUG_REG3__vgt_to_ccgen_fifo_empty__SHIFT 0x1b
7357#define SXIFCCG_DEBUG_REG3__vgt_to_ccgen_fifo_full_MASK 0x10000000
7358#define SXIFCCG_DEBUG_REG3__vgt_to_ccgen_fifo_full__SHIFT 0x1c
7359#define SXIFCCG_DEBUG_REG3__ccgen_to_clipcc_fifo_full_MASK 0x20000000
7360#define SXIFCCG_DEBUG_REG3__ccgen_to_clipcc_fifo_full__SHIFT 0x1d
7361#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_write_MASK 0x40000000
7362#define SXIFCCG_DEBUG_REG3__sx0_receive_fifo_write__SHIFT 0x1e
7363#define SXIFCCG_DEBUG_REG3__ccgen_to_clipcc_write_MASK 0x80000000
7364#define SXIFCCG_DEBUG_REG3__ccgen_to_clipcc_write__SHIFT 0x1f
7365#define SETUP_DEBUG_REG0__su_baryc_cntl_state_MASK 0x3
7366#define SETUP_DEBUG_REG0__su_baryc_cntl_state__SHIFT 0x0
7367#define SETUP_DEBUG_REG0__su_cntl_state_MASK 0x3c
7368#define SETUP_DEBUG_REG0__su_cntl_state__SHIFT 0x2
7369#define SETUP_DEBUG_REG0__pmode_state_MASK 0x3f00
7370#define SETUP_DEBUG_REG0__pmode_state__SHIFT 0x8
7371#define SETUP_DEBUG_REG0__ge_stallb_MASK 0x4000
7372#define SETUP_DEBUG_REG0__ge_stallb__SHIFT 0xe
7373#define SETUP_DEBUG_REG0__geom_enable_MASK 0x8000
7374#define SETUP_DEBUG_REG0__geom_enable__SHIFT 0xf
7375#define SETUP_DEBUG_REG0__su_clip_baryc_free_MASK 0x30000
7376#define SETUP_DEBUG_REG0__su_clip_baryc_free__SHIFT 0x10
7377#define SETUP_DEBUG_REG0__su_clip_rtr_MASK 0x40000
7378#define SETUP_DEBUG_REG0__su_clip_rtr__SHIFT 0x12
7379#define SETUP_DEBUG_REG0__pfifo_busy_MASK 0x80000
7380#define SETUP_DEBUG_REG0__pfifo_busy__SHIFT 0x13
7381#define SETUP_DEBUG_REG0__su_cntl_busy_MASK 0x100000
7382#define SETUP_DEBUG_REG0__su_cntl_busy__SHIFT 0x14
7383#define SETUP_DEBUG_REG0__geom_busy_MASK 0x200000
7384#define SETUP_DEBUG_REG0__geom_busy__SHIFT 0x15
7385#define SETUP_DEBUG_REG0__event_id_gated_MASK 0xfc00000
7386#define SETUP_DEBUG_REG0__event_id_gated__SHIFT 0x16
7387#define SETUP_DEBUG_REG0__event_gated_MASK 0x10000000
7388#define SETUP_DEBUG_REG0__event_gated__SHIFT 0x1c
7389#define SETUP_DEBUG_REG0__pmode_prim_gated_MASK 0x20000000
7390#define SETUP_DEBUG_REG0__pmode_prim_gated__SHIFT 0x1d
7391#define SETUP_DEBUG_REG0__su_dyn_sclk_vld_MASK 0x40000000
7392#define SETUP_DEBUG_REG0__su_dyn_sclk_vld__SHIFT 0x1e
7393#define SETUP_DEBUG_REG0__cl_dyn_sclk_vld_MASK 0x80000000
7394#define SETUP_DEBUG_REG0__cl_dyn_sclk_vld__SHIFT 0x1f
7395#define SETUP_DEBUG_REG1__y_sort0_gated_23_8_MASK 0xffff
7396#define SETUP_DEBUG_REG1__y_sort0_gated_23_8__SHIFT 0x0
7397#define SETUP_DEBUG_REG1__x_sort0_gated_23_8_MASK 0xffff0000
7398#define SETUP_DEBUG_REG1__x_sort0_gated_23_8__SHIFT 0x10
7399#define SETUP_DEBUG_REG2__y_sort1_gated_23_8_MASK 0xffff
7400#define SETUP_DEBUG_REG2__y_sort1_gated_23_8__SHIFT 0x0
7401#define SETUP_DEBUG_REG2__x_sort1_gated_23_8_MASK 0xffff0000
7402#define SETUP_DEBUG_REG2__x_sort1_gated_23_8__SHIFT 0x10
7403#define SETUP_DEBUG_REG3__y_sort2_gated_23_8_MASK 0xffff
7404#define SETUP_DEBUG_REG3__y_sort2_gated_23_8__SHIFT 0x0
7405#define SETUP_DEBUG_REG3__x_sort2_gated_23_8_MASK 0xffff0000
7406#define SETUP_DEBUG_REG3__x_sort2_gated_23_8__SHIFT 0x10
7407#define SETUP_DEBUG_REG4__attr_indx_sort0_gated_MASK 0x3fff
7408#define SETUP_DEBUG_REG4__attr_indx_sort0_gated__SHIFT 0x0
7409#define SETUP_DEBUG_REG4__null_prim_gated_MASK 0x4000
7410#define SETUP_DEBUG_REG4__null_prim_gated__SHIFT 0xe
7411#define SETUP_DEBUG_REG4__backfacing_gated_MASK 0x8000
7412#define SETUP_DEBUG_REG4__backfacing_gated__SHIFT 0xf
7413#define SETUP_DEBUG_REG4__st_indx_gated_MASK 0x70000
7414#define SETUP_DEBUG_REG4__st_indx_gated__SHIFT 0x10
7415#define SETUP_DEBUG_REG4__clipped_gated_MASK 0x80000
7416#define SETUP_DEBUG_REG4__clipped_gated__SHIFT 0x13
7417#define SETUP_DEBUG_REG4__dealloc_slot_gated_MASK 0x700000
7418#define SETUP_DEBUG_REG4__dealloc_slot_gated__SHIFT 0x14
7419#define SETUP_DEBUG_REG4__xmajor_gated_MASK 0x800000
7420#define SETUP_DEBUG_REG4__xmajor_gated__SHIFT 0x17
7421#define SETUP_DEBUG_REG4__diamond_rule_gated_MASK 0x3000000
7422#define SETUP_DEBUG_REG4__diamond_rule_gated__SHIFT 0x18
7423#define SETUP_DEBUG_REG4__type_gated_MASK 0x1c000000
7424#define SETUP_DEBUG_REG4__type_gated__SHIFT 0x1a
7425#define SETUP_DEBUG_REG4__fpov_gated_MASK 0x60000000
7426#define SETUP_DEBUG_REG4__fpov_gated__SHIFT 0x1d
7427#define SETUP_DEBUG_REG4__eop_gated_MASK 0x80000000
7428#define SETUP_DEBUG_REG4__eop_gated__SHIFT 0x1f
7429#define SETUP_DEBUG_REG5__attr_indx_sort2_gated_MASK 0x3fff
7430#define SETUP_DEBUG_REG5__attr_indx_sort2_gated__SHIFT 0x0
7431#define SETUP_DEBUG_REG5__attr_indx_sort1_gated_MASK 0xfffc000
7432#define SETUP_DEBUG_REG5__attr_indx_sort1_gated__SHIFT 0xe
7433#define SETUP_DEBUG_REG5__provoking_vtx_gated_MASK 0x30000000
7434#define SETUP_DEBUG_REG5__provoking_vtx_gated__SHIFT 0x1c
7435#define SETUP_DEBUG_REG5__valid_prim_gated_MASK 0x40000000
7436#define SETUP_DEBUG_REG5__valid_prim_gated__SHIFT 0x1e
7437#define SETUP_DEBUG_REG5__pa_reg_sclk_vld_MASK 0x80000000
7438#define SETUP_DEBUG_REG5__pa_reg_sclk_vld__SHIFT 0x1f
7439#define PA_SC_DEBUG_REG0__REG0_FIELD0_MASK 0x3
7440#define PA_SC_DEBUG_REG0__REG0_FIELD0__SHIFT 0x0
7441#define PA_SC_DEBUG_REG0__REG0_FIELD1_MASK 0xc
7442#define PA_SC_DEBUG_REG0__REG0_FIELD1__SHIFT 0x2
7443#define PA_SC_DEBUG_REG1__REG1_FIELD0_MASK 0x3
7444#define PA_SC_DEBUG_REG1__REG1_FIELD0__SHIFT 0x0
7445#define PA_SC_DEBUG_REG1__REG1_FIELD1_MASK 0xc
7446#define PA_SC_DEBUG_REG1__REG1_FIELD1__SHIFT 0x2
7447#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN_MASK 0x1
7448#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN__SHIFT 0x0
7449#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN_MASK 0x2
7450#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN__SHIFT 0x1
7451#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000_MASK 0x4
7452#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000__SHIFT 0x2
7453#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL_MASK 0x8
7454#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL__SHIFT 0x3
7455#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE_MASK 0x10
7456#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE__SHIFT 0x4
7457#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS_MASK 0x20
7458#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS__SHIFT 0x5
7459#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE_MASK 0x40
7460#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE__SHIFT 0x6
7461#define COMPUTE_DISPATCH_INITIATOR__DISPATCH_CACHE_CNTL_MASK 0x380
7462#define COMPUTE_DISPATCH_INITIATOR__DISPATCH_CACHE_CNTL__SHIFT 0x7
7463#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL_MASK 0x400
7464#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL__SHIFT 0xa
7465#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL_MASK 0x800
7466#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL__SHIFT 0xb
7467#define COMPUTE_DISPATCH_INITIATOR__DATA_ATC_MASK 0x1000
7468#define COMPUTE_DISPATCH_INITIATOR__DATA_ATC__SHIFT 0xc
7469#define COMPUTE_DISPATCH_INITIATOR__RESTORE_MASK 0x4000
7470#define COMPUTE_DISPATCH_INITIATOR__RESTORE__SHIFT 0xe
7471#define COMPUTE_DIM_X__SIZE_MASK 0xffffffff
7472#define COMPUTE_DIM_X__SIZE__SHIFT 0x0
7473#define COMPUTE_DIM_Y__SIZE_MASK 0xffffffff
7474#define COMPUTE_DIM_Y__SIZE__SHIFT 0x0
7475#define COMPUTE_DIM_Z__SIZE_MASK 0xffffffff
7476#define COMPUTE_DIM_Z__SIZE__SHIFT 0x0
7477#define COMPUTE_START_X__START_MASK 0xffffffff
7478#define COMPUTE_START_X__START__SHIFT 0x0
7479#define COMPUTE_START_Y__START_MASK 0xffffffff
7480#define COMPUTE_START_Y__START__SHIFT 0x0
7481#define COMPUTE_START_Z__START_MASK 0xffffffff
7482#define COMPUTE_START_Z__START__SHIFT 0x0
7483#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL_MASK 0xffff
7484#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL__SHIFT 0x0
7485#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL_MASK 0xffff0000
7486#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL__SHIFT 0x10
7487#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL_MASK 0xffff
7488#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL__SHIFT 0x0
7489#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL_MASK 0xffff0000
7490#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL__SHIFT 0x10
7491#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL_MASK 0xffff
7492#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL__SHIFT 0x0
7493#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL_MASK 0xffff0000
7494#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL__SHIFT 0x10
7495#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE_MASK 0x1
7496#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE__SHIFT 0x0
7497#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE_MASK 0x1
7498#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE__SHIFT 0x0
7499#define COMPUTE_PGM_LO__DATA_MASK 0xffffffff
7500#define COMPUTE_PGM_LO__DATA__SHIFT 0x0
7501#define COMPUTE_PGM_HI__DATA_MASK 0xff
7502#define COMPUTE_PGM_HI__DATA__SHIFT 0x0
7503#define COMPUTE_PGM_HI__INST_ATC_MASK 0x100
7504#define COMPUTE_PGM_HI__INST_ATC__SHIFT 0x8
7505#define COMPUTE_TBA_LO__DATA_MASK 0xffffffff
7506#define COMPUTE_TBA_LO__DATA__SHIFT 0x0
7507#define COMPUTE_TBA_HI__DATA_MASK 0xff
7508#define COMPUTE_TBA_HI__DATA__SHIFT 0x0
7509#define COMPUTE_TMA_LO__DATA_MASK 0xffffffff
7510#define COMPUTE_TMA_LO__DATA__SHIFT 0x0
7511#define COMPUTE_TMA_HI__DATA_MASK 0xff
7512#define COMPUTE_TMA_HI__DATA__SHIFT 0x0
7513#define COMPUTE_PGM_RSRC1__VGPRS_MASK 0x3f
7514#define COMPUTE_PGM_RSRC1__VGPRS__SHIFT 0x0
7515#define COMPUTE_PGM_RSRC1__SGPRS_MASK 0x3c0
7516#define COMPUTE_PGM_RSRC1__SGPRS__SHIFT 0x6
7517#define COMPUTE_PGM_RSRC1__PRIORITY_MASK 0xc00
7518#define COMPUTE_PGM_RSRC1__PRIORITY__SHIFT 0xa
7519#define COMPUTE_PGM_RSRC1__FLOAT_MODE_MASK 0xff000
7520#define COMPUTE_PGM_RSRC1__FLOAT_MODE__SHIFT 0xc
7521#define COMPUTE_PGM_RSRC1__PRIV_MASK 0x100000
7522#define COMPUTE_PGM_RSRC1__PRIV__SHIFT 0x14
7523#define COMPUTE_PGM_RSRC1__DX10_CLAMP_MASK 0x200000
7524#define COMPUTE_PGM_RSRC1__DX10_CLAMP__SHIFT 0x15
7525#define COMPUTE_PGM_RSRC1__DEBUG_MODE_MASK 0x400000
7526#define COMPUTE_PGM_RSRC1__DEBUG_MODE__SHIFT 0x16
7527#define COMPUTE_PGM_RSRC1__IEEE_MODE_MASK 0x800000
7528#define COMPUTE_PGM_RSRC1__IEEE_MODE__SHIFT 0x17
7529#define COMPUTE_PGM_RSRC1__BULKY_MASK 0x1000000
7530#define COMPUTE_PGM_RSRC1__BULKY__SHIFT 0x18
7531#define COMPUTE_PGM_RSRC1__CDBG_USER_MASK 0x2000000
7532#define COMPUTE_PGM_RSRC1__CDBG_USER__SHIFT 0x19
7533#define COMPUTE_PGM_RSRC2__SCRATCH_EN_MASK 0x1
7534#define COMPUTE_PGM_RSRC2__SCRATCH_EN__SHIFT 0x0
7535#define COMPUTE_PGM_RSRC2__USER_SGPR_MASK 0x3e
7536#define COMPUTE_PGM_RSRC2__USER_SGPR__SHIFT 0x1
7537#define COMPUTE_PGM_RSRC2__TRAP_PRESENT_MASK 0x40
7538#define COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT 0x6
7539#define COMPUTE_PGM_RSRC2__TGID_X_EN_MASK 0x80
7540#define COMPUTE_PGM_RSRC2__TGID_X_EN__SHIFT 0x7
7541#define COMPUTE_PGM_RSRC2__TGID_Y_EN_MASK 0x100
7542#define COMPUTE_PGM_RSRC2__TGID_Y_EN__SHIFT 0x8
7543#define COMPUTE_PGM_RSRC2__TGID_Z_EN_MASK 0x200
7544#define COMPUTE_PGM_RSRC2__TGID_Z_EN__SHIFT 0x9
7545#define COMPUTE_PGM_RSRC2__TG_SIZE_EN_MASK 0x400
7546#define COMPUTE_PGM_RSRC2__TG_SIZE_EN__SHIFT 0xa
7547#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT_MASK 0x1800
7548#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT__SHIFT 0xb
7549#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB_MASK 0x6000
7550#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB__SHIFT 0xd
7551#define COMPUTE_PGM_RSRC2__LDS_SIZE_MASK 0xff8000
7552#define COMPUTE_PGM_RSRC2__LDS_SIZE__SHIFT 0xf
7553#define COMPUTE_PGM_RSRC2__EXCP_EN_MASK 0x7f000000
7554#define COMPUTE_PGM_RSRC2__EXCP_EN__SHIFT 0x18
7555#define COMPUTE_VMID__DATA_MASK 0xf
7556#define COMPUTE_VMID__DATA__SHIFT 0x0
7557#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH_MASK 0x3ff
7558#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH__SHIFT 0x0
7559#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU_MASK 0xf000
7560#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU__SHIFT 0xc
7561#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD_MASK 0x3f0000
7562#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD__SHIFT 0x10
7563#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL_MASK 0x400000
7564#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL__SHIFT 0x16
7565#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST_MASK 0x800000
7566#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST__SHIFT 0x17
7567#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT_MASK 0x7000000
7568#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT__SHIFT 0x18
7569#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN_MASK 0xffff
7570#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN__SHIFT 0x0
7571#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN_MASK 0xffff0000
7572#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN__SHIFT 0x10
7573#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN_MASK 0xffff
7574#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN__SHIFT 0x0
7575#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN_MASK 0xffff0000
7576#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN__SHIFT 0x10
7577#define COMPUTE_TMPRING_SIZE__WAVES_MASK 0xfff
7578#define COMPUTE_TMPRING_SIZE__WAVES__SHIFT 0x0
7579#define COMPUTE_TMPRING_SIZE__WAVESIZE_MASK 0x1fff000
7580#define COMPUTE_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
7581#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN_MASK 0xffff
7582#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN__SHIFT 0x0
7583#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN_MASK 0xffff0000
7584#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN__SHIFT 0x10
7585#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN_MASK 0xffff
7586#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN__SHIFT 0x0
7587#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN_MASK 0xffff0000
7588#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN__SHIFT 0x10
7589#define COMPUTE_RESTART_X__RESTART_MASK 0xffffffff
7590#define COMPUTE_RESTART_X__RESTART__SHIFT 0x0
7591#define COMPUTE_RESTART_Y__RESTART_MASK 0xffffffff
7592#define COMPUTE_RESTART_Y__RESTART__SHIFT 0x0
7593#define COMPUTE_RESTART_Z__RESTART_MASK 0xffffffff
7594#define COMPUTE_RESTART_Z__RESTART__SHIFT 0x0
7595#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE_MASK 0x1
7596#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE__SHIFT 0x0
7597#define COMPUTE_MISC_RESERVED__SEND_SEID_MASK 0x3
7598#define COMPUTE_MISC_RESERVED__SEND_SEID__SHIFT 0x0
7599#define COMPUTE_MISC_RESERVED__RESERVED2_MASK 0x4
7600#define COMPUTE_MISC_RESERVED__RESERVED2__SHIFT 0x2
7601#define COMPUTE_MISC_RESERVED__RESERVED3_MASK 0x8
7602#define COMPUTE_MISC_RESERVED__RESERVED3__SHIFT 0x3
7603#define COMPUTE_MISC_RESERVED__RESERVED4_MASK 0x10
7604#define COMPUTE_MISC_RESERVED__RESERVED4__SHIFT 0x4
7605#define COMPUTE_USER_DATA_0__DATA_MASK 0xffffffff
7606#define COMPUTE_USER_DATA_0__DATA__SHIFT 0x0
7607#define COMPUTE_USER_DATA_1__DATA_MASK 0xffffffff
7608#define COMPUTE_USER_DATA_1__DATA__SHIFT 0x0
7609#define COMPUTE_USER_DATA_2__DATA_MASK 0xffffffff
7610#define COMPUTE_USER_DATA_2__DATA__SHIFT 0x0
7611#define COMPUTE_USER_DATA_3__DATA_MASK 0xffffffff
7612#define COMPUTE_USER_DATA_3__DATA__SHIFT 0x0
7613#define COMPUTE_USER_DATA_4__DATA_MASK 0xffffffff
7614#define COMPUTE_USER_DATA_4__DATA__SHIFT 0x0
7615#define COMPUTE_USER_DATA_5__DATA_MASK 0xffffffff
7616#define COMPUTE_USER_DATA_5__DATA__SHIFT 0x0
7617#define COMPUTE_USER_DATA_6__DATA_MASK 0xffffffff
7618#define COMPUTE_USER_DATA_6__DATA__SHIFT 0x0
7619#define COMPUTE_USER_DATA_7__DATA_MASK 0xffffffff
7620#define COMPUTE_USER_DATA_7__DATA__SHIFT 0x0
7621#define COMPUTE_USER_DATA_8__DATA_MASK 0xffffffff
7622#define COMPUTE_USER_DATA_8__DATA__SHIFT 0x0
7623#define COMPUTE_USER_DATA_9__DATA_MASK 0xffffffff
7624#define COMPUTE_USER_DATA_9__DATA__SHIFT 0x0
7625#define COMPUTE_USER_DATA_10__DATA_MASK 0xffffffff
7626#define COMPUTE_USER_DATA_10__DATA__SHIFT 0x0
7627#define COMPUTE_USER_DATA_11__DATA_MASK 0xffffffff
7628#define COMPUTE_USER_DATA_11__DATA__SHIFT 0x0
7629#define COMPUTE_USER_DATA_12__DATA_MASK 0xffffffff
7630#define COMPUTE_USER_DATA_12__DATA__SHIFT 0x0
7631#define COMPUTE_USER_DATA_13__DATA_MASK 0xffffffff
7632#define COMPUTE_USER_DATA_13__DATA__SHIFT 0x0
7633#define COMPUTE_USER_DATA_14__DATA_MASK 0xffffffff
7634#define COMPUTE_USER_DATA_14__DATA__SHIFT 0x0
7635#define COMPUTE_USER_DATA_15__DATA_MASK 0xffffffff
7636#define COMPUTE_USER_DATA_15__DATA__SHIFT 0x0
7637#define CSPRIV_CONNECT__DOORBELL_OFFSET_MASK 0x1fffff
7638#define CSPRIV_CONNECT__DOORBELL_OFFSET__SHIFT 0x0
7639#define CSPRIV_CONNECT__QUEUE_ID_MASK 0xe00000
7640#define CSPRIV_CONNECT__QUEUE_ID__SHIFT 0x15
7641#define CSPRIV_CONNECT__VMID_MASK 0x3c000000
7642#define CSPRIV_CONNECT__VMID__SHIFT 0x1a
7643#define CSPRIV_CONNECT__UNORD_DISP_MASK 0x80000000
7644#define CSPRIV_CONNECT__UNORD_DISP__SHIFT 0x1f
7645#define CSPRIV_THREAD_TRACE_TG0__TGID_X_MASK 0xffffffff
7646#define CSPRIV_THREAD_TRACE_TG0__TGID_X__SHIFT 0x0
7647#define CSPRIV_THREAD_TRACE_TG1__TGID_Y_MASK 0xffffffff
7648#define CSPRIV_THREAD_TRACE_TG1__TGID_Y__SHIFT 0x0
7649#define CSPRIV_THREAD_TRACE_TG2__TGID_Z_MASK 0xffffffff
7650#define CSPRIV_THREAD_TRACE_TG2__TGID_Z__SHIFT 0x0
7651#define CSPRIV_THREAD_TRACE_TG3__WAVE_ID_BASE_MASK 0xfff
7652#define CSPRIV_THREAD_TRACE_TG3__WAVE_ID_BASE__SHIFT 0x0
7653#define CSPRIV_THREAD_TRACE_TG3__THREADS_IN_GROUP_MASK 0xfff000
7654#define CSPRIV_THREAD_TRACE_TG3__THREADS_IN_GROUP__SHIFT 0xc
7655#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_X_FLAG_MASK 0x1000000
7656#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_X_FLAG__SHIFT 0x18
7657#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_Y_FLAG_MASK 0x2000000
7658#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_Y_FLAG__SHIFT 0x19
7659#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_Z_FLAG_MASK 0x4000000
7660#define CSPRIV_THREAD_TRACE_TG3__PARTIAL_Z_FLAG__SHIFT 0x1a
7661#define CSPRIV_THREAD_TRACE_TG3__LAST_TG_MASK 0x8000000
7662#define CSPRIV_THREAD_TRACE_TG3__LAST_TG__SHIFT 0x1b
7663#define CSPRIV_THREAD_TRACE_TG3__FIRST_TG_MASK 0x10000000
7664#define CSPRIV_THREAD_TRACE_TG3__FIRST_TG__SHIFT 0x1c
7665#define CSPRIV_THREAD_TRACE_EVENT__EVENT_ID_MASK 0x1f
7666#define CSPRIV_THREAD_TRACE_EVENT__EVENT_ID__SHIFT 0x0
7667#define RLC_CNTL__RLC_ENABLE_F32_MASK 0x1
7668#define RLC_CNTL__RLC_ENABLE_F32__SHIFT 0x0
7669#define RLC_CNTL__FORCE_RETRY_MASK 0x2
7670#define RLC_CNTL__FORCE_RETRY__SHIFT 0x1
7671#define RLC_CNTL__READ_CACHE_DISABLE_MASK 0x4
7672#define RLC_CNTL__READ_CACHE_DISABLE__SHIFT 0x2
7673#define RLC_CNTL__RLC_STEP_F32_MASK 0x8
7674#define RLC_CNTL__RLC_STEP_F32__SHIFT 0x3
7675#define RLC_CNTL__SOFT_RESET_DEBUG_MODE_MASK 0x10
7676#define RLC_CNTL__SOFT_RESET_DEBUG_MODE__SHIFT 0x4
7677#define RLC_CNTL__RESERVED_MASK 0xffffff00
7678#define RLC_CNTL__RESERVED__SHIFT 0x8
7679#define RLC_DEBUG_SELECT__SELECT_MASK 0xff
7680#define RLC_DEBUG_SELECT__SELECT__SHIFT 0x0
7681#define RLC_DEBUG_SELECT__RESERVED_MASK 0xffffff00
7682#define RLC_DEBUG_SELECT__RESERVED__SHIFT 0x8
7683#define RLC_DEBUG__DATA_MASK 0xffffffff
7684#define RLC_DEBUG__DATA__SHIFT 0x0
7685#define RLC_MC_CNTL__WRREQ_SWAP_MASK 0x3
7686#define RLC_MC_CNTL__WRREQ_SWAP__SHIFT 0x0
7687#define RLC_MC_CNTL__WRREQ_TRAN_MASK 0x4
7688#define RLC_MC_CNTL__WRREQ_TRAN__SHIFT 0x2
7689#define RLC_MC_CNTL__WRREQ_PRIV_MASK 0x8
7690#define RLC_MC_CNTL__WRREQ_PRIV__SHIFT 0x3
7691#define RLC_MC_CNTL__WRNFO_STALL_MASK 0x10
7692#define RLC_MC_CNTL__WRNFO_STALL__SHIFT 0x4
7693#define RLC_MC_CNTL__WRNFO_URG_MASK 0x1e0
7694#define RLC_MC_CNTL__WRNFO_URG__SHIFT 0x5
7695#define RLC_MC_CNTL__WRREQ_DW_IMASK_MASK 0x1e00
7696#define RLC_MC_CNTL__WRREQ_DW_IMASK__SHIFT 0x9
7697#define RLC_MC_CNTL__RESERVED_B_MASK 0xfe000
7698#define RLC_MC_CNTL__RESERVED_B__SHIFT 0xd
7699#define RLC_MC_CNTL__RDNFO_URG_MASK 0xf00000
7700#define RLC_MC_CNTL__RDNFO_URG__SHIFT 0x14
7701#define RLC_MC_CNTL__RDREQ_SWAP_MASK 0x3000000
7702#define RLC_MC_CNTL__RDREQ_SWAP__SHIFT 0x18
7703#define RLC_MC_CNTL__RDREQ_TRAN_MASK 0x4000000
7704#define RLC_MC_CNTL__RDREQ_TRAN__SHIFT 0x1a
7705#define RLC_MC_CNTL__RDREQ_PRIV_MASK 0x8000000
7706#define RLC_MC_CNTL__RDREQ_PRIV__SHIFT 0x1b
7707#define RLC_MC_CNTL__RDNFO_STALL_MASK 0x10000000
7708#define RLC_MC_CNTL__RDNFO_STALL__SHIFT 0x1c
7709#define RLC_MC_CNTL__RESERVED_MASK 0xe0000000
7710#define RLC_MC_CNTL__RESERVED__SHIFT 0x1d
7711#define RLC_STAT__RLC_BUSY_MASK 0x1
7712#define RLC_STAT__RLC_BUSY__SHIFT 0x0
7713#define RLC_STAT__RLC_GPM_BUSY_MASK 0x2
7714#define RLC_STAT__RLC_GPM_BUSY__SHIFT 0x1
7715#define RLC_STAT__RLC_SPM_BUSY_MASK 0x4
7716#define RLC_STAT__RLC_SPM_BUSY__SHIFT 0x2
7717#define RLC_STAT__RESERVED_MASK 0xfffffff8
7718#define RLC_STAT__RESERVED__SHIFT 0x3
7719#define RLC_SAFE_MODE__REQ_MASK 0x1
7720#define RLC_SAFE_MODE__REQ__SHIFT 0x0
7721#define RLC_SAFE_MODE__MESSAGE_MASK 0x1e
7722#define RLC_SAFE_MODE__MESSAGE__SHIFT 0x1
7723#define RLC_SAFE_MODE__RESERVED_MASK 0xffffffe0
7724#define RLC_SAFE_MODE__RESERVED__SHIFT 0x5
7725#define RLC_SOFT_RESET_GPU__SOFT_RESET_GPU_MASK 0x1
7726#define RLC_SOFT_RESET_GPU__SOFT_RESET_GPU__SHIFT 0x0
7727#define RLC_SOFT_RESET_GPU__RESERVED_MASK 0xfffffffe
7728#define RLC_SOFT_RESET_GPU__RESERVED__SHIFT 0x1
7729#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK 0x1
7730#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN__SHIFT 0x0
7731#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN_MASK 0x2
7732#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN__SHIFT 0x1
7733#define RLC_MEM_SLP_CNTL__RESERVED_MASK 0xfc
7734#define RLC_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
7735#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY_MASK 0xff00
7736#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY__SHIFT 0x8
7737#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY_MASK 0xff0000
7738#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY__SHIFT 0x10
7739#define RLC_MEM_SLP_CNTL__RESERVED1_MASK 0xff000000
7740#define RLC_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
7741#define RLC_PERFMON_CNTL__PERFMON_STATE_MASK 0x7
7742#define RLC_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
7743#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x400
7744#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
7745#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0xff
7746#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
7747#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0xff
7748#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
7749#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
7750#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
7751#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
7752#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
7753#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
7754#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
7755#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
7756#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
7757#define CGTT_RLC_CLK_CTRL__ON_DELAY_MASK 0xf
7758#define CGTT_RLC_CLK_CTRL__ON_DELAY__SHIFT 0x0
7759#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
7760#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
7761#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000
7762#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
7763#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000
7764#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
7765#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK 0x1
7766#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE__SHIFT 0x0
7767#define RLC_LB_CNTL__LB_CNT_CP_BUSY_MASK 0x2
7768#define RLC_LB_CNTL__LB_CNT_CP_BUSY__SHIFT 0x1
7769#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK 0x4
7770#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE__SHIFT 0x2
7771#define RLC_LB_CNTL__LB_CNT_REG_INC_MASK 0x8
7772#define RLC_LB_CNTL__LB_CNT_REG_INC__SHIFT 0x3
7773#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK 0xff0
7774#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT 0x4
7775#define RLC_LB_CNTL__RESERVED_MASK 0xfffff000
7776#define RLC_LB_CNTL__RESERVED__SHIFT 0xc
7777#define RLC_LB_CNTR_MAX__LB_CNTR_MAX_MASK 0xffffffff
7778#define RLC_LB_CNTR_MAX__LB_CNTR_MAX__SHIFT 0x0
7779#define RLC_LB_CNTR_INIT__LB_CNTR_INIT_MASK 0xffffffff
7780#define RLC_LB_CNTR_INIT__LB_CNTR_INIT__SHIFT 0x0
7781#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR_MASK 0xffffffff
7782#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR__SHIFT 0x0
7783#define RLC_SAVE_AND_RESTORE_BASE__BASE_MASK 0xffffffff
7784#define RLC_SAVE_AND_RESTORE_BASE__BASE__SHIFT 0x0
7785#define RLC_JUMP_TABLE_RESTORE__ADDR_MASK 0xffffffff
7786#define RLC_JUMP_TABLE_RESTORE__ADDR__SHIFT 0x0
7787#define RLC_DRIVER_CPDMA_STATUS__DRIVER_REQUEST_MASK 0x1
7788#define RLC_DRIVER_CPDMA_STATUS__DRIVER_REQUEST__SHIFT 0x0
7789#define RLC_DRIVER_CPDMA_STATUS__RESERVED1_MASK 0xe
7790#define RLC_DRIVER_CPDMA_STATUS__RESERVED1__SHIFT 0x1
7791#define RLC_DRIVER_CPDMA_STATUS__DRIVER_ACK_MASK 0x10
7792#define RLC_DRIVER_CPDMA_STATUS__DRIVER_ACK__SHIFT 0x4
7793#define RLC_DRIVER_CPDMA_STATUS__RESERVED_MASK 0xffffffe0
7794#define RLC_DRIVER_CPDMA_STATUS__RESERVED__SHIFT 0x5
7795#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE_MASK 0xff
7796#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE__SHIFT 0x0
7797#define RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK 0xff00
7798#define RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT 0x8
7799#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE_MASK 0xffff0000
7800#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE__SHIFT 0x10
7801#define RLC_GPM_DEBUG_SELECT__SELECT_MASK 0xff
7802#define RLC_GPM_DEBUG_SELECT__SELECT__SHIFT 0x0
7803#define RLC_GPM_DEBUG_SELECT__RESERVED_MASK 0xffffff00
7804#define RLC_GPM_DEBUG_SELECT__RESERVED__SHIFT 0x8
7805#define RLC_GPM_DEBUG__DATA_MASK 0xffffffff
7806#define RLC_GPM_DEBUG__DATA__SHIFT 0x0
7807#define RLC_GPM_UCODE_ADDR__UCODE_ADDR_MASK 0xfff
7808#define RLC_GPM_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
7809#define RLC_GPM_UCODE_ADDR__RESERVED_MASK 0xfffff000
7810#define RLC_GPM_UCODE_ADDR__RESERVED__SHIFT 0xc
7811#define RLC_GPM_UCODE_DATA__UCODE_DATA_MASK 0xffffffff
7812#define RLC_GPM_UCODE_DATA__UCODE_DATA__SHIFT 0x0
7813#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB_MASK 0xffffffff
7814#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB__SHIFT 0x0
7815#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB_MASK 0xffffffff
7816#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB__SHIFT 0x0
7817#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE_MASK 0x1
7818#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE__SHIFT 0x0
7819#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED_MASK 0xfffffffe
7820#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED__SHIFT 0x1
7821#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS_MASK 0xffffffff
7822#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS__SHIFT 0x0
7823#define RLC_GPM_STAT__RLC_BUSY_MASK 0x1
7824#define RLC_GPM_STAT__RLC_BUSY__SHIFT 0x0
7825#define RLC_GPM_STAT__GFX_POWER_STATUS_MASK 0x2
7826#define RLC_GPM_STAT__GFX_POWER_STATUS__SHIFT 0x1
7827#define RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK 0x4
7828#define RLC_GPM_STAT__GFX_CLOCK_STATUS__SHIFT 0x2
7829#define RLC_GPM_STAT__GFX_LS_STATUS_MASK 0x8
7830#define RLC_GPM_STAT__GFX_LS_STATUS__SHIFT 0x3
7831#define RLC_GPM_STAT__RESERVED_MASK 0xfffffff0
7832#define RLC_GPM_STAT__RESERVED__SHIFT 0x4
7833#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL_MASK 0x3f
7834#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL__SHIFT 0x0
7835#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED_MASK 0xffffffc0
7836#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED__SHIFT 0x6
7837#define RLC_GPU_CLOCK_32__GPU_CLOCK_32_MASK 0xffffffff
7838#define RLC_GPU_CLOCK_32__GPU_CLOCK_32__SHIFT 0x0
7839#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK 0x1
7840#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE__SHIFT 0x0
7841#define RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK 0x2
7842#define RLC_PG_CNTL__GFX_POWER_GATING_SRC__SHIFT 0x1
7843#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK 0x4
7844#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE__SHIFT 0x2
7845#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK 0x8
7846#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE__SHIFT 0x3
7847#define RLC_PG_CNTL__RESERVED_MASK 0xfff0
7848#define RLC_PG_CNTL__RESERVED__SHIFT 0x4
7849#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE_MASK 0x10000
7850#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE__SHIFT 0x10
7851#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK 0x20000
7852#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE__SHIFT 0x11
7853#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK 0x40000
7854#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE__SHIFT 0x12
7855#define RLC_PG_CNTL__RESERVED1_MASK 0xf80000
7856#define RLC_PG_CNTL__RESERVED1__SHIFT 0x13
7857#define RLC_PG_CNTL__PG_ERROR_STATUS_MASK 0xff000000
7858#define RLC_PG_CNTL__PG_ERROR_STATUS__SHIFT 0x18
7859#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY_MASK 0xff
7860#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY__SHIFT 0x0
7861#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY_MASK 0xff00
7862#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY__SHIFT 0x8
7863#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY_MASK 0xff0000
7864#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY__SHIFT 0x10
7865#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY_MASK 0xff000000
7866#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY__SHIFT 0x18
7867#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE_MASK 0x1
7868#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE__SHIFT 0x0
7869#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE_MASK 0x2
7870#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE__SHIFT 0x1
7871#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE_MASK 0x4
7872#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE__SHIFT 0x2
7873#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE_MASK 0x8
7874#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE__SHIFT 0x3
7875#define RLC_GPM_THREAD_ENABLE__RESERVED_MASK 0xfffffff0
7876#define RLC_GPM_THREAD_ENABLE__RESERVED__SHIFT 0x4
7877#define RLC_GPM_VMID_THREAD0__RLC_VMID_MASK 0xf
7878#define RLC_GPM_VMID_THREAD0__RLC_VMID__SHIFT 0x0
7879#define RLC_GPM_VMID_THREAD0__RESERVED_MASK 0xfffffff0
7880#define RLC_GPM_VMID_THREAD0__RESERVED__SHIFT 0x4
7881#define RLC_GPM_VMID_THREAD1__RLC_VMID_MASK 0xf
7882#define RLC_GPM_VMID_THREAD1__RLC_VMID__SHIFT 0x0
7883#define RLC_GPM_VMID_THREAD1__RESERVED_MASK 0xfffffff0
7884#define RLC_GPM_VMID_THREAD1__RESERVED__SHIFT 0x4
7885#define RLC_CGTT_MGCG_OVERRIDE__OVERRIDE_MASK 0xffffffff
7886#define RLC_CGTT_MGCG_OVERRIDE__OVERRIDE__SHIFT 0x0
7887#define RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK 0x1
7888#define RLC_CGCG_CGLS_CTRL__CGCG_EN__SHIFT 0x0
7889#define RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK 0x2
7890#define RLC_CGCG_CGLS_CTRL__CGLS_EN__SHIFT 0x1
7891#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY_MASK 0xfc
7892#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT 0x2
7893#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD_MASK 0x7ffff00
7894#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT 0x8
7895#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER_MASK 0x8000000
7896#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER__SHIFT 0x1b
7897#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL_MASK 0x10000000
7898#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL__SHIFT 0x1c
7899#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE_MASK 0x60000000
7900#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE__SHIFT 0x1d
7901#define RLC_CGCG_CGLS_CTRL__SPARE_MASK 0x80000000
7902#define RLC_CGCG_CGLS_CTRL__SPARE__SHIFT 0x1f
7903#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT_MASK 0xf
7904#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT__SHIFT 0x0
7905#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT_MASK 0xf0
7906#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT__SHIFT 0x4
7907#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT_MASK 0xf00
7908#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT__SHIFT 0x8
7909#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT_MASK 0xf000
7910#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT__SHIFT 0xc
7911#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT_MASK 0xfff0000
7912#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT__SHIFT 0x10
7913#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT_MASK 0xf0000000
7914#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT__SHIFT 0x1c
7915#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xffffffff
7916#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
7917#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK_MASK 0xffffffff
7918#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK__SHIFT 0x0
7919#define RLC_PG_DELAY__POWER_UP_DELAY_MASK 0xff
7920#define RLC_PG_DELAY__POWER_UP_DELAY__SHIFT 0x0
7921#define RLC_PG_DELAY__POWER_DOWN_DELAY_MASK 0xff00
7922#define RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT 0x8
7923#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY_MASK 0xff0000
7924#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT 0x10
7925#define RLC_PG_DELAY__MEM_SLEEP_DELAY_MASK 0xff000000
7926#define RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT 0x18
7927#define RLC_CU_STATUS__WORK_PENDING_MASK 0xffffffff
7928#define RLC_CU_STATUS__WORK_PENDING__SHIFT 0x0
7929#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK_MASK 0xffffffff
7930#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK__SHIFT 0x0
7931#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK_MASK 0xffffffff
7932#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK__SHIFT 0x0
7933#define RLC_LB_PARAMS__SKIP_L2_CHECK_MASK 0x1
7934#define RLC_LB_PARAMS__SKIP_L2_CHECK__SHIFT 0x0
7935#define RLC_LB_PARAMS__FIFO_SAMPLES_MASK 0xfe
7936#define RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT 0x1
7937#define RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK 0xff00
7938#define RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT 0x8
7939#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK 0xffff0000
7940#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT 0x10
7941#define RLC_THREAD1_DELAY__CU_IDEL_DELAY_MASK 0xff
7942#define RLC_THREAD1_DELAY__CU_IDEL_DELAY__SHIFT 0x0
7943#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY_MASK 0xff00
7944#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY__SHIFT 0x8
7945#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY_MASK 0xff0000
7946#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY__SHIFT 0x10
7947#define RLC_THREAD1_DELAY__SPARE_MASK 0xff000000
7948#define RLC_THREAD1_DELAY__SPARE__SHIFT 0x18
7949#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK_MASK 0xffffffff
7950#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK__SHIFT 0x0
7951#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK 0xff
7952#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT 0x0
7953#define RLC_MAX_PG_CU__SPARE_MASK 0xffffff00
7954#define RLC_MAX_PG_CU__SPARE__SHIFT 0x8
7955#define RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK 0x1
7956#define RLC_AUTO_PG_CTRL__AUTO_PG_EN__SHIFT 0x0
7957#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN_MASK 0x2
7958#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN__SHIFT 0x1
7959#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN_MASK 0x4
7960#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN__SHIFT 0x2
7961#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK 0x7fff8
7962#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT 0x3
7963#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK 0xfff80000
7964#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD__SHIFT 0x13
7965#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE_MASK 0x1
7966#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE__SHIFT 0x0
7967#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE_MASK 0xfffffffe
7968#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE__SHIFT 0x1
7969#define RLC_SMU_PG_CTRL__START_PG_MASK 0x1
7970#define RLC_SMU_PG_CTRL__START_PG__SHIFT 0x0
7971#define RLC_SMU_PG_CTRL__SPARE_MASK 0xfffffffe
7972#define RLC_SMU_PG_CTRL__SPARE__SHIFT 0x1
7973#define RLC_SMU_PG_WAKE_UP_CTRL__START_PG_WAKE_UP_MASK 0x1
7974#define RLC_SMU_PG_WAKE_UP_CTRL__START_PG_WAKE_UP__SHIFT 0x0
7975#define RLC_SMU_PG_WAKE_UP_CTRL__SPARE_MASK 0xfffffffe
7976#define RLC_SMU_PG_WAKE_UP_CTRL__SPARE__SHIFT 0x1
7977#define RLC_SERDES_RD_MASTER_INDEX__CU_ID_MASK 0xf
7978#define RLC_SERDES_RD_MASTER_INDEX__CU_ID__SHIFT 0x0
7979#define RLC_SERDES_RD_MASTER_INDEX__SH_ID_MASK 0x30
7980#define RLC_SERDES_RD_MASTER_INDEX__SH_ID__SHIFT 0x4
7981#define RLC_SERDES_RD_MASTER_INDEX__SE_ID_MASK 0x1c0
7982#define RLC_SERDES_RD_MASTER_INDEX__SE_ID__SHIFT 0x6
7983#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID_MASK 0x200
7984#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID__SHIFT 0x9
7985#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_MASK 0x400
7986#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU__SHIFT 0xa
7987#define RLC_SERDES_RD_MASTER_INDEX__NON_SE_MASK 0x3800
7988#define RLC_SERDES_RD_MASTER_INDEX__NON_SE__SHIFT 0xb
7989#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID_MASK 0xc000
7990#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID__SHIFT 0xe
7991#define RLC_SERDES_RD_MASTER_INDEX__SPARE_MASK 0xffff0000
7992#define RLC_SERDES_RD_MASTER_INDEX__SPARE__SHIFT 0x10
7993#define RLC_SERDES_RD_DATA_0__DATA_MASK 0xffffffff
7994#define RLC_SERDES_RD_DATA_0__DATA__SHIFT 0x0
7995#define RLC_SERDES_RD_DATA_1__DATA_MASK 0xffffffff
7996#define RLC_SERDES_RD_DATA_1__DATA__SHIFT 0x0
7997#define RLC_SERDES_RD_DATA_2__DATA_MASK 0xffffffff
7998#define RLC_SERDES_RD_DATA_2__DATA__SHIFT 0x0
7999#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK_MASK 0xffffffff
8000#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK__SHIFT 0x0
8001#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK_MASK 0xffff
8002#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK__SHIFT 0x0
8003#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK_MASK 0x10000
8004#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK__SHIFT 0x10
8005#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK_MASK 0x20000
8006#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK__SHIFT 0x11
8007#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK_MASK 0x40000
8008#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK__SHIFT 0x12
8009#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK_MASK 0x80000
8010#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK__SHIFT 0x13
8011#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK_MASK 0x100000
8012#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK__SHIFT 0x14
8013#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK_MASK 0x200000
8014#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK__SHIFT 0x15
8015#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK_MASK 0x400000
8016#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK__SHIFT 0x16
8017#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED_MASK 0xff800000
8018#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED__SHIFT 0x17
8019#define RLC_SERDES_WR_CTRL__BPM_ADDR_MASK 0xff
8020#define RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT 0x0
8021#define RLC_SERDES_WR_CTRL__POWER_DOWN_MASK 0x100
8022#define RLC_SERDES_WR_CTRL__POWER_DOWN__SHIFT 0x8
8023#define RLC_SERDES_WR_CTRL__POWER_UP_MASK 0x200
8024#define RLC_SERDES_WR_CTRL__POWER_UP__SHIFT 0x9
8025#define RLC_SERDES_WR_CTRL__P1_SELECT_MASK 0x400
8026#define RLC_SERDES_WR_CTRL__P1_SELECT__SHIFT 0xa
8027#define RLC_SERDES_WR_CTRL__P2_SELECT_MASK 0x800
8028#define RLC_SERDES_WR_CTRL__P2_SELECT__SHIFT 0xb
8029#define RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK 0x1000
8030#define RLC_SERDES_WR_CTRL__WRITE_COMMAND__SHIFT 0xc
8031#define RLC_SERDES_WR_CTRL__READ_COMMAND_MASK 0x2000
8032#define RLC_SERDES_WR_CTRL__READ_COMMAND__SHIFT 0xd
8033#define RLC_SERDES_WR_CTRL__RESERVED_1_MASK 0xc000
8034#define RLC_SERDES_WR_CTRL__RESERVED_1__SHIFT 0xe
8035#define RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK 0x10000
8036#define RLC_SERDES_WR_CTRL__CGLS_ENABLE__SHIFT 0x10
8037#define RLC_SERDES_WR_CTRL__CGLS_DISABLE_MASK 0x20000
8038#define RLC_SERDES_WR_CTRL__CGLS_DISABLE__SHIFT 0x11
8039#define RLC_SERDES_WR_CTRL__CGLS_ON_MASK 0x40000
8040#define RLC_SERDES_WR_CTRL__CGLS_ON__SHIFT 0x12
8041#define RLC_SERDES_WR_CTRL__CGLS_OFF_MASK 0x80000
8042#define RLC_SERDES_WR_CTRL__CGLS_OFF__SHIFT 0x13
8043#define RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK 0x100000
8044#define RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0__SHIFT 0x14
8045#define RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_1_MASK 0x200000
8046#define RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_1__SHIFT 0x15
8047#define RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK 0x400000
8048#define RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0__SHIFT 0x16
8049#define RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK 0x800000
8050#define RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1__SHIFT 0x17
8051#define RLC_SERDES_WR_CTRL__RESERVED_2_MASK 0xf000000
8052#define RLC_SERDES_WR_CTRL__RESERVED_2__SHIFT 0x18
8053#define RLC_SERDES_WR_CTRL__REG_ADDR_MASK 0xf0000000
8054#define RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT 0x1c
8055#define RLC_SERDES_WR_DATA__DATA_MASK 0xffffffff
8056#define RLC_SERDES_WR_DATA__DATA__SHIFT 0x0
8057#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY_MASK 0xffffffff
8058#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY__SHIFT 0x0
8059#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK 0xffff
8060#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY__SHIFT 0x0
8061#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK 0x10000
8062#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY__SHIFT 0x10
8063#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK 0x20000
8064#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY__SHIFT 0x11
8065#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK 0x40000
8066#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY__SHIFT 0x12
8067#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY_MASK 0x80000
8068#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY__SHIFT 0x13
8069#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY_MASK 0x100000
8070#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY__SHIFT 0x14
8071#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY_MASK 0x200000
8072#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY__SHIFT 0x15
8073#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY_MASK 0x400000
8074#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY__SHIFT 0x16
8075#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED_MASK 0xff800000
8076#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED__SHIFT 0x17
8077#define RLC_GPM_GENERAL_0__DATA_MASK 0xffffffff
8078#define RLC_GPM_GENERAL_0__DATA__SHIFT 0x0
8079#define RLC_GPM_GENERAL_1__DATA_MASK 0xffffffff
8080#define RLC_GPM_GENERAL_1__DATA__SHIFT 0x0
8081#define RLC_GPM_GENERAL_2__DATA_MASK 0xffffffff
8082#define RLC_GPM_GENERAL_2__DATA__SHIFT 0x0
8083#define RLC_GPM_GENERAL_3__DATA_MASK 0xffffffff
8084#define RLC_GPM_GENERAL_3__DATA__SHIFT 0x0
8085#define RLC_GPM_GENERAL_4__DATA_MASK 0xffffffff
8086#define RLC_GPM_GENERAL_4__DATA__SHIFT 0x0
8087#define RLC_GPM_GENERAL_5__DATA_MASK 0xffffffff
8088#define RLC_GPM_GENERAL_5__DATA__SHIFT 0x0
8089#define RLC_GPM_GENERAL_6__DATA_MASK 0xffffffff
8090#define RLC_GPM_GENERAL_6__DATA__SHIFT 0x0
8091#define RLC_GPM_GENERAL_7__DATA_MASK 0xffffffff
8092#define RLC_GPM_GENERAL_7__DATA__SHIFT 0x0
8093#define RLC_GPM_CU_PD_TIMEOUT__TIMEOUT_MASK 0xffffffff
8094#define RLC_GPM_CU_PD_TIMEOUT__TIMEOUT__SHIFT 0x0
8095#define RLC_GPM_SCRATCH_ADDR__ADDR_MASK 0x1ff
8096#define RLC_GPM_SCRATCH_ADDR__ADDR__SHIFT 0x0
8097#define RLC_GPM_SCRATCH_ADDR__RESERVED_MASK 0xfffffe00
8098#define RLC_GPM_SCRATCH_ADDR__RESERVED__SHIFT 0x9
8099#define RLC_GPM_SCRATCH_DATA__DATA_MASK 0xffffffff
8100#define RLC_GPM_SCRATCH_DATA__DATA__SHIFT 0x0
8101#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xffffffff
8102#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
8103#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL_MASK 0xf
8104#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL__SHIFT 0x0
8105#define RLC_GPM_PERF_COUNT_0__SE_INDEX_MASK 0xf0
8106#define RLC_GPM_PERF_COUNT_0__SE_INDEX__SHIFT 0x4
8107#define RLC_GPM_PERF_COUNT_0__SH_INDEX_MASK 0xf00
8108#define RLC_GPM_PERF_COUNT_0__SH_INDEX__SHIFT 0x8
8109#define RLC_GPM_PERF_COUNT_0__CU_INDEX_MASK 0xf000
8110#define RLC_GPM_PERF_COUNT_0__CU_INDEX__SHIFT 0xc
8111#define RLC_GPM_PERF_COUNT_0__EVENT_SEL_MASK 0x30000
8112#define RLC_GPM_PERF_COUNT_0__EVENT_SEL__SHIFT 0x10
8113#define RLC_GPM_PERF_COUNT_0__UNUSED_MASK 0xc0000
8114#define RLC_GPM_PERF_COUNT_0__UNUSED__SHIFT 0x12
8115#define RLC_GPM_PERF_COUNT_0__ENABLE_MASK 0x100000
8116#define RLC_GPM_PERF_COUNT_0__ENABLE__SHIFT 0x14
8117#define RLC_GPM_PERF_COUNT_0__RESERVED_MASK 0xffe00000
8118#define RLC_GPM_PERF_COUNT_0__RESERVED__SHIFT 0x15
8119#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL_MASK 0xf
8120#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL__SHIFT 0x0
8121#define RLC_GPM_PERF_COUNT_1__SE_INDEX_MASK 0xf0
8122#define RLC_GPM_PERF_COUNT_1__SE_INDEX__SHIFT 0x4
8123#define RLC_GPM_PERF_COUNT_1__SH_INDEX_MASK 0xf00
8124#define RLC_GPM_PERF_COUNT_1__SH_INDEX__SHIFT 0x8
8125#define RLC_GPM_PERF_COUNT_1__CU_INDEX_MASK 0xf000
8126#define RLC_GPM_PERF_COUNT_1__CU_INDEX__SHIFT 0xc
8127#define RLC_GPM_PERF_COUNT_1__EVENT_SEL_MASK 0x30000
8128#define RLC_GPM_PERF_COUNT_1__EVENT_SEL__SHIFT 0x10
8129#define RLC_GPM_PERF_COUNT_1__UNUSED_MASK 0xc0000
8130#define RLC_GPM_PERF_COUNT_1__UNUSED__SHIFT 0x12
8131#define RLC_GPM_PERF_COUNT_1__ENABLE_MASK 0x100000
8132#define RLC_GPM_PERF_COUNT_1__ENABLE__SHIFT 0x14
8133#define RLC_GPM_PERF_COUNT_1__RESERVED_MASK 0xffe00000
8134#define RLC_GPM_PERF_COUNT_1__RESERVED__SHIFT 0x15
8135#define RLC_GPR_REG1__DATA_MASK 0xffffffff
8136#define RLC_GPR_REG1__DATA__SHIFT 0x0
8137#define RLC_GPR_REG2__DATA_MASK 0xffffffff
8138#define RLC_GPR_REG2__DATA__SHIFT 0x0
8139#define RLC_SPM_VMID__RLC_SPM_VMID_MASK 0xf
8140#define RLC_SPM_VMID__RLC_SPM_VMID__SHIFT 0x0
8141#define RLC_SPM_VMID__RESERVED_MASK 0xfffffff0
8142#define RLC_SPM_VMID__RESERVED__SHIFT 0x4
8143#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL_MASK 0x1
8144#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL__SHIFT 0x0
8145#define RLC_SPM_INT_CNTL__RESERVED_MASK 0xfffffffe
8146#define RLC_SPM_INT_CNTL__RESERVED__SHIFT 0x1
8147#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS_MASK 0x1
8148#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS__SHIFT 0x0
8149#define RLC_SPM_INT_STATUS__RESERVED_MASK 0xfffffffe
8150#define RLC_SPM_INT_STATUS__RESERVED__SHIFT 0x1
8151#define RLC_SPM_DEBUG_SELECT__SELECT_MASK 0xff
8152#define RLC_SPM_DEBUG_SELECT__SELECT__SHIFT 0x0
8153#define RLC_SPM_DEBUG_SELECT__RESERVED_MASK 0x7f00
8154#define RLC_SPM_DEBUG_SELECT__RESERVED__SHIFT 0x8
8155#define RLC_SPM_DEBUG_SELECT__RLC_SPM_DEBUG_MODE_MASK 0x8000
8156#define RLC_SPM_DEBUG_SELECT__RLC_SPM_DEBUG_MODE__SHIFT 0xf
8157#define RLC_SPM_DEBUG_SELECT__RLC_SPM_NUM_SAMPLE_MASK 0xffff0000
8158#define RLC_SPM_DEBUG_SELECT__RLC_SPM_NUM_SAMPLE__SHIFT 0x10
8159#define RLC_SPM_DEBUG__DATA_MASK 0xffffffff
8160#define RLC_SPM_DEBUG__DATA__SHIFT 0x0
8161#define RLC_GPM_LOG_ADDR__ADDR_MASK 0xffffffff
8162#define RLC_GPM_LOG_ADDR__ADDR__SHIFT 0x0
8163#define RLC_GPM_LOG_SIZE__SIZE_MASK 0xffffffff
8164#define RLC_GPM_LOG_SIZE__SIZE__SHIFT 0x0
8165#define RLC_GPM_LOG_CONT__CONT_MASK 0xffffffff
8166#define RLC_GPM_LOG_CONT__CONT__SHIFT 0x0
8167#define RLC_SPM_PERFMON_CNTL__RESERVED1_MASK 0xfff
8168#define RLC_SPM_PERFMON_CNTL__RESERVED1__SHIFT 0x0
8169#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE_MASK 0x3000
8170#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE__SHIFT 0xc
8171#define RLC_SPM_PERFMON_CNTL__RESERVED_MASK 0xc000
8172#define RLC_SPM_PERFMON_CNTL__RESERVED__SHIFT 0xe
8173#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL_MASK 0xffff0000
8174#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL__SHIFT 0x10
8175#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO_MASK 0xffffffff
8176#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO__SHIFT 0x0
8177#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI_MASK 0xffff
8178#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI__SHIFT 0x0
8179#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED_MASK 0xffff0000
8180#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED__SHIFT 0x10
8181#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE_MASK 0xffffffff
8182#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE__SHIFT 0x0
8183#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE_MASK 0xff
8184#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE__SHIFT 0x0
8185#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1_MASK 0x700
8186#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1__SHIFT 0x8
8187#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE_MASK 0xf800
8188#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE__SHIFT 0xb
8189#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE_MASK 0x1f0000
8190#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE__SHIFT 0x10
8191#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE_MASK 0x3e00000
8192#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE__SHIFT 0x15
8193#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE_MASK 0x7c000000
8194#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE__SHIFT 0x1a
8195#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED_MASK 0x80000000
8196#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED__SHIFT 0x1f
8197#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xffffffff
8198#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
8199#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xffffffff
8200#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
8201#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8202#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8203#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8204#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8205#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8206#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8207#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8208#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8209#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8210#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8211#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8212#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8213#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8214#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8215#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8216#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8217#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8218#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8219#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8220#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8221#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8222#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8223#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8224#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8225#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8226#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8227#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8228#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8229#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8230#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8231#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8232#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8233#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8234#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8235#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8236#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8237#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8238#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8239#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8240#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8241#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8242#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8243#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8244#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8245#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8246#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8247#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8248#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8249#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8250#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8251#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8252#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8253#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8254#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8255#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8256#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8257#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8258#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8259#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8260#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8261#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8262#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8263#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8264#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8265#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8266#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8267#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8268#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8269#define RLC_SPM_TCS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8270#define RLC_SPM_TCS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8271#define RLC_SPM_TCS_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8272#define RLC_SPM_TCS_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8273#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8274#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8275#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8276#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8277#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xffffffff
8278#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
8279#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xffffffff
8280#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
8281#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR_MASK 0xffffffff
8282#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR__SHIFT 0x0
8283#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD_MASK 0xffffffff
8284#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD__SHIFT 0x0
8285#define RLC_SPM_DBR0_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8286#define RLC_SPM_DBR0_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8287#define RLC_SPM_DBR0_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8288#define RLC_SPM_DBR0_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8289#define RLC_SPM_DBR1_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8290#define RLC_SPM_DBR1_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8291#define RLC_SPM_DBR1_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8292#define RLC_SPM_DBR1_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8293#define RLC_SPM_CBR0_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8294#define RLC_SPM_CBR0_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8295#define RLC_SPM_CBR0_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8296#define RLC_SPM_CBR0_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8297#define RLC_SPM_CBR1_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0xff
8298#define RLC_SPM_CBR1_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
8299#define RLC_SPM_CBR1_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xffffff00
8300#define RLC_SPM_CBR1_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
8301#define SPI_PS_INPUT_CNTL_0__OFFSET_MASK 0x3f
8302#define SPI_PS_INPUT_CNTL_0__OFFSET__SHIFT 0x0
8303#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_MASK 0x300
8304#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL__SHIFT 0x8
8305#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE_MASK 0x400
8306#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE__SHIFT 0xa
8307#define SPI_PS_INPUT_CNTL_0__CYL_WRAP_MASK 0x1e000
8308#define SPI_PS_INPUT_CNTL_0__CYL_WRAP__SHIFT 0xd
8309#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_MASK 0x20000
8310#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX__SHIFT 0x11
8311#define SPI_PS_INPUT_CNTL_0__DUP_MASK 0x40000
8312#define SPI_PS_INPUT_CNTL_0__DUP__SHIFT 0x12
8313#define SPI_PS_INPUT_CNTL_1__OFFSET_MASK 0x3f
8314#define SPI_PS_INPUT_CNTL_1__OFFSET__SHIFT 0x0
8315#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_MASK 0x300
8316#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL__SHIFT 0x8
8317#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE_MASK 0x400
8318#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE__SHIFT 0xa
8319#define SPI_PS_INPUT_CNTL_1__CYL_WRAP_MASK 0x1e000
8320#define SPI_PS_INPUT_CNTL_1__CYL_WRAP__SHIFT 0xd
8321#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_MASK 0x20000
8322#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX__SHIFT 0x11
8323#define SPI_PS_INPUT_CNTL_1__DUP_MASK 0x40000
8324#define SPI_PS_INPUT_CNTL_1__DUP__SHIFT 0x12
8325#define SPI_PS_INPUT_CNTL_2__OFFSET_MASK 0x3f
8326#define SPI_PS_INPUT_CNTL_2__OFFSET__SHIFT 0x0
8327#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_MASK 0x300
8328#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL__SHIFT 0x8
8329#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE_MASK 0x400
8330#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE__SHIFT 0xa
8331#define SPI_PS_INPUT_CNTL_2__CYL_WRAP_MASK 0x1e000
8332#define SPI_PS_INPUT_CNTL_2__CYL_WRAP__SHIFT 0xd
8333#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_MASK 0x20000
8334#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX__SHIFT 0x11
8335#define SPI_PS_INPUT_CNTL_2__DUP_MASK 0x40000
8336#define SPI_PS_INPUT_CNTL_2__DUP__SHIFT 0x12
8337#define SPI_PS_INPUT_CNTL_3__OFFSET_MASK 0x3f
8338#define SPI_PS_INPUT_CNTL_3__OFFSET__SHIFT 0x0
8339#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_MASK 0x300
8340#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL__SHIFT 0x8
8341#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE_MASK 0x400
8342#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE__SHIFT 0xa
8343#define SPI_PS_INPUT_CNTL_3__CYL_WRAP_MASK 0x1e000
8344#define SPI_PS_INPUT_CNTL_3__CYL_WRAP__SHIFT 0xd
8345#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_MASK 0x20000
8346#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX__SHIFT 0x11
8347#define SPI_PS_INPUT_CNTL_3__DUP_MASK 0x40000
8348#define SPI_PS_INPUT_CNTL_3__DUP__SHIFT 0x12
8349#define SPI_PS_INPUT_CNTL_4__OFFSET_MASK 0x3f
8350#define SPI_PS_INPUT_CNTL_4__OFFSET__SHIFT 0x0
8351#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_MASK 0x300
8352#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL__SHIFT 0x8
8353#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE_MASK 0x400
8354#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE__SHIFT 0xa
8355#define SPI_PS_INPUT_CNTL_4__CYL_WRAP_MASK 0x1e000
8356#define SPI_PS_INPUT_CNTL_4__CYL_WRAP__SHIFT 0xd
8357#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_MASK 0x20000
8358#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX__SHIFT 0x11
8359#define SPI_PS_INPUT_CNTL_4__DUP_MASK 0x40000
8360#define SPI_PS_INPUT_CNTL_4__DUP__SHIFT 0x12
8361#define SPI_PS_INPUT_CNTL_5__OFFSET_MASK 0x3f
8362#define SPI_PS_INPUT_CNTL_5__OFFSET__SHIFT 0x0
8363#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_MASK 0x300
8364#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL__SHIFT 0x8
8365#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE_MASK 0x400
8366#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE__SHIFT 0xa
8367#define SPI_PS_INPUT_CNTL_5__CYL_WRAP_MASK 0x1e000
8368#define SPI_PS_INPUT_CNTL_5__CYL_WRAP__SHIFT 0xd
8369#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_MASK 0x20000
8370#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX__SHIFT 0x11
8371#define SPI_PS_INPUT_CNTL_5__DUP_MASK 0x40000
8372#define SPI_PS_INPUT_CNTL_5__DUP__SHIFT 0x12
8373#define SPI_PS_INPUT_CNTL_6__OFFSET_MASK 0x3f
8374#define SPI_PS_INPUT_CNTL_6__OFFSET__SHIFT 0x0
8375#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_MASK 0x300
8376#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL__SHIFT 0x8
8377#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE_MASK 0x400
8378#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE__SHIFT 0xa
8379#define SPI_PS_INPUT_CNTL_6__CYL_WRAP_MASK 0x1e000
8380#define SPI_PS_INPUT_CNTL_6__CYL_WRAP__SHIFT 0xd
8381#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_MASK 0x20000
8382#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX__SHIFT 0x11
8383#define SPI_PS_INPUT_CNTL_6__DUP_MASK 0x40000
8384#define SPI_PS_INPUT_CNTL_6__DUP__SHIFT 0x12
8385#define SPI_PS_INPUT_CNTL_7__OFFSET_MASK 0x3f
8386#define SPI_PS_INPUT_CNTL_7__OFFSET__SHIFT 0x0
8387#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_MASK 0x300
8388#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL__SHIFT 0x8
8389#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE_MASK 0x400
8390#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE__SHIFT 0xa
8391#define SPI_PS_INPUT_CNTL_7__CYL_WRAP_MASK 0x1e000
8392#define SPI_PS_INPUT_CNTL_7__CYL_WRAP__SHIFT 0xd
8393#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_MASK 0x20000
8394#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX__SHIFT 0x11
8395#define SPI_PS_INPUT_CNTL_7__DUP_MASK 0x40000
8396#define SPI_PS_INPUT_CNTL_7__DUP__SHIFT 0x12
8397#define SPI_PS_INPUT_CNTL_8__OFFSET_MASK 0x3f
8398#define SPI_PS_INPUT_CNTL_8__OFFSET__SHIFT 0x0
8399#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_MASK 0x300
8400#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL__SHIFT 0x8
8401#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE_MASK 0x400
8402#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE__SHIFT 0xa
8403#define SPI_PS_INPUT_CNTL_8__CYL_WRAP_MASK 0x1e000
8404#define SPI_PS_INPUT_CNTL_8__CYL_WRAP__SHIFT 0xd
8405#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_MASK 0x20000
8406#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX__SHIFT 0x11
8407#define SPI_PS_INPUT_CNTL_8__DUP_MASK 0x40000
8408#define SPI_PS_INPUT_CNTL_8__DUP__SHIFT 0x12
8409#define SPI_PS_INPUT_CNTL_9__OFFSET_MASK 0x3f
8410#define SPI_PS_INPUT_CNTL_9__OFFSET__SHIFT 0x0
8411#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_MASK 0x300
8412#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL__SHIFT 0x8
8413#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE_MASK 0x400
8414#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE__SHIFT 0xa
8415#define SPI_PS_INPUT_CNTL_9__CYL_WRAP_MASK 0x1e000
8416#define SPI_PS_INPUT_CNTL_9__CYL_WRAP__SHIFT 0xd
8417#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_MASK 0x20000
8418#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX__SHIFT 0x11
8419#define SPI_PS_INPUT_CNTL_9__DUP_MASK 0x40000
8420#define SPI_PS_INPUT_CNTL_9__DUP__SHIFT 0x12
8421#define SPI_PS_INPUT_CNTL_10__OFFSET_MASK 0x3f
8422#define SPI_PS_INPUT_CNTL_10__OFFSET__SHIFT 0x0
8423#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_MASK 0x300
8424#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL__SHIFT 0x8
8425#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE_MASK 0x400
8426#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE__SHIFT 0xa
8427#define SPI_PS_INPUT_CNTL_10__CYL_WRAP_MASK 0x1e000
8428#define SPI_PS_INPUT_CNTL_10__CYL_WRAP__SHIFT 0xd
8429#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_MASK 0x20000
8430#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX__SHIFT 0x11
8431#define SPI_PS_INPUT_CNTL_10__DUP_MASK 0x40000
8432#define SPI_PS_INPUT_CNTL_10__DUP__SHIFT 0x12
8433#define SPI_PS_INPUT_CNTL_11__OFFSET_MASK 0x3f
8434#define SPI_PS_INPUT_CNTL_11__OFFSET__SHIFT 0x0
8435#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_MASK 0x300
8436#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL__SHIFT 0x8
8437#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE_MASK 0x400
8438#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE__SHIFT 0xa
8439#define SPI_PS_INPUT_CNTL_11__CYL_WRAP_MASK 0x1e000
8440#define SPI_PS_INPUT_CNTL_11__CYL_WRAP__SHIFT 0xd
8441#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_MASK 0x20000
8442#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX__SHIFT 0x11
8443#define SPI_PS_INPUT_CNTL_11__DUP_MASK 0x40000
8444#define SPI_PS_INPUT_CNTL_11__DUP__SHIFT 0x12
8445#define SPI_PS_INPUT_CNTL_12__OFFSET_MASK 0x3f
8446#define SPI_PS_INPUT_CNTL_12__OFFSET__SHIFT 0x0
8447#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_MASK 0x300
8448#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL__SHIFT 0x8
8449#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE_MASK 0x400
8450#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE__SHIFT 0xa
8451#define SPI_PS_INPUT_CNTL_12__CYL_WRAP_MASK 0x1e000
8452#define SPI_PS_INPUT_CNTL_12__CYL_WRAP__SHIFT 0xd
8453#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_MASK 0x20000
8454#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX__SHIFT 0x11
8455#define SPI_PS_INPUT_CNTL_12__DUP_MASK 0x40000
8456#define SPI_PS_INPUT_CNTL_12__DUP__SHIFT 0x12
8457#define SPI_PS_INPUT_CNTL_13__OFFSET_MASK 0x3f
8458#define SPI_PS_INPUT_CNTL_13__OFFSET__SHIFT 0x0
8459#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_MASK 0x300
8460#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL__SHIFT 0x8
8461#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE_MASK 0x400
8462#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE__SHIFT 0xa
8463#define SPI_PS_INPUT_CNTL_13__CYL_WRAP_MASK 0x1e000
8464#define SPI_PS_INPUT_CNTL_13__CYL_WRAP__SHIFT 0xd
8465#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_MASK 0x20000
8466#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX__SHIFT 0x11
8467#define SPI_PS_INPUT_CNTL_13__DUP_MASK 0x40000
8468#define SPI_PS_INPUT_CNTL_13__DUP__SHIFT 0x12
8469#define SPI_PS_INPUT_CNTL_14__OFFSET_MASK 0x3f
8470#define SPI_PS_INPUT_CNTL_14__OFFSET__SHIFT 0x0
8471#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_MASK 0x300
8472#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL__SHIFT 0x8
8473#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE_MASK 0x400
8474#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE__SHIFT 0xa
8475#define SPI_PS_INPUT_CNTL_14__CYL_WRAP_MASK 0x1e000
8476#define SPI_PS_INPUT_CNTL_14__CYL_WRAP__SHIFT 0xd
8477#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_MASK 0x20000
8478#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX__SHIFT 0x11
8479#define SPI_PS_INPUT_CNTL_14__DUP_MASK 0x40000
8480#define SPI_PS_INPUT_CNTL_14__DUP__SHIFT 0x12
8481#define SPI_PS_INPUT_CNTL_15__OFFSET_MASK 0x3f
8482#define SPI_PS_INPUT_CNTL_15__OFFSET__SHIFT 0x0
8483#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_MASK 0x300
8484#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL__SHIFT 0x8
8485#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE_MASK 0x400
8486#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE__SHIFT 0xa
8487#define SPI_PS_INPUT_CNTL_15__CYL_WRAP_MASK 0x1e000
8488#define SPI_PS_INPUT_CNTL_15__CYL_WRAP__SHIFT 0xd
8489#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_MASK 0x20000
8490#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX__SHIFT 0x11
8491#define SPI_PS_INPUT_CNTL_15__DUP_MASK 0x40000
8492#define SPI_PS_INPUT_CNTL_15__DUP__SHIFT 0x12
8493#define SPI_PS_INPUT_CNTL_16__OFFSET_MASK 0x3f
8494#define SPI_PS_INPUT_CNTL_16__OFFSET__SHIFT 0x0
8495#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_MASK 0x300
8496#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL__SHIFT 0x8
8497#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE_MASK 0x400
8498#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE__SHIFT 0xa
8499#define SPI_PS_INPUT_CNTL_16__CYL_WRAP_MASK 0x1e000
8500#define SPI_PS_INPUT_CNTL_16__CYL_WRAP__SHIFT 0xd
8501#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_MASK 0x20000
8502#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX__SHIFT 0x11
8503#define SPI_PS_INPUT_CNTL_16__DUP_MASK 0x40000
8504#define SPI_PS_INPUT_CNTL_16__DUP__SHIFT 0x12
8505#define SPI_PS_INPUT_CNTL_17__OFFSET_MASK 0x3f
8506#define SPI_PS_INPUT_CNTL_17__OFFSET__SHIFT 0x0
8507#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_MASK 0x300
8508#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL__SHIFT 0x8
8509#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE_MASK 0x400
8510#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE__SHIFT 0xa
8511#define SPI_PS_INPUT_CNTL_17__CYL_WRAP_MASK 0x1e000
8512#define SPI_PS_INPUT_CNTL_17__CYL_WRAP__SHIFT 0xd
8513#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_MASK 0x20000
8514#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX__SHIFT 0x11
8515#define SPI_PS_INPUT_CNTL_17__DUP_MASK 0x40000
8516#define SPI_PS_INPUT_CNTL_17__DUP__SHIFT 0x12
8517#define SPI_PS_INPUT_CNTL_18__OFFSET_MASK 0x3f
8518#define SPI_PS_INPUT_CNTL_18__OFFSET__SHIFT 0x0
8519#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_MASK 0x300
8520#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL__SHIFT 0x8
8521#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE_MASK 0x400
8522#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE__SHIFT 0xa
8523#define SPI_PS_INPUT_CNTL_18__CYL_WRAP_MASK 0x1e000
8524#define SPI_PS_INPUT_CNTL_18__CYL_WRAP__SHIFT 0xd
8525#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_MASK 0x20000
8526#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX__SHIFT 0x11
8527#define SPI_PS_INPUT_CNTL_18__DUP_MASK 0x40000
8528#define SPI_PS_INPUT_CNTL_18__DUP__SHIFT 0x12
8529#define SPI_PS_INPUT_CNTL_19__OFFSET_MASK 0x3f
8530#define SPI_PS_INPUT_CNTL_19__OFFSET__SHIFT 0x0
8531#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_MASK 0x300
8532#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL__SHIFT 0x8
8533#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE_MASK 0x400
8534#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE__SHIFT 0xa
8535#define SPI_PS_INPUT_CNTL_19__CYL_WRAP_MASK 0x1e000
8536#define SPI_PS_INPUT_CNTL_19__CYL_WRAP__SHIFT 0xd
8537#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_MASK 0x20000
8538#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX__SHIFT 0x11
8539#define SPI_PS_INPUT_CNTL_19__DUP_MASK 0x40000
8540#define SPI_PS_INPUT_CNTL_19__DUP__SHIFT 0x12
8541#define SPI_PS_INPUT_CNTL_20__OFFSET_MASK 0x3f
8542#define SPI_PS_INPUT_CNTL_20__OFFSET__SHIFT 0x0
8543#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_MASK 0x300
8544#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL__SHIFT 0x8
8545#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE_MASK 0x400
8546#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE__SHIFT 0xa
8547#define SPI_PS_INPUT_CNTL_20__DUP_MASK 0x40000
8548#define SPI_PS_INPUT_CNTL_20__DUP__SHIFT 0x12
8549#define SPI_PS_INPUT_CNTL_21__OFFSET_MASK 0x3f
8550#define SPI_PS_INPUT_CNTL_21__OFFSET__SHIFT 0x0
8551#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_MASK 0x300
8552#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL__SHIFT 0x8
8553#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE_MASK 0x400
8554#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE__SHIFT 0xa
8555#define SPI_PS_INPUT_CNTL_21__DUP_MASK 0x40000
8556#define SPI_PS_INPUT_CNTL_21__DUP__SHIFT 0x12
8557#define SPI_PS_INPUT_CNTL_22__OFFSET_MASK 0x3f
8558#define SPI_PS_INPUT_CNTL_22__OFFSET__SHIFT 0x0
8559#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_MASK 0x300
8560#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL__SHIFT 0x8
8561#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE_MASK 0x400
8562#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE__SHIFT 0xa
8563#define SPI_PS_INPUT_CNTL_22__DUP_MASK 0x40000
8564#define SPI_PS_INPUT_CNTL_22__DUP__SHIFT 0x12
8565#define SPI_PS_INPUT_CNTL_23__OFFSET_MASK 0x3f
8566#define SPI_PS_INPUT_CNTL_23__OFFSET__SHIFT 0x0
8567#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_MASK 0x300
8568#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL__SHIFT 0x8
8569#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE_MASK 0x400
8570#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE__SHIFT 0xa
8571#define SPI_PS_INPUT_CNTL_23__DUP_MASK 0x40000
8572#define SPI_PS_INPUT_CNTL_23__DUP__SHIFT 0x12
8573#define SPI_PS_INPUT_CNTL_24__OFFSET_MASK 0x3f
8574#define SPI_PS_INPUT_CNTL_24__OFFSET__SHIFT 0x0
8575#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_MASK 0x300
8576#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL__SHIFT 0x8
8577#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE_MASK 0x400
8578#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE__SHIFT 0xa
8579#define SPI_PS_INPUT_CNTL_24__DUP_MASK 0x40000
8580#define SPI_PS_INPUT_CNTL_24__DUP__SHIFT 0x12
8581#define SPI_PS_INPUT_CNTL_25__OFFSET_MASK 0x3f
8582#define SPI_PS_INPUT_CNTL_25__OFFSET__SHIFT 0x0
8583#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x300
8584#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL__SHIFT 0x8
8585#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE_MASK 0x400
8586#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE__SHIFT 0xa
8587#define SPI_PS_INPUT_CNTL_25__DUP_MASK 0x40000
8588#define SPI_PS_INPUT_CNTL_25__DUP__SHIFT 0x12
8589#define SPI_PS_INPUT_CNTL_26__OFFSET_MASK 0x3f
8590#define SPI_PS_INPUT_CNTL_26__OFFSET__SHIFT 0x0
8591#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_MASK 0x300
8592#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL__SHIFT 0x8
8593#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE_MASK 0x400
8594#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE__SHIFT 0xa
8595#define SPI_PS_INPUT_CNTL_26__DUP_MASK 0x40000
8596#define SPI_PS_INPUT_CNTL_26__DUP__SHIFT 0x12
8597#define SPI_PS_INPUT_CNTL_27__OFFSET_MASK 0x3f
8598#define SPI_PS_INPUT_CNTL_27__OFFSET__SHIFT 0x0
8599#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_MASK 0x300
8600#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL__SHIFT 0x8
8601#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE_MASK 0x400
8602#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE__SHIFT 0xa
8603#define SPI_PS_INPUT_CNTL_27__DUP_MASK 0x40000
8604#define SPI_PS_INPUT_CNTL_27__DUP__SHIFT 0x12
8605#define SPI_PS_INPUT_CNTL_28__OFFSET_MASK 0x3f
8606#define SPI_PS_INPUT_CNTL_28__OFFSET__SHIFT 0x0
8607#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_MASK 0x300
8608#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL__SHIFT 0x8
8609#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE_MASK 0x400
8610#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE__SHIFT 0xa
8611#define SPI_PS_INPUT_CNTL_28__DUP_MASK 0x40000
8612#define SPI_PS_INPUT_CNTL_28__DUP__SHIFT 0x12
8613#define SPI_PS_INPUT_CNTL_29__OFFSET_MASK 0x3f
8614#define SPI_PS_INPUT_CNTL_29__OFFSET__SHIFT 0x0
8615#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_MASK 0x300
8616#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL__SHIFT 0x8
8617#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE_MASK 0x400
8618#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE__SHIFT 0xa
8619#define SPI_PS_INPUT_CNTL_29__DUP_MASK 0x40000
8620#define SPI_PS_INPUT_CNTL_29__DUP__SHIFT 0x12
8621#define SPI_PS_INPUT_CNTL_30__OFFSET_MASK 0x3f
8622#define SPI_PS_INPUT_CNTL_30__OFFSET__SHIFT 0x0
8623#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_MASK 0x300
8624#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL__SHIFT 0x8
8625#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE_MASK 0x400
8626#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE__SHIFT 0xa
8627#define SPI_PS_INPUT_CNTL_30__DUP_MASK 0x40000
8628#define SPI_PS_INPUT_CNTL_30__DUP__SHIFT 0x12
8629#define SPI_PS_INPUT_CNTL_31__OFFSET_MASK 0x3f
8630#define SPI_PS_INPUT_CNTL_31__OFFSET__SHIFT 0x0
8631#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_MASK 0x300
8632#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL__SHIFT 0x8
8633#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE_MASK 0x400
8634#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE__SHIFT 0xa
8635#define SPI_PS_INPUT_CNTL_31__DUP_MASK 0x40000
8636#define SPI_PS_INPUT_CNTL_31__DUP__SHIFT 0x12
8637#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT_MASK 0x3e
8638#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT__SHIFT 0x1
8639#define SPI_VS_OUT_CONFIG__VS_HALF_PACK_MASK 0x40
8640#define SPI_VS_OUT_CONFIG__VS_HALF_PACK__SHIFT 0x6
8641#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA_MASK 0x1
8642#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA__SHIFT 0x0
8643#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA_MASK 0x2
8644#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA__SHIFT 0x1
8645#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA_MASK 0x4
8646#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA__SHIFT 0x2
8647#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA_MASK 0x8
8648#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA__SHIFT 0x3
8649#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA_MASK 0x10
8650#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA__SHIFT 0x4
8651#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA_MASK 0x20
8652#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA__SHIFT 0x5
8653#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA_MASK 0x40
8654#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA__SHIFT 0x6
8655#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA_MASK 0x80
8656#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
8657#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA_MASK 0x100
8658#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA__SHIFT 0x8
8659#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA_MASK 0x200
8660#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA__SHIFT 0x9
8661#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA_MASK 0x400
8662#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA__SHIFT 0xa
8663#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA_MASK 0x800
8664#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA__SHIFT 0xb
8665#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA_MASK 0x1000
8666#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA__SHIFT 0xc
8667#define SPI_PS_INPUT_ENA__ANCILLARY_ENA_MASK 0x2000
8668#define SPI_PS_INPUT_ENA__ANCILLARY_ENA__SHIFT 0xd
8669#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA_MASK 0x4000
8670#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA__SHIFT 0xe
8671#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA_MASK 0x8000
8672#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA__SHIFT 0xf
8673#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA_MASK 0x1
8674#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA__SHIFT 0x0
8675#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA_MASK 0x2
8676#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA__SHIFT 0x1
8677#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA_MASK 0x4
8678#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA__SHIFT 0x2
8679#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA_MASK 0x8
8680#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA__SHIFT 0x3
8681#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA_MASK 0x10
8682#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA__SHIFT 0x4
8683#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA_MASK 0x20
8684#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA__SHIFT 0x5
8685#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA_MASK 0x40
8686#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA__SHIFT 0x6
8687#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA_MASK 0x80
8688#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
8689#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA_MASK 0x100
8690#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA__SHIFT 0x8
8691#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA_MASK 0x200
8692#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA__SHIFT 0x9
8693#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA_MASK 0x400
8694#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA__SHIFT 0xa
8695#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA_MASK 0x800
8696#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA__SHIFT 0xb
8697#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA_MASK 0x1000
8698#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA__SHIFT 0xc
8699#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA_MASK 0x2000
8700#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA__SHIFT 0xd
8701#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA_MASK 0x4000
8702#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA__SHIFT 0xe
8703#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA_MASK 0x8000
8704#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA__SHIFT 0xf
8705#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA_MASK 0x1
8706#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA__SHIFT 0x0
8707#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA_MASK 0x2
8708#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA__SHIFT 0x1
8709#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X_MASK 0x1c
8710#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X__SHIFT 0x2
8711#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y_MASK 0xe0
8712#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y__SHIFT 0x5
8713#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z_MASK 0x700
8714#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z__SHIFT 0x8
8715#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W_MASK 0x3800
8716#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W__SHIFT 0xb
8717#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1_MASK 0x4000
8718#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1__SHIFT 0xe
8719#define SPI_PS_IN_CONTROL__NUM_INTERP_MASK 0x3f
8720#define SPI_PS_IN_CONTROL__NUM_INTERP__SHIFT 0x0
8721#define SPI_PS_IN_CONTROL__PARAM_GEN_MASK 0x40
8722#define SPI_PS_IN_CONTROL__PARAM_GEN__SHIFT 0x6
8723#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE_MASK 0x4000
8724#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE__SHIFT 0xe
8725#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL_MASK 0x1
8726#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL__SHIFT 0x0
8727#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL_MASK 0x10
8728#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL__SHIFT 0x4
8729#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL_MASK 0x100
8730#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL__SHIFT 0x8
8731#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL_MASK 0x1000
8732#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL__SHIFT 0xc
8733#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION_MASK 0x30000
8734#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION__SHIFT 0x10
8735#define SPI_BARYC_CNTL__POS_FLOAT_ULC_MASK 0x100000
8736#define SPI_BARYC_CNTL__POS_FLOAT_ULC__SHIFT 0x14
8737#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS_MASK 0x1000000
8738#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS__SHIFT 0x18
8739#define SPI_TMPRING_SIZE__WAVES_MASK 0xfff
8740#define SPI_TMPRING_SIZE__WAVES__SHIFT 0x0
8741#define SPI_TMPRING_SIZE__WAVESIZE_MASK 0x1fff000
8742#define SPI_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
8743#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT_MASK 0xf
8744#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT__SHIFT 0x0
8745#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT_MASK 0xf0
8746#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT__SHIFT 0x4
8747#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT_MASK 0xf00
8748#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT__SHIFT 0x8
8749#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT_MASK 0xf000
8750#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT__SHIFT 0xc
8751#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT_MASK 0xf
8752#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT__SHIFT 0x0
8753#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT_MASK 0xf
8754#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT__SHIFT 0x0
8755#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT_MASK 0xf0
8756#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT__SHIFT 0x4
8757#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT_MASK 0xf00
8758#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT__SHIFT 0x8
8759#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT_MASK 0xf000
8760#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT__SHIFT 0xc
8761#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT_MASK 0xf0000
8762#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT__SHIFT 0x10
8763#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT_MASK 0xf00000
8764#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT__SHIFT 0x14
8765#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT_MASK 0xf000000
8766#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT__SHIFT 0x18
8767#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT_MASK 0xf0000000
8768#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT__SHIFT 0x1c
8769#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0_MASK 0x7
8770#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0__SHIFT 0x0
8771#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1_MASK 0x38
8772#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1__SHIFT 0x3
8773#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2_MASK 0x1c0
8774#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2__SHIFT 0x6
8775#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3_MASK 0xe00
8776#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3__SHIFT 0x9
8777#define SPI_ARB_PRIORITY__TS0_DUR_MULT_MASK 0x3000
8778#define SPI_ARB_PRIORITY__TS0_DUR_MULT__SHIFT 0xc
8779#define SPI_ARB_PRIORITY__TS1_DUR_MULT_MASK 0xc000
8780#define SPI_ARB_PRIORITY__TS1_DUR_MULT__SHIFT 0xe
8781#define SPI_ARB_PRIORITY__TS2_DUR_MULT_MASK 0x30000
8782#define SPI_ARB_PRIORITY__TS2_DUR_MULT__SHIFT 0x10
8783#define SPI_ARB_PRIORITY__TS3_DUR_MULT_MASK 0xc0000
8784#define SPI_ARB_PRIORITY__TS3_DUR_MULT__SHIFT 0x12
8785#define SPI_ARB_CYCLES_0__TS0_DURATION_MASK 0xffff
8786#define SPI_ARB_CYCLES_0__TS0_DURATION__SHIFT 0x0
8787#define SPI_ARB_CYCLES_0__TS1_DURATION_MASK 0xffff0000
8788#define SPI_ARB_CYCLES_0__TS1_DURATION__SHIFT 0x10
8789#define SPI_ARB_CYCLES_1__TS2_DURATION_MASK 0xffff
8790#define SPI_ARB_CYCLES_1__TS2_DURATION__SHIFT 0x0
8791#define SPI_ARB_CYCLES_1__TS3_DURATION_MASK 0xffff0000
8792#define SPI_ARB_CYCLES_1__TS3_DURATION__SHIFT 0x10
8793#define SPI_CDBG_SYS_GFX__PS_EN_MASK 0x1
8794#define SPI_CDBG_SYS_GFX__PS_EN__SHIFT 0x0
8795#define SPI_CDBG_SYS_GFX__VS_EN_MASK 0x2
8796#define SPI_CDBG_SYS_GFX__VS_EN__SHIFT 0x1
8797#define SPI_CDBG_SYS_GFX__GS_EN_MASK 0x4
8798#define SPI_CDBG_SYS_GFX__GS_EN__SHIFT 0x2
8799#define SPI_CDBG_SYS_GFX__ES_EN_MASK 0x8
8800#define SPI_CDBG_SYS_GFX__ES_EN__SHIFT 0x3
8801#define SPI_CDBG_SYS_GFX__HS_EN_MASK 0x10
8802#define SPI_CDBG_SYS_GFX__HS_EN__SHIFT 0x4
8803#define SPI_CDBG_SYS_GFX__LS_EN_MASK 0x20
8804#define SPI_CDBG_SYS_GFX__LS_EN__SHIFT 0x5
8805#define SPI_CDBG_SYS_GFX__CS_EN_MASK 0x40
8806#define SPI_CDBG_SYS_GFX__CS_EN__SHIFT 0x6
8807#define SPI_CDBG_SYS_HP3D__PS_EN_MASK 0x1
8808#define SPI_CDBG_SYS_HP3D__PS_EN__SHIFT 0x0
8809#define SPI_CDBG_SYS_HP3D__VS_EN_MASK 0x2
8810#define SPI_CDBG_SYS_HP3D__VS_EN__SHIFT 0x1
8811#define SPI_CDBG_SYS_HP3D__GS_EN_MASK 0x4
8812#define SPI_CDBG_SYS_HP3D__GS_EN__SHIFT 0x2
8813#define SPI_CDBG_SYS_HP3D__ES_EN_MASK 0x8
8814#define SPI_CDBG_SYS_HP3D__ES_EN__SHIFT 0x3
8815#define SPI_CDBG_SYS_HP3D__HS_EN_MASK 0x10
8816#define SPI_CDBG_SYS_HP3D__HS_EN__SHIFT 0x4
8817#define SPI_CDBG_SYS_HP3D__LS_EN_MASK 0x20
8818#define SPI_CDBG_SYS_HP3D__LS_EN__SHIFT 0x5
8819#define SPI_CDBG_SYS_CS0__PIPE0_MASK 0xff
8820#define SPI_CDBG_SYS_CS0__PIPE0__SHIFT 0x0
8821#define SPI_CDBG_SYS_CS0__PIPE1_MASK 0xff00
8822#define SPI_CDBG_SYS_CS0__PIPE1__SHIFT 0x8
8823#define SPI_CDBG_SYS_CS0__PIPE2_MASK 0xff0000
8824#define SPI_CDBG_SYS_CS0__PIPE2__SHIFT 0x10
8825#define SPI_CDBG_SYS_CS0__PIPE3_MASK 0xff000000
8826#define SPI_CDBG_SYS_CS0__PIPE3__SHIFT 0x18
8827#define SPI_CDBG_SYS_CS1__PIPE0_MASK 0xff
8828#define SPI_CDBG_SYS_CS1__PIPE0__SHIFT 0x0
8829#define SPI_CDBG_SYS_CS1__PIPE1_MASK 0xff00
8830#define SPI_CDBG_SYS_CS1__PIPE1__SHIFT 0x8
8831#define SPI_CDBG_SYS_CS1__PIPE2_MASK 0xff0000
8832#define SPI_CDBG_SYS_CS1__PIPE2__SHIFT 0x10
8833#define SPI_CDBG_SYS_CS1__PIPE3_MASK 0xff000000
8834#define SPI_CDBG_SYS_CS1__PIPE3__SHIFT 0x18
8835#define SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK 0x1f
8836#define SPI_WCL_PIPE_PERCENT_GFX__VALUE__SHIFT 0x0
8837#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE_MASK 0x1f
8838#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE__SHIFT 0x0
8839#define SPI_WCL_PIPE_PERCENT_CS0__VALUE_MASK 0x1f
8840#define SPI_WCL_PIPE_PERCENT_CS0__VALUE__SHIFT 0x0
8841#define SPI_WCL_PIPE_PERCENT_CS1__VALUE_MASK 0x1f
8842#define SPI_WCL_PIPE_PERCENT_CS1__VALUE__SHIFT 0x0
8843#define SPI_WCL_PIPE_PERCENT_CS2__VALUE_MASK 0x1f
8844#define SPI_WCL_PIPE_PERCENT_CS2__VALUE__SHIFT 0x0
8845#define SPI_WCL_PIPE_PERCENT_CS3__VALUE_MASK 0x1f
8846#define SPI_WCL_PIPE_PERCENT_CS3__VALUE__SHIFT 0x0
8847#define SPI_WCL_PIPE_PERCENT_CS4__VALUE_MASK 0x1f
8848#define SPI_WCL_PIPE_PERCENT_CS4__VALUE__SHIFT 0x0
8849#define SPI_WCL_PIPE_PERCENT_CS5__VALUE_MASK 0x1f
8850#define SPI_WCL_PIPE_PERCENT_CS5__VALUE__SHIFT 0x0
8851#define SPI_WCL_PIPE_PERCENT_CS6__VALUE_MASK 0x1f
8852#define SPI_WCL_PIPE_PERCENT_CS6__VALUE__SHIFT 0x0
8853#define SPI_WCL_PIPE_PERCENT_CS7__VALUE_MASK 0x1f
8854#define SPI_WCL_PIPE_PERCENT_CS7__VALUE__SHIFT 0x0
8855#define SPI_GDBG_WAVE_CNTL__STALL_RA_MASK 0x1
8856#define SPI_GDBG_WAVE_CNTL__STALL_RA__SHIFT 0x0
8857#define SPI_GDBG_TRAP_CONFIG__ME_SEL_MASK 0x3
8858#define SPI_GDBG_TRAP_CONFIG__ME_SEL__SHIFT 0x0
8859#define SPI_GDBG_TRAP_CONFIG__PIPE_SEL_MASK 0xc
8860#define SPI_GDBG_TRAP_CONFIG__PIPE_SEL__SHIFT 0x2
8861#define SPI_GDBG_TRAP_CONFIG__QUEUE_SEL_MASK 0x70
8862#define SPI_GDBG_TRAP_CONFIG__QUEUE_SEL__SHIFT 0x4
8863#define SPI_GDBG_TRAP_CONFIG__ME_MATCH_MASK 0x80
8864#define SPI_GDBG_TRAP_CONFIG__ME_MATCH__SHIFT 0x7
8865#define SPI_GDBG_TRAP_CONFIG__PIPE_MATCH_MASK 0x100
8866#define SPI_GDBG_TRAP_CONFIG__PIPE_MATCH__SHIFT 0x8
8867#define SPI_GDBG_TRAP_CONFIG__QUEUE_MATCH_MASK 0x200
8868#define SPI_GDBG_TRAP_CONFIG__QUEUE_MATCH__SHIFT 0x9
8869#define SPI_GDBG_TRAP_CONFIG__TRAP_EN_MASK 0x8000
8870#define SPI_GDBG_TRAP_CONFIG__TRAP_EN__SHIFT 0xf
8871#define SPI_GDBG_TRAP_CONFIG__VMID_SEL_MASK 0xffff0000
8872#define SPI_GDBG_TRAP_CONFIG__VMID_SEL__SHIFT 0x10
8873#define SPI_GDBG_TRAP_MASK__EXCP_EN_MASK 0x1ff
8874#define SPI_GDBG_TRAP_MASK__EXCP_EN__SHIFT 0x0
8875#define SPI_GDBG_TRAP_MASK__REPLACE_MASK 0x200
8876#define SPI_GDBG_TRAP_MASK__REPLACE__SHIFT 0x9
8877#define SPI_GDBG_TBA_LO__MEM_BASE_MASK 0xffffffff
8878#define SPI_GDBG_TBA_LO__MEM_BASE__SHIFT 0x0
8879#define SPI_GDBG_TBA_HI__MEM_BASE_MASK 0xff
8880#define SPI_GDBG_TBA_HI__MEM_BASE__SHIFT 0x0
8881#define SPI_GDBG_TMA_LO__MEM_BASE_MASK 0xffffffff
8882#define SPI_GDBG_TMA_LO__MEM_BASE__SHIFT 0x0
8883#define SPI_GDBG_TMA_HI__MEM_BASE_MASK 0xff
8884#define SPI_GDBG_TMA_HI__MEM_BASE__SHIFT 0x0
8885#define SPI_GDBG_TRAP_DATA0__DATA_MASK 0xffffffff
8886#define SPI_GDBG_TRAP_DATA0__DATA__SHIFT 0x0
8887#define SPI_GDBG_TRAP_DATA1__DATA_MASK 0xffffffff
8888#define SPI_GDBG_TRAP_DATA1__DATA__SHIFT 0x0
8889#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_MASK 0x1
8890#define SPI_RESET_DEBUG__DISABLE_GFX_RESET__SHIFT 0x0
8891#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_PER_VMID_MASK 0x2
8892#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_PER_VMID__SHIFT 0x1
8893#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_ALL_VMID_MASK 0x4
8894#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_ALL_VMID__SHIFT 0x2
8895#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_RESOURCE_MASK 0x8
8896#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_RESOURCE__SHIFT 0x3
8897#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_PRIORITY_MASK 0x10
8898#define SPI_RESET_DEBUG__DISABLE_GFX_RESET_PRIORITY__SHIFT 0x4
8899#define SPI_COMPUTE_QUEUE_RESET__RESET_MASK 0x1
8900#define SPI_COMPUTE_QUEUE_RESET__RESET__SHIFT 0x0
8901#define SPI_RESOURCE_RESERVE_CU_0__VGPR_MASK 0xf
8902#define SPI_RESOURCE_RESERVE_CU_0__VGPR__SHIFT 0x0
8903#define SPI_RESOURCE_RESERVE_CU_0__SGPR_MASK 0xf0
8904#define SPI_RESOURCE_RESERVE_CU_0__SGPR__SHIFT 0x4
8905#define SPI_RESOURCE_RESERVE_CU_0__LDS_MASK 0xf00
8906#define SPI_RESOURCE_RESERVE_CU_0__LDS__SHIFT 0x8
8907#define SPI_RESOURCE_RESERVE_CU_0__WAVES_MASK 0x7000
8908#define SPI_RESOURCE_RESERVE_CU_0__WAVES__SHIFT 0xc
8909#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS_MASK 0x78000
8910#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS__SHIFT 0xf
8911#define SPI_RESOURCE_RESERVE_CU_1__VGPR_MASK 0xf
8912#define SPI_RESOURCE_RESERVE_CU_1__VGPR__SHIFT 0x0
8913#define SPI_RESOURCE_RESERVE_CU_1__SGPR_MASK 0xf0
8914#define SPI_RESOURCE_RESERVE_CU_1__SGPR__SHIFT 0x4
8915#define SPI_RESOURCE_RESERVE_CU_1__LDS_MASK 0xf00
8916#define SPI_RESOURCE_RESERVE_CU_1__LDS__SHIFT 0x8
8917#define SPI_RESOURCE_RESERVE_CU_1__WAVES_MASK 0x7000
8918#define SPI_RESOURCE_RESERVE_CU_1__WAVES__SHIFT 0xc
8919#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS_MASK 0x78000
8920#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS__SHIFT 0xf
8921#define SPI_RESOURCE_RESERVE_CU_2__VGPR_MASK 0xf
8922#define SPI_RESOURCE_RESERVE_CU_2__VGPR__SHIFT 0x0
8923#define SPI_RESOURCE_RESERVE_CU_2__SGPR_MASK 0xf0
8924#define SPI_RESOURCE_RESERVE_CU_2__SGPR__SHIFT 0x4
8925#define SPI_RESOURCE_RESERVE_CU_2__LDS_MASK 0xf00
8926#define SPI_RESOURCE_RESERVE_CU_2__LDS__SHIFT 0x8
8927#define SPI_RESOURCE_RESERVE_CU_2__WAVES_MASK 0x7000
8928#define SPI_RESOURCE_RESERVE_CU_2__WAVES__SHIFT 0xc
8929#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS_MASK 0x78000
8930#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS__SHIFT 0xf
8931#define SPI_RESOURCE_RESERVE_CU_3__VGPR_MASK 0xf
8932#define SPI_RESOURCE_RESERVE_CU_3__VGPR__SHIFT 0x0
8933#define SPI_RESOURCE_RESERVE_CU_3__SGPR_MASK 0xf0
8934#define SPI_RESOURCE_RESERVE_CU_3__SGPR__SHIFT 0x4
8935#define SPI_RESOURCE_RESERVE_CU_3__LDS_MASK 0xf00
8936#define SPI_RESOURCE_RESERVE_CU_3__LDS__SHIFT 0x8
8937#define SPI_RESOURCE_RESERVE_CU_3__WAVES_MASK 0x7000
8938#define SPI_RESOURCE_RESERVE_CU_3__WAVES__SHIFT 0xc
8939#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS_MASK 0x78000
8940#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS__SHIFT 0xf
8941#define SPI_RESOURCE_RESERVE_CU_4__VGPR_MASK 0xf
8942#define SPI_RESOURCE_RESERVE_CU_4__VGPR__SHIFT 0x0
8943#define SPI_RESOURCE_RESERVE_CU_4__SGPR_MASK 0xf0
8944#define SPI_RESOURCE_RESERVE_CU_4__SGPR__SHIFT 0x4
8945#define SPI_RESOURCE_RESERVE_CU_4__LDS_MASK 0xf00
8946#define SPI_RESOURCE_RESERVE_CU_4__LDS__SHIFT 0x8
8947#define SPI_RESOURCE_RESERVE_CU_4__WAVES_MASK 0x7000
8948#define SPI_RESOURCE_RESERVE_CU_4__WAVES__SHIFT 0xc
8949#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS_MASK 0x78000
8950#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS__SHIFT 0xf
8951#define SPI_RESOURCE_RESERVE_CU_5__VGPR_MASK 0xf
8952#define SPI_RESOURCE_RESERVE_CU_5__VGPR__SHIFT 0x0
8953#define SPI_RESOURCE_RESERVE_CU_5__SGPR_MASK 0xf0
8954#define SPI_RESOURCE_RESERVE_CU_5__SGPR__SHIFT 0x4
8955#define SPI_RESOURCE_RESERVE_CU_5__LDS_MASK 0xf00
8956#define SPI_RESOURCE_RESERVE_CU_5__LDS__SHIFT 0x8
8957#define SPI_RESOURCE_RESERVE_CU_5__WAVES_MASK 0x7000
8958#define SPI_RESOURCE_RESERVE_CU_5__WAVES__SHIFT 0xc
8959#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS_MASK 0x78000
8960#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS__SHIFT 0xf
8961#define SPI_RESOURCE_RESERVE_CU_6__VGPR_MASK 0xf
8962#define SPI_RESOURCE_RESERVE_CU_6__VGPR__SHIFT 0x0
8963#define SPI_RESOURCE_RESERVE_CU_6__SGPR_MASK 0xf0
8964#define SPI_RESOURCE_RESERVE_CU_6__SGPR__SHIFT 0x4
8965#define SPI_RESOURCE_RESERVE_CU_6__LDS_MASK 0xf00
8966#define SPI_RESOURCE_RESERVE_CU_6__LDS__SHIFT 0x8
8967#define SPI_RESOURCE_RESERVE_CU_6__WAVES_MASK 0x7000
8968#define SPI_RESOURCE_RESERVE_CU_6__WAVES__SHIFT 0xc
8969#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS_MASK 0x78000
8970#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS__SHIFT 0xf
8971#define SPI_RESOURCE_RESERVE_CU_7__VGPR_MASK 0xf
8972#define SPI_RESOURCE_RESERVE_CU_7__VGPR__SHIFT 0x0
8973#define SPI_RESOURCE_RESERVE_CU_7__SGPR_MASK 0xf0
8974#define SPI_RESOURCE_RESERVE_CU_7__SGPR__SHIFT 0x4
8975#define SPI_RESOURCE_RESERVE_CU_7__LDS_MASK 0xf00
8976#define SPI_RESOURCE_RESERVE_CU_7__LDS__SHIFT 0x8
8977#define SPI_RESOURCE_RESERVE_CU_7__WAVES_MASK 0x7000
8978#define SPI_RESOURCE_RESERVE_CU_7__WAVES__SHIFT 0xc
8979#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS_MASK 0x78000
8980#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS__SHIFT 0xf
8981#define SPI_RESOURCE_RESERVE_CU_8__VGPR_MASK 0xf
8982#define SPI_RESOURCE_RESERVE_CU_8__VGPR__SHIFT 0x0
8983#define SPI_RESOURCE_RESERVE_CU_8__SGPR_MASK 0xf0
8984#define SPI_RESOURCE_RESERVE_CU_8__SGPR__SHIFT 0x4
8985#define SPI_RESOURCE_RESERVE_CU_8__LDS_MASK 0xf00
8986#define SPI_RESOURCE_RESERVE_CU_8__LDS__SHIFT 0x8
8987#define SPI_RESOURCE_RESERVE_CU_8__WAVES_MASK 0x7000
8988#define SPI_RESOURCE_RESERVE_CU_8__WAVES__SHIFT 0xc
8989#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS_MASK 0x78000
8990#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS__SHIFT 0xf
8991#define SPI_RESOURCE_RESERVE_CU_9__VGPR_MASK 0xf
8992#define SPI_RESOURCE_RESERVE_CU_9__VGPR__SHIFT 0x0
8993#define SPI_RESOURCE_RESERVE_CU_9__SGPR_MASK 0xf0
8994#define SPI_RESOURCE_RESERVE_CU_9__SGPR__SHIFT 0x4
8995#define SPI_RESOURCE_RESERVE_CU_9__LDS_MASK 0xf00
8996#define SPI_RESOURCE_RESERVE_CU_9__LDS__SHIFT 0x8
8997#define SPI_RESOURCE_RESERVE_CU_9__WAVES_MASK 0x7000
8998#define SPI_RESOURCE_RESERVE_CU_9__WAVES__SHIFT 0xc
8999#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS_MASK 0x78000
9000#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS__SHIFT 0xf
9001#define SPI_RESOURCE_RESERVE_CU_10__VGPR_MASK 0xf
9002#define SPI_RESOURCE_RESERVE_CU_10__VGPR__SHIFT 0x0
9003#define SPI_RESOURCE_RESERVE_CU_10__SGPR_MASK 0xf0
9004#define SPI_RESOURCE_RESERVE_CU_10__SGPR__SHIFT 0x4
9005#define SPI_RESOURCE_RESERVE_CU_10__LDS_MASK 0xf00
9006#define SPI_RESOURCE_RESERVE_CU_10__LDS__SHIFT 0x8
9007#define SPI_RESOURCE_RESERVE_CU_10__WAVES_MASK 0x7000
9008#define SPI_RESOURCE_RESERVE_CU_10__WAVES__SHIFT 0xc
9009#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS_MASK 0x78000
9010#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS__SHIFT 0xf
9011#define SPI_RESOURCE_RESERVE_CU_11__VGPR_MASK 0xf
9012#define SPI_RESOURCE_RESERVE_CU_11__VGPR__SHIFT 0x0
9013#define SPI_RESOURCE_RESERVE_CU_11__SGPR_MASK 0xf0
9014#define SPI_RESOURCE_RESERVE_CU_11__SGPR__SHIFT 0x4
9015#define SPI_RESOURCE_RESERVE_CU_11__LDS_MASK 0xf00
9016#define SPI_RESOURCE_RESERVE_CU_11__LDS__SHIFT 0x8
9017#define SPI_RESOURCE_RESERVE_CU_11__WAVES_MASK 0x7000
9018#define SPI_RESOURCE_RESERVE_CU_11__WAVES__SHIFT 0xc
9019#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS_MASK 0x78000
9020#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS__SHIFT 0xf
9021#define SPI_RESOURCE_RESERVE_EN_CU_0__EN_MASK 0x1
9022#define SPI_RESOURCE_RESERVE_EN_CU_0__EN__SHIFT 0x0
9023#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK_MASK 0xfffe
9024#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK__SHIFT 0x1
9025#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK_MASK 0xff0000
9026#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK__SHIFT 0x10
9027#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY_MASK 0x1000000
9028#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY__SHIFT 0x18
9029#define SPI_RESOURCE_RESERVE_EN_CU_1__EN_MASK 0x1
9030#define SPI_RESOURCE_RESERVE_EN_CU_1__EN__SHIFT 0x0
9031#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK_MASK 0xfffe
9032#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK__SHIFT 0x1
9033#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK_MASK 0xff0000
9034#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK__SHIFT 0x10
9035#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY_MASK 0x1000000
9036#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY__SHIFT 0x18
9037#define SPI_RESOURCE_RESERVE_EN_CU_2__EN_MASK 0x1
9038#define SPI_RESOURCE_RESERVE_EN_CU_2__EN__SHIFT 0x0
9039#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK_MASK 0xfffe
9040#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK__SHIFT 0x1
9041#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK_MASK 0xff0000
9042#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK__SHIFT 0x10
9043#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY_MASK 0x1000000
9044#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY__SHIFT 0x18
9045#define SPI_RESOURCE_RESERVE_EN_CU_3__EN_MASK 0x1
9046#define SPI_RESOURCE_RESERVE_EN_CU_3__EN__SHIFT 0x0
9047#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK_MASK 0xfffe
9048#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK__SHIFT 0x1
9049#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK_MASK 0xff0000
9050#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK__SHIFT 0x10
9051#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY_MASK 0x1000000
9052#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY__SHIFT 0x18
9053#define SPI_RESOURCE_RESERVE_EN_CU_4__EN_MASK 0x1
9054#define SPI_RESOURCE_RESERVE_EN_CU_4__EN__SHIFT 0x0
9055#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK_MASK 0xfffe
9056#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK__SHIFT 0x1
9057#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK_MASK 0xff0000
9058#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK__SHIFT 0x10
9059#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY_MASK 0x1000000
9060#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY__SHIFT 0x18
9061#define SPI_RESOURCE_RESERVE_EN_CU_5__EN_MASK 0x1
9062#define SPI_RESOURCE_RESERVE_EN_CU_5__EN__SHIFT 0x0
9063#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK_MASK 0xfffe
9064#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK__SHIFT 0x1
9065#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK_MASK 0xff0000
9066#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK__SHIFT 0x10
9067#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY_MASK 0x1000000
9068#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY__SHIFT 0x18
9069#define SPI_RESOURCE_RESERVE_EN_CU_6__EN_MASK 0x1
9070#define SPI_RESOURCE_RESERVE_EN_CU_6__EN__SHIFT 0x0
9071#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK_MASK 0xfffe
9072#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK__SHIFT 0x1
9073#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK_MASK 0xff0000
9074#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK__SHIFT 0x10
9075#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY_MASK 0x1000000
9076#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY__SHIFT 0x18
9077#define SPI_RESOURCE_RESERVE_EN_CU_7__EN_MASK 0x1
9078#define SPI_RESOURCE_RESERVE_EN_CU_7__EN__SHIFT 0x0
9079#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK_MASK 0xfffe
9080#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK__SHIFT 0x1
9081#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK_MASK 0xff0000
9082#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK__SHIFT 0x10
9083#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY_MASK 0x1000000
9084#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY__SHIFT 0x18
9085#define SPI_RESOURCE_RESERVE_EN_CU_8__EN_MASK 0x1
9086#define SPI_RESOURCE_RESERVE_EN_CU_8__EN__SHIFT 0x0
9087#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK_MASK 0xfffe
9088#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK__SHIFT 0x1
9089#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK_MASK 0xff0000
9090#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK__SHIFT 0x10
9091#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY_MASK 0x1000000
9092#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY__SHIFT 0x18
9093#define SPI_RESOURCE_RESERVE_EN_CU_9__EN_MASK 0x1
9094#define SPI_RESOURCE_RESERVE_EN_CU_9__EN__SHIFT 0x0
9095#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK_MASK 0xfffe
9096#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK__SHIFT 0x1
9097#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK_MASK 0xff0000
9098#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK__SHIFT 0x10
9099#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY_MASK 0x1000000
9100#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY__SHIFT 0x18
9101#define SPI_RESOURCE_RESERVE_EN_CU_10__EN_MASK 0x1
9102#define SPI_RESOURCE_RESERVE_EN_CU_10__EN__SHIFT 0x0
9103#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK_MASK 0xfffe
9104#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK__SHIFT 0x1
9105#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK_MASK 0xff0000
9106#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK__SHIFT 0x10
9107#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY_MASK 0x1000000
9108#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY__SHIFT 0x18
9109#define SPI_RESOURCE_RESERVE_EN_CU_11__EN_MASK 0x1
9110#define SPI_RESOURCE_RESERVE_EN_CU_11__EN__SHIFT 0x0
9111#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK_MASK 0xfffe
9112#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK__SHIFT 0x1
9113#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK_MASK 0xff0000
9114#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK__SHIFT 0x10
9115#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY_MASK 0x1000000
9116#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY__SHIFT 0x18
9117#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0xfff
9118#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
9119#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY_MASK 0x1fffff
9120#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY__SHIFT 0x0
9121#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER_MASK 0xe00000
9122#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER__SHIFT 0x15
9123#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS_MASK 0x1000000
9124#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS__SHIFT 0x18
9125#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS_MASK 0x2000000
9126#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS__SHIFT 0x19
9127#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET_MASK 0x4000000
9128#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET__SHIFT 0x1a
9129#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL_MASK 0x8000000
9130#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL__SHIFT 0x1b
9131#define SPI_DEBUG_CNTL__DEBUG_GRBM_OVERRIDE_MASK 0x1
9132#define SPI_DEBUG_CNTL__DEBUG_GRBM_OVERRIDE__SHIFT 0x0
9133#define SPI_DEBUG_CNTL__DEBUG_THREAD_TYPE_SEL_MASK 0xe
9134#define SPI_DEBUG_CNTL__DEBUG_THREAD_TYPE_SEL__SHIFT 0x1
9135#define SPI_DEBUG_CNTL__DEBUG_GROUP_SEL_MASK 0x3f0
9136#define SPI_DEBUG_CNTL__DEBUG_GROUP_SEL__SHIFT 0x4
9137#define SPI_DEBUG_CNTL__DEBUG_SIMD_SEL_MASK 0xfc00
9138#define SPI_DEBUG_CNTL__DEBUG_SIMD_SEL__SHIFT 0xa
9139#define SPI_DEBUG_CNTL__DEBUG_SH_SEL_MASK 0x10000
9140#define SPI_DEBUG_CNTL__DEBUG_SH_SEL__SHIFT 0x10
9141#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_0_MASK 0x20000
9142#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_0__SHIFT 0x11
9143#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_1_MASK 0x40000
9144#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_1__SHIFT 0x12
9145#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_2_MASK 0x80000
9146#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_2__SHIFT 0x13
9147#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_3_MASK 0x100000
9148#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_3__SHIFT 0x14
9149#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_4_MASK 0x200000
9150#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_4__SHIFT 0x15
9151#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_5_MASK 0x400000
9152#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_5__SHIFT 0x16
9153#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_6_MASK 0x800000
9154#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_6__SHIFT 0x17
9155#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_7_MASK 0x1000000
9156#define SPI_DEBUG_CNTL__SPI_ECO_SPARE_7__SHIFT 0x18
9157#define SPI_DEBUG_CNTL__DEBUG_PIPE_SEL_MASK 0xe000000
9158#define SPI_DEBUG_CNTL__DEBUG_PIPE_SEL__SHIFT 0x19
9159#define SPI_DEBUG_CNTL__DEBUG_REG_EN_MASK 0x80000000
9160#define SPI_DEBUG_CNTL__DEBUG_REG_EN__SHIFT 0x1f
9161#define SPI_DEBUG_READ__DATA_MASK 0xffffff
9162#define SPI_DEBUG_READ__DATA__SHIFT 0x0
9163#define SPI_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
9164#define SPI_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
9165#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
9166#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
9167#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
9168#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
9169#define SPI_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
9170#define SPI_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
9171#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
9172#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
9173#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
9174#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
9175#define SPI_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
9176#define SPI_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
9177#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0xffc00
9178#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
9179#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
9180#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
9181#define SPI_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
9182#define SPI_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
9183#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0xffc00
9184#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
9185#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
9186#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
9187#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
9188#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
9189#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
9190#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
9191#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
9192#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
9193#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
9194#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
9195#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2_MASK 0x3ff
9196#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2__SHIFT 0x0
9197#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3_MASK 0xffc00
9198#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3__SHIFT 0xa
9199#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2_MASK 0x3ff
9200#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2__SHIFT 0x0
9201#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3_MASK 0xffc00
9202#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3__SHIFT 0xa
9203#define SPI_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0xff
9204#define SPI_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
9205#define SPI_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0xff
9206#define SPI_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
9207#define SPI_PERFCOUNTER_BINS__BIN0_MIN_MASK 0xf
9208#define SPI_PERFCOUNTER_BINS__BIN0_MIN__SHIFT 0x0
9209#define SPI_PERFCOUNTER_BINS__BIN0_MAX_MASK 0xf0
9210#define SPI_PERFCOUNTER_BINS__BIN0_MAX__SHIFT 0x4
9211#define SPI_PERFCOUNTER_BINS__BIN1_MIN_MASK 0xf00
9212#define SPI_PERFCOUNTER_BINS__BIN1_MIN__SHIFT 0x8
9213#define SPI_PERFCOUNTER_BINS__BIN1_MAX_MASK 0xf000
9214#define SPI_PERFCOUNTER_BINS__BIN1_MAX__SHIFT 0xc
9215#define SPI_PERFCOUNTER_BINS__BIN2_MIN_MASK 0xf0000
9216#define SPI_PERFCOUNTER_BINS__BIN2_MIN__SHIFT 0x10
9217#define SPI_PERFCOUNTER_BINS__BIN2_MAX_MASK 0xf00000
9218#define SPI_PERFCOUNTER_BINS__BIN2_MAX__SHIFT 0x14
9219#define SPI_PERFCOUNTER_BINS__BIN3_MIN_MASK 0xf000000
9220#define SPI_PERFCOUNTER_BINS__BIN3_MIN__SHIFT 0x18
9221#define SPI_PERFCOUNTER_BINS__BIN3_MAX_MASK 0xf0000000
9222#define SPI_PERFCOUNTER_BINS__BIN3_MAX__SHIFT 0x1c
9223#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
9224#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
9225#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
9226#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
9227#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
9228#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
9229#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
9230#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
9231#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
9232#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
9233#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
9234#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
9235#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
9236#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
9237#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
9238#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
9239#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xffffffff
9240#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
9241#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xffffffff
9242#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
9243#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xffffffff
9244#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
9245#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xffffffff
9246#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
9247#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY_MASK 0xf
9248#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT 0x0
9249#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW_MASK 0x10
9250#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW__SHIFT 0x4
9251#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE_MASK 0x40
9252#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE__SHIFT 0x6
9253#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT_MASK 0x80
9254#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT__SHIFT 0x7
9255#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE_MASK 0x100
9256#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE__SHIFT 0x8
9257#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE_MASK 0x200
9258#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE__SHIFT 0x9
9259#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT_MASK 0x3c00
9260#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT__SHIFT 0xa
9261#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE_MASK 0xffff0000
9262#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE__SHIFT 0x10
9263#define SPI_DEBUG_BUSY__LS_BUSY_MASK 0x1
9264#define SPI_DEBUG_BUSY__LS_BUSY__SHIFT 0x0
9265#define SPI_DEBUG_BUSY__HS_BUSY_MASK 0x2
9266#define SPI_DEBUG_BUSY__HS_BUSY__SHIFT 0x1
9267#define SPI_DEBUG_BUSY__ES_BUSY_MASK 0x4
9268#define SPI_DEBUG_BUSY__ES_BUSY__SHIFT 0x2
9269#define SPI_DEBUG_BUSY__GS_BUSY_MASK 0x8
9270#define SPI_DEBUG_BUSY__GS_BUSY__SHIFT 0x3
9271#define SPI_DEBUG_BUSY__VS_BUSY_MASK 0x10
9272#define SPI_DEBUG_BUSY__VS_BUSY__SHIFT 0x4
9273#define SPI_DEBUG_BUSY__PS0_BUSY_MASK 0x20
9274#define SPI_DEBUG_BUSY__PS0_BUSY__SHIFT 0x5
9275#define SPI_DEBUG_BUSY__PS1_BUSY_MASK 0x40
9276#define SPI_DEBUG_BUSY__PS1_BUSY__SHIFT 0x6
9277#define SPI_DEBUG_BUSY__CSG_BUSY_MASK 0x80
9278#define SPI_DEBUG_BUSY__CSG_BUSY__SHIFT 0x7
9279#define SPI_DEBUG_BUSY__CS0_BUSY_MASK 0x100
9280#define SPI_DEBUG_BUSY__CS0_BUSY__SHIFT 0x8
9281#define SPI_DEBUG_BUSY__CS1_BUSY_MASK 0x200
9282#define SPI_DEBUG_BUSY__CS1_BUSY__SHIFT 0x9
9283#define SPI_DEBUG_BUSY__CS2_BUSY_MASK 0x400
9284#define SPI_DEBUG_BUSY__CS2_BUSY__SHIFT 0xa
9285#define SPI_DEBUG_BUSY__CS3_BUSY_MASK 0x800
9286#define SPI_DEBUG_BUSY__CS3_BUSY__SHIFT 0xb
9287#define SPI_DEBUG_BUSY__CS4_BUSY_MASK 0x1000
9288#define SPI_DEBUG_BUSY__CS4_BUSY__SHIFT 0xc
9289#define SPI_DEBUG_BUSY__CS5_BUSY_MASK 0x2000
9290#define SPI_DEBUG_BUSY__CS5_BUSY__SHIFT 0xd
9291#define SPI_DEBUG_BUSY__CS6_BUSY_MASK 0x4000
9292#define SPI_DEBUG_BUSY__CS6_BUSY__SHIFT 0xe
9293#define SPI_DEBUG_BUSY__CS7_BUSY_MASK 0x8000
9294#define SPI_DEBUG_BUSY__CS7_BUSY__SHIFT 0xf
9295#define SPI_DEBUG_BUSY__LDS_WR_CTL0_BUSY_MASK 0x10000
9296#define SPI_DEBUG_BUSY__LDS_WR_CTL0_BUSY__SHIFT 0x10
9297#define SPI_DEBUG_BUSY__LDS_WR_CTL1_BUSY_MASK 0x20000
9298#define SPI_DEBUG_BUSY__LDS_WR_CTL1_BUSY__SHIFT 0x11
9299#define SPI_DEBUG_BUSY__RSRC_ALLOC0_BUSY_MASK 0x40000
9300#define SPI_DEBUG_BUSY__RSRC_ALLOC0_BUSY__SHIFT 0x12
9301#define SPI_DEBUG_BUSY__RSRC_ALLOC1_BUSY_MASK 0x80000
9302#define SPI_DEBUG_BUSY__RSRC_ALLOC1_BUSY__SHIFT 0x13
9303#define SPI_DEBUG_BUSY__PC_DEALLOC_BUSY_MASK 0x100000
9304#define SPI_DEBUG_BUSY__PC_DEALLOC_BUSY__SHIFT 0x14
9305#define SPI_DEBUG_BUSY__EVENT_CLCTR_BUSY_MASK 0x200000
9306#define SPI_DEBUG_BUSY__EVENT_CLCTR_BUSY__SHIFT 0x15
9307#define SPI_DEBUG_BUSY__GRBM_BUSY_MASK 0x400000
9308#define SPI_DEBUG_BUSY__GRBM_BUSY__SHIFT 0x16
9309#define SPI_DEBUG_BUSY__SPIS_BUSY_MASK 0x800000
9310#define SPI_DEBUG_BUSY__SPIS_BUSY__SHIFT 0x17
9311#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY_MASK 0xf
9312#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY__SHIFT 0x0
9313#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY_MASK 0xff0
9314#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY__SHIFT 0x4
9315#define CGTS_SM_CTRL_REG__MGCG_ENABLED_MASK 0x1000
9316#define CGTS_SM_CTRL_REG__MGCG_ENABLED__SHIFT 0xc
9317#define CGTS_SM_CTRL_REG__BASE_MODE_MASK 0x10000
9318#define CGTS_SM_CTRL_REG__BASE_MODE__SHIFT 0x10
9319#define CGTS_SM_CTRL_REG__SM_MODE_MASK 0xe0000
9320#define CGTS_SM_CTRL_REG__SM_MODE__SHIFT 0x11
9321#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK 0x100000
9322#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE__SHIFT 0x14
9323#define CGTS_SM_CTRL_REG__OVERRIDE_MASK 0x200000
9324#define CGTS_SM_CTRL_REG__OVERRIDE__SHIFT 0x15
9325#define CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK 0x400000
9326#define CGTS_SM_CTRL_REG__LS_OVERRIDE__SHIFT 0x16
9327#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK 0x800000
9328#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN__SHIFT 0x17
9329#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK 0xff000000
9330#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT 0x18
9331#define CGTS_RD_CTRL_REG__ROW_MUX_SEL_MASK 0x1f
9332#define CGTS_RD_CTRL_REG__ROW_MUX_SEL__SHIFT 0x0
9333#define CGTS_RD_CTRL_REG__REG_MUX_SEL_MASK 0x1f00
9334#define CGTS_RD_CTRL_REG__REG_MUX_SEL__SHIFT 0x8
9335#define CGTS_RD_REG__READ_DATA_MASK 0x3fff
9336#define CGTS_RD_REG__READ_DATA__SHIFT 0x0
9337#define CGTS_TCC_DISABLE__TCC_DISABLE_MASK 0xffff0000
9338#define CGTS_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
9339#define CGTS_USER_TCC_DISABLE__TCC_DISABLE_MASK 0xffff0000
9340#define CGTS_USER_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
9341#define CGTS_CU0_SP0_CTRL_REG__SP00_MASK 0x7f
9342#define CGTS_CU0_SP0_CTRL_REG__SP00__SHIFT 0x0
9343#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9344#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9345#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9346#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9347#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9348#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9349#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9350#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9351#define CGTS_CU0_SP0_CTRL_REG__SP01_MASK 0x7f0000
9352#define CGTS_CU0_SP0_CTRL_REG__SP01__SHIFT 0x10
9353#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9354#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9355#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9356#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9357#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9358#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9359#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9360#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9361#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9362#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9363#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9364#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9365#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9366#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9367#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9368#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9369#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9370#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9371#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9372#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9373#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9374#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9375#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9376#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9377#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9378#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9379#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9380#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9381#define CGTS_CU0_TA_SQC_CTRL_REG__TA_MASK 0x7f
9382#define CGTS_CU0_TA_SQC_CTRL_REG__TA__SHIFT 0x0
9383#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x80
9384#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9385#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9386#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9387#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9388#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9389#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9390#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9391#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_MASK 0x7f0000
9392#define CGTS_CU0_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
9393#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x800000
9394#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
9395#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x3000000
9396#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
9397#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x4000000
9398#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
9399#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x8000000
9400#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9401#define CGTS_CU0_SP1_CTRL_REG__SP10_MASK 0x7f
9402#define CGTS_CU0_SP1_CTRL_REG__SP10__SHIFT 0x0
9403#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9404#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9405#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9406#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9407#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9408#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9409#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9410#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9411#define CGTS_CU0_SP1_CTRL_REG__SP11_MASK 0x7f0000
9412#define CGTS_CU0_SP1_CTRL_REG__SP11__SHIFT 0x10
9413#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9414#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9415#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9416#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9417#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9418#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9419#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9420#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9421#define CGTS_CU0_TD_TCP_CTRL_REG__TD_MASK 0x7f
9422#define CGTS_CU0_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9423#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9424#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9425#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9426#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9427#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9428#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9429#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9430#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9431#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9432#define CGTS_CU0_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9433#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9434#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9435#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9436#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9437#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9438#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9439#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9440#define CGTS_CU0_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9441#define CGTS_CU1_SP0_CTRL_REG__SP00_MASK 0x7f
9442#define CGTS_CU1_SP0_CTRL_REG__SP00__SHIFT 0x0
9443#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9444#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9445#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9446#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9447#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9448#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9449#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9450#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9451#define CGTS_CU1_SP0_CTRL_REG__SP01_MASK 0x7f0000
9452#define CGTS_CU1_SP0_CTRL_REG__SP01__SHIFT 0x10
9453#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9454#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9455#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9456#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9457#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9458#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9459#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9460#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9461#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9462#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9463#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9464#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9465#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9466#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9467#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9468#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9469#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9470#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9471#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9472#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9473#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9474#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9475#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9476#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9477#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9478#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9479#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9480#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9481#define CGTS_CU1_TA_CTRL_REG__TA_MASK 0x7f
9482#define CGTS_CU1_TA_CTRL_REG__TA__SHIFT 0x0
9483#define CGTS_CU1_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
9484#define CGTS_CU1_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9485#define CGTS_CU1_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9486#define CGTS_CU1_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9487#define CGTS_CU1_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9488#define CGTS_CU1_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9489#define CGTS_CU1_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9490#define CGTS_CU1_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9491#define CGTS_CU1_SP1_CTRL_REG__SP10_MASK 0x7f
9492#define CGTS_CU1_SP1_CTRL_REG__SP10__SHIFT 0x0
9493#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9494#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9495#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9496#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9497#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9498#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9499#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9500#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9501#define CGTS_CU1_SP1_CTRL_REG__SP11_MASK 0x7f0000
9502#define CGTS_CU1_SP1_CTRL_REG__SP11__SHIFT 0x10
9503#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9504#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9505#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9506#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9507#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9508#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9509#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9510#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9511#define CGTS_CU1_TD_TCP_CTRL_REG__TD_MASK 0x7f
9512#define CGTS_CU1_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9513#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9514#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9515#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9516#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9517#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9518#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9519#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9520#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9521#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9522#define CGTS_CU1_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9523#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9524#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9525#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9526#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9527#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9528#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9529#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9530#define CGTS_CU1_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9531#define CGTS_CU2_SP0_CTRL_REG__SP00_MASK 0x7f
9532#define CGTS_CU2_SP0_CTRL_REG__SP00__SHIFT 0x0
9533#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9534#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9535#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9536#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9537#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9538#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9539#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9540#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9541#define CGTS_CU2_SP0_CTRL_REG__SP01_MASK 0x7f0000
9542#define CGTS_CU2_SP0_CTRL_REG__SP01__SHIFT 0x10
9543#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9544#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9545#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9546#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9547#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9548#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9549#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9550#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9551#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9552#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9553#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9554#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9555#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9556#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9557#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9558#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9559#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9560#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9561#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9562#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9563#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9564#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9565#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9566#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9567#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9568#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9569#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9570#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9571#define CGTS_CU2_TA_CTRL_REG__TA_MASK 0x7f
9572#define CGTS_CU2_TA_CTRL_REG__TA__SHIFT 0x0
9573#define CGTS_CU2_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
9574#define CGTS_CU2_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9575#define CGTS_CU2_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9576#define CGTS_CU2_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9577#define CGTS_CU2_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9578#define CGTS_CU2_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9579#define CGTS_CU2_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9580#define CGTS_CU2_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9581#define CGTS_CU2_SP1_CTRL_REG__SP10_MASK 0x7f
9582#define CGTS_CU2_SP1_CTRL_REG__SP10__SHIFT 0x0
9583#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9584#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9585#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9586#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9587#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9588#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9589#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9590#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9591#define CGTS_CU2_SP1_CTRL_REG__SP11_MASK 0x7f0000
9592#define CGTS_CU2_SP1_CTRL_REG__SP11__SHIFT 0x10
9593#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9594#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9595#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9596#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9597#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9598#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9599#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9600#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9601#define CGTS_CU2_TD_TCP_CTRL_REG__TD_MASK 0x7f
9602#define CGTS_CU2_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9603#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9604#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9605#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9606#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9607#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9608#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9609#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9610#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9611#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9612#define CGTS_CU2_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9613#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9614#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9615#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9616#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9617#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9618#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9619#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9620#define CGTS_CU2_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9621#define CGTS_CU3_SP0_CTRL_REG__SP00_MASK 0x7f
9622#define CGTS_CU3_SP0_CTRL_REG__SP00__SHIFT 0x0
9623#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9624#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9625#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9626#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9627#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9628#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9629#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9630#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9631#define CGTS_CU3_SP0_CTRL_REG__SP01_MASK 0x7f0000
9632#define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10
9633#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9634#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9635#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9636#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9637#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9638#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9639#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9640#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9641#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9642#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9643#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9644#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9645#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9646#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9647#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9648#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9649#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9650#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9651#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9652#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9653#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9654#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9655#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9656#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9657#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9658#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9659#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9660#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9661#define CGTS_CU3_TA_CTRL_REG__TA_MASK 0x7f
9662#define CGTS_CU3_TA_CTRL_REG__TA__SHIFT 0x0
9663#define CGTS_CU3_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
9664#define CGTS_CU3_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9665#define CGTS_CU3_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9666#define CGTS_CU3_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9667#define CGTS_CU3_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9668#define CGTS_CU3_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9669#define CGTS_CU3_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9670#define CGTS_CU3_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9671#define CGTS_CU3_SP1_CTRL_REG__SP10_MASK 0x7f
9672#define CGTS_CU3_SP1_CTRL_REG__SP10__SHIFT 0x0
9673#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9674#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9675#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9676#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9677#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9678#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9679#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9680#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9681#define CGTS_CU3_SP1_CTRL_REG__SP11_MASK 0x7f0000
9682#define CGTS_CU3_SP1_CTRL_REG__SP11__SHIFT 0x10
9683#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9684#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9685#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9686#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9687#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9688#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9689#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9690#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9691#define CGTS_CU3_TD_TCP_CTRL_REG__TD_MASK 0x7f
9692#define CGTS_CU3_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9693#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9694#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9695#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9696#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9697#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9698#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9699#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9700#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9701#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9702#define CGTS_CU3_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9703#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9704#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9705#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9706#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9707#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9708#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9709#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9710#define CGTS_CU3_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9711#define CGTS_CU4_SP0_CTRL_REG__SP00_MASK 0x7f
9712#define CGTS_CU4_SP0_CTRL_REG__SP00__SHIFT 0x0
9713#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9714#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9715#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9716#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9717#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9718#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9719#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9720#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9721#define CGTS_CU4_SP0_CTRL_REG__SP01_MASK 0x7f0000
9722#define CGTS_CU4_SP0_CTRL_REG__SP01__SHIFT 0x10
9723#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9724#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9725#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9726#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9727#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9728#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9729#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9730#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9731#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9732#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9733#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9734#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9735#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9736#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9737#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9738#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9739#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9740#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9741#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9742#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9743#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9744#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9745#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9746#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9747#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9748#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9749#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9750#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9751#define CGTS_CU4_TA_SQC_CTRL_REG__TA_MASK 0x7f
9752#define CGTS_CU4_TA_SQC_CTRL_REG__TA__SHIFT 0x0
9753#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x80
9754#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9755#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9756#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9757#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9758#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9759#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9760#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9761#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_MASK 0x7f0000
9762#define CGTS_CU4_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
9763#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x800000
9764#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
9765#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x3000000
9766#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
9767#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x4000000
9768#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
9769#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x8000000
9770#define CGTS_CU4_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9771#define CGTS_CU4_SP1_CTRL_REG__SP10_MASK 0x7f
9772#define CGTS_CU4_SP1_CTRL_REG__SP10__SHIFT 0x0
9773#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9774#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9775#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9776#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9777#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9778#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9779#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9780#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9781#define CGTS_CU4_SP1_CTRL_REG__SP11_MASK 0x7f0000
9782#define CGTS_CU4_SP1_CTRL_REG__SP11__SHIFT 0x10
9783#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9784#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9785#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9786#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9787#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9788#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9789#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9790#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9791#define CGTS_CU4_TD_TCP_CTRL_REG__TD_MASK 0x7f
9792#define CGTS_CU4_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9793#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9794#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9795#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9796#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9797#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9798#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9799#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9800#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9801#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9802#define CGTS_CU4_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9803#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9804#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9805#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9806#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9807#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9808#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9809#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9810#define CGTS_CU4_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9811#define CGTS_CU5_SP0_CTRL_REG__SP00_MASK 0x7f
9812#define CGTS_CU5_SP0_CTRL_REG__SP00__SHIFT 0x0
9813#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9814#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9815#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9816#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9817#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9818#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9819#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9820#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9821#define CGTS_CU5_SP0_CTRL_REG__SP01_MASK 0x7f0000
9822#define CGTS_CU5_SP0_CTRL_REG__SP01__SHIFT 0x10
9823#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9824#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9825#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9826#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9827#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9828#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9829#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9830#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9831#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9832#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9833#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9834#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9835#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9836#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9837#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9838#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9839#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9840#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9841#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9842#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9843#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9844#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9845#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9846#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9847#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9848#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9849#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9850#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9851#define CGTS_CU5_TA_CTRL_REG__TA_MASK 0x7f
9852#define CGTS_CU5_TA_CTRL_REG__TA__SHIFT 0x0
9853#define CGTS_CU5_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
9854#define CGTS_CU5_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9855#define CGTS_CU5_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9856#define CGTS_CU5_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9857#define CGTS_CU5_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9858#define CGTS_CU5_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9859#define CGTS_CU5_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9860#define CGTS_CU5_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9861#define CGTS_CU5_SP1_CTRL_REG__SP10_MASK 0x7f
9862#define CGTS_CU5_SP1_CTRL_REG__SP10__SHIFT 0x0
9863#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9864#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9865#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9866#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9867#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9868#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9869#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9870#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9871#define CGTS_CU5_SP1_CTRL_REG__SP11_MASK 0x7f0000
9872#define CGTS_CU5_SP1_CTRL_REG__SP11__SHIFT 0x10
9873#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9874#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9875#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9876#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9877#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9878#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9879#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9880#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9881#define CGTS_CU5_TD_TCP_CTRL_REG__TD_MASK 0x7f
9882#define CGTS_CU5_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9883#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9884#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9885#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9886#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9887#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9888#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9889#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9890#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9891#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9892#define CGTS_CU5_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9893#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9894#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9895#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9896#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9897#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9898#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9899#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9900#define CGTS_CU5_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9901#define CGTS_CU6_SP0_CTRL_REG__SP00_MASK 0x7f
9902#define CGTS_CU6_SP0_CTRL_REG__SP00__SHIFT 0x0
9903#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9904#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9905#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9906#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9907#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9908#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9909#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
9910#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
9911#define CGTS_CU6_SP0_CTRL_REG__SP01_MASK 0x7f0000
9912#define CGTS_CU6_SP0_CTRL_REG__SP01__SHIFT 0x10
9913#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
9914#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
9915#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
9916#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
9917#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
9918#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
9919#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
9920#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9921#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
9922#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
9923#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
9924#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
9925#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
9926#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
9927#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
9928#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
9929#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
9930#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
9931#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
9932#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
9933#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
9934#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
9935#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
9936#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
9937#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
9938#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
9939#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
9940#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9941#define CGTS_CU6_TA_CTRL_REG__TA_MASK 0x7f
9942#define CGTS_CU6_TA_CTRL_REG__TA__SHIFT 0x0
9943#define CGTS_CU6_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
9944#define CGTS_CU6_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
9945#define CGTS_CU6_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
9946#define CGTS_CU6_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
9947#define CGTS_CU6_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
9948#define CGTS_CU6_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
9949#define CGTS_CU6_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
9950#define CGTS_CU6_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
9951#define CGTS_CU6_SP1_CTRL_REG__SP10_MASK 0x7f
9952#define CGTS_CU6_SP1_CTRL_REG__SP10__SHIFT 0x0
9953#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
9954#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
9955#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
9956#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
9957#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
9958#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
9959#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
9960#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
9961#define CGTS_CU6_SP1_CTRL_REG__SP11_MASK 0x7f0000
9962#define CGTS_CU6_SP1_CTRL_REG__SP11__SHIFT 0x10
9963#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
9964#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
9965#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
9966#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
9967#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
9968#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
9969#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
9970#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9971#define CGTS_CU6_TD_TCP_CTRL_REG__TD_MASK 0x7f
9972#define CGTS_CU6_TD_TCP_CTRL_REG__TD__SHIFT 0x0
9973#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
9974#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
9975#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
9976#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
9977#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
9978#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
9979#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
9980#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
9981#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
9982#define CGTS_CU6_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
9983#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
9984#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
9985#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
9986#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
9987#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
9988#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
9989#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
9990#define CGTS_CU6_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
9991#define CGTS_CU7_SP0_CTRL_REG__SP00_MASK 0x7f
9992#define CGTS_CU7_SP0_CTRL_REG__SP00__SHIFT 0x0
9993#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
9994#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
9995#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
9996#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
9997#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
9998#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
9999#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10000#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10001#define CGTS_CU7_SP0_CTRL_REG__SP01_MASK 0x7f0000
10002#define CGTS_CU7_SP0_CTRL_REG__SP01__SHIFT 0x10
10003#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10004#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10005#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10006#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10007#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10008#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10009#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10010#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10011#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10012#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10013#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10014#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10015#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10016#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10017#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10018#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10019#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10020#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10021#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10022#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10023#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10024#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10025#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10026#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10027#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10028#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10029#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10030#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10031#define CGTS_CU7_TA_CTRL_REG__TA_MASK 0x7f
10032#define CGTS_CU7_TA_CTRL_REG__TA__SHIFT 0x0
10033#define CGTS_CU7_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10034#define CGTS_CU7_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10035#define CGTS_CU7_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10036#define CGTS_CU7_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10037#define CGTS_CU7_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10038#define CGTS_CU7_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10039#define CGTS_CU7_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10040#define CGTS_CU7_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10041#define CGTS_CU7_SP1_CTRL_REG__SP10_MASK 0x7f
10042#define CGTS_CU7_SP1_CTRL_REG__SP10__SHIFT 0x0
10043#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10044#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10045#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10046#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10047#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10048#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10049#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10050#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10051#define CGTS_CU7_SP1_CTRL_REG__SP11_MASK 0x7f0000
10052#define CGTS_CU7_SP1_CTRL_REG__SP11__SHIFT 0x10
10053#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10054#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10055#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10056#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10057#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10058#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10059#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10060#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10061#define CGTS_CU7_TD_TCP_CTRL_REG__TD_MASK 0x7f
10062#define CGTS_CU7_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10063#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10064#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10065#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10066#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10067#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10068#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10069#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10070#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10071#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10072#define CGTS_CU7_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10073#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10074#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10075#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10076#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10077#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10078#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10079#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10080#define CGTS_CU7_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10081#define CGTS_CU8_SP0_CTRL_REG__SP00_MASK 0x7f
10082#define CGTS_CU8_SP0_CTRL_REG__SP00__SHIFT 0x0
10083#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10084#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10085#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10086#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10087#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10088#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10089#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10090#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10091#define CGTS_CU8_SP0_CTRL_REG__SP01_MASK 0x7f0000
10092#define CGTS_CU8_SP0_CTRL_REG__SP01__SHIFT 0x10
10093#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10094#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10095#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10096#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10097#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10098#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10099#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10100#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10101#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10102#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10103#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10104#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10105#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10106#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10107#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10108#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10109#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10110#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10111#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10112#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10113#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10114#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10115#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10116#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10117#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10118#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10119#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10120#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10121#define CGTS_CU8_TA_SQC_CTRL_REG__TA_MASK 0x7f
10122#define CGTS_CU8_TA_SQC_CTRL_REG__TA__SHIFT 0x0
10123#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x80
10124#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10125#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10126#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10127#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10128#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10129#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10130#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10131#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_MASK 0x7f0000
10132#define CGTS_CU8_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
10133#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x800000
10134#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
10135#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x3000000
10136#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
10137#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x4000000
10138#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
10139#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x8000000
10140#define CGTS_CU8_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10141#define CGTS_CU8_SP1_CTRL_REG__SP10_MASK 0x7f
10142#define CGTS_CU8_SP1_CTRL_REG__SP10__SHIFT 0x0
10143#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10144#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10145#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10146#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10147#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10148#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10149#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10150#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10151#define CGTS_CU8_SP1_CTRL_REG__SP11_MASK 0x7f0000
10152#define CGTS_CU8_SP1_CTRL_REG__SP11__SHIFT 0x10
10153#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10154#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10155#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10156#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10157#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10158#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10159#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10160#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10161#define CGTS_CU8_TD_TCP_CTRL_REG__TD_MASK 0x7f
10162#define CGTS_CU8_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10163#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10164#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10165#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10166#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10167#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10168#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10169#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10170#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10171#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10172#define CGTS_CU8_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10173#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10174#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10175#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10176#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10177#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10178#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10179#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10180#define CGTS_CU8_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10181#define CGTS_CU9_SP0_CTRL_REG__SP00_MASK 0x7f
10182#define CGTS_CU9_SP0_CTRL_REG__SP00__SHIFT 0x0
10183#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10184#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10185#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10186#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10187#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10188#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10189#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10190#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10191#define CGTS_CU9_SP0_CTRL_REG__SP01_MASK 0x7f0000
10192#define CGTS_CU9_SP0_CTRL_REG__SP01__SHIFT 0x10
10193#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10194#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10195#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10196#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10197#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10198#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10199#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10200#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10201#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10202#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10203#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10204#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10205#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10206#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10207#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10208#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10209#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10210#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10211#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10212#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10213#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10214#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10215#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10216#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10217#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10218#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10219#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10220#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10221#define CGTS_CU9_TA_CTRL_REG__TA_MASK 0x7f
10222#define CGTS_CU9_TA_CTRL_REG__TA__SHIFT 0x0
10223#define CGTS_CU9_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10224#define CGTS_CU9_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10225#define CGTS_CU9_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10226#define CGTS_CU9_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10227#define CGTS_CU9_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10228#define CGTS_CU9_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10229#define CGTS_CU9_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10230#define CGTS_CU9_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10231#define CGTS_CU9_SP1_CTRL_REG__SP10_MASK 0x7f
10232#define CGTS_CU9_SP1_CTRL_REG__SP10__SHIFT 0x0
10233#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10234#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10235#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10236#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10237#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10238#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10239#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10240#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10241#define CGTS_CU9_SP1_CTRL_REG__SP11_MASK 0x7f0000
10242#define CGTS_CU9_SP1_CTRL_REG__SP11__SHIFT 0x10
10243#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10244#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10245#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10246#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10247#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10248#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10249#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10250#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10251#define CGTS_CU9_TD_TCP_CTRL_REG__TD_MASK 0x7f
10252#define CGTS_CU9_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10253#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10254#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10255#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10256#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10257#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10258#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10259#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10260#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10261#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10262#define CGTS_CU9_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10263#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10264#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10265#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10266#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10267#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10268#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10269#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10270#define CGTS_CU9_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10271#define CGTS_CU10_SP0_CTRL_REG__SP00_MASK 0x7f
10272#define CGTS_CU10_SP0_CTRL_REG__SP00__SHIFT 0x0
10273#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10274#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10275#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10276#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10277#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10278#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10279#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10280#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10281#define CGTS_CU10_SP0_CTRL_REG__SP01_MASK 0x7f0000
10282#define CGTS_CU10_SP0_CTRL_REG__SP01__SHIFT 0x10
10283#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10284#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10285#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10286#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10287#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10288#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10289#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10290#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10291#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10292#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10293#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10294#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10295#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10296#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10297#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10298#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10299#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10300#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10301#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10302#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10303#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10304#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10305#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10306#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10307#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10308#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10309#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10310#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10311#define CGTS_CU10_TA_CTRL_REG__TA_MASK 0x7f
10312#define CGTS_CU10_TA_CTRL_REG__TA__SHIFT 0x0
10313#define CGTS_CU10_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10314#define CGTS_CU10_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10315#define CGTS_CU10_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10316#define CGTS_CU10_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10317#define CGTS_CU10_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10318#define CGTS_CU10_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10319#define CGTS_CU10_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10320#define CGTS_CU10_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10321#define CGTS_CU10_SP1_CTRL_REG__SP10_MASK 0x7f
10322#define CGTS_CU10_SP1_CTRL_REG__SP10__SHIFT 0x0
10323#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10324#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10325#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10326#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10327#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10328#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10329#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10330#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10331#define CGTS_CU10_SP1_CTRL_REG__SP11_MASK 0x7f0000
10332#define CGTS_CU10_SP1_CTRL_REG__SP11__SHIFT 0x10
10333#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10334#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10335#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10336#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10337#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10338#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10339#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10340#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10341#define CGTS_CU10_TD_TCP_CTRL_REG__TD_MASK 0x7f
10342#define CGTS_CU10_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10343#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10344#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10345#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10346#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10347#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10348#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10349#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10350#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10351#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10352#define CGTS_CU10_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10353#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10354#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10355#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10356#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10357#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10358#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10359#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10360#define CGTS_CU10_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10361#define CGTS_CU11_SP0_CTRL_REG__SP00_MASK 0x7f
10362#define CGTS_CU11_SP0_CTRL_REG__SP00__SHIFT 0x0
10363#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10364#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10365#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10366#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10367#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10368#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10369#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10370#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10371#define CGTS_CU11_SP0_CTRL_REG__SP01_MASK 0x7f0000
10372#define CGTS_CU11_SP0_CTRL_REG__SP01__SHIFT 0x10
10373#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10374#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10375#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10376#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10377#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10378#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10379#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10380#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10381#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10382#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10383#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10384#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10385#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10386#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10387#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10388#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10389#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10390#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10391#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10392#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10393#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10394#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10395#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10396#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10397#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10398#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10399#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10400#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10401#define CGTS_CU11_TA_CTRL_REG__TA_MASK 0x7f
10402#define CGTS_CU11_TA_CTRL_REG__TA__SHIFT 0x0
10403#define CGTS_CU11_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10404#define CGTS_CU11_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10405#define CGTS_CU11_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10406#define CGTS_CU11_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10407#define CGTS_CU11_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10408#define CGTS_CU11_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10409#define CGTS_CU11_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10410#define CGTS_CU11_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10411#define CGTS_CU11_SP1_CTRL_REG__SP10_MASK 0x7f
10412#define CGTS_CU11_SP1_CTRL_REG__SP10__SHIFT 0x0
10413#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10414#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10415#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10416#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10417#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10418#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10419#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10420#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10421#define CGTS_CU11_SP1_CTRL_REG__SP11_MASK 0x7f0000
10422#define CGTS_CU11_SP1_CTRL_REG__SP11__SHIFT 0x10
10423#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10424#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10425#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10426#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10427#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10428#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10429#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10430#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10431#define CGTS_CU11_TD_TCP_CTRL_REG__TD_MASK 0x7f
10432#define CGTS_CU11_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10433#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10434#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10435#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10436#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10437#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10438#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10439#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10440#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10441#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10442#define CGTS_CU11_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10443#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10444#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10445#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10446#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10447#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10448#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10449#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10450#define CGTS_CU11_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10451#define CGTS_CU12_SP0_CTRL_REG__SP00_MASK 0x7f
10452#define CGTS_CU12_SP0_CTRL_REG__SP00__SHIFT 0x0
10453#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10454#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10455#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10456#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10457#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10458#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10459#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10460#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10461#define CGTS_CU12_SP0_CTRL_REG__SP01_MASK 0x7f0000
10462#define CGTS_CU12_SP0_CTRL_REG__SP01__SHIFT 0x10
10463#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10464#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10465#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10466#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10467#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10468#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10469#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10470#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10471#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10472#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10473#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10474#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10475#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10476#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10477#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10478#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10479#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10480#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10481#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10482#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10483#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10484#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10485#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10486#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10487#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10488#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10489#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10490#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10491#define CGTS_CU12_TA_SQC_CTRL_REG__TA_MASK 0x7f
10492#define CGTS_CU12_TA_SQC_CTRL_REG__TA__SHIFT 0x0
10493#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x80
10494#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10495#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10496#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10497#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10498#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10499#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10500#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10501#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_MASK 0x7f0000
10502#define CGTS_CU12_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
10503#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x800000
10504#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
10505#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x3000000
10506#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
10507#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x4000000
10508#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
10509#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x8000000
10510#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10511#define CGTS_CU12_SP1_CTRL_REG__SP10_MASK 0x7f
10512#define CGTS_CU12_SP1_CTRL_REG__SP10__SHIFT 0x0
10513#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10514#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10515#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10516#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10517#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10518#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10519#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10520#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10521#define CGTS_CU12_SP1_CTRL_REG__SP11_MASK 0x7f0000
10522#define CGTS_CU12_SP1_CTRL_REG__SP11__SHIFT 0x10
10523#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10524#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10525#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10526#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10527#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10528#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10529#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10530#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10531#define CGTS_CU12_TD_TCP_CTRL_REG__TD_MASK 0x7f
10532#define CGTS_CU12_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10533#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10534#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10535#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10536#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10537#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10538#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10539#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10540#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10541#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10542#define CGTS_CU12_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10543#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10544#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10545#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10546#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10547#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10548#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10549#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10550#define CGTS_CU12_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10551#define CGTS_CU13_SP0_CTRL_REG__SP00_MASK 0x7f
10552#define CGTS_CU13_SP0_CTRL_REG__SP00__SHIFT 0x0
10553#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10554#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10555#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10556#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10557#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10558#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10559#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10560#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10561#define CGTS_CU13_SP0_CTRL_REG__SP01_MASK 0x7f0000
10562#define CGTS_CU13_SP0_CTRL_REG__SP01__SHIFT 0x10
10563#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10564#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10565#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10566#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10567#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10568#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10569#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10570#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10571#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10572#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10573#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10574#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10575#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10576#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10577#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10578#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10579#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10580#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10581#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10582#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10583#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10584#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10585#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10586#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10587#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10588#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10589#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10590#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10591#define CGTS_CU13_TA_CTRL_REG__TA_MASK 0x7f
10592#define CGTS_CU13_TA_CTRL_REG__TA__SHIFT 0x0
10593#define CGTS_CU13_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10594#define CGTS_CU13_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10595#define CGTS_CU13_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10596#define CGTS_CU13_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10597#define CGTS_CU13_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10598#define CGTS_CU13_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10599#define CGTS_CU13_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10600#define CGTS_CU13_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10601#define CGTS_CU13_SP1_CTRL_REG__SP10_MASK 0x7f
10602#define CGTS_CU13_SP1_CTRL_REG__SP10__SHIFT 0x0
10603#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10604#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10605#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10606#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10607#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10608#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10609#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10610#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10611#define CGTS_CU13_SP1_CTRL_REG__SP11_MASK 0x7f0000
10612#define CGTS_CU13_SP1_CTRL_REG__SP11__SHIFT 0x10
10613#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10614#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10615#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10616#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10617#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10618#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10619#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10620#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10621#define CGTS_CU13_TD_TCP_CTRL_REG__TD_MASK 0x7f
10622#define CGTS_CU13_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10623#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10624#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10625#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10626#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10627#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10628#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10629#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10630#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10631#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10632#define CGTS_CU13_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10633#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10634#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10635#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10636#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10637#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10638#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10639#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10640#define CGTS_CU13_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10641#define CGTS_CU14_SP0_CTRL_REG__SP00_MASK 0x7f
10642#define CGTS_CU14_SP0_CTRL_REG__SP00__SHIFT 0x0
10643#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10644#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10645#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10646#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10647#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10648#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10649#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10650#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10651#define CGTS_CU14_SP0_CTRL_REG__SP01_MASK 0x7f0000
10652#define CGTS_CU14_SP0_CTRL_REG__SP01__SHIFT 0x10
10653#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10654#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10655#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10656#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10657#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10658#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10659#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10660#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10661#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10662#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10663#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10664#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10665#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10666#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10667#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10668#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10669#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10670#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10671#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10672#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10673#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10674#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10675#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10676#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10677#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10678#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10679#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10680#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10681#define CGTS_CU14_TA_CTRL_REG__TA_MASK 0x7f
10682#define CGTS_CU14_TA_CTRL_REG__TA__SHIFT 0x0
10683#define CGTS_CU14_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10684#define CGTS_CU14_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10685#define CGTS_CU14_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10686#define CGTS_CU14_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10687#define CGTS_CU14_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10688#define CGTS_CU14_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10689#define CGTS_CU14_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10690#define CGTS_CU14_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10691#define CGTS_CU14_SP1_CTRL_REG__SP10_MASK 0x7f
10692#define CGTS_CU14_SP1_CTRL_REG__SP10__SHIFT 0x0
10693#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10694#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10695#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10696#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10697#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10698#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10699#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10700#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10701#define CGTS_CU14_SP1_CTRL_REG__SP11_MASK 0x7f0000
10702#define CGTS_CU14_SP1_CTRL_REG__SP11__SHIFT 0x10
10703#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10704#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10705#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10706#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10707#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10708#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10709#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10710#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10711#define CGTS_CU14_TD_TCP_CTRL_REG__TD_MASK 0x7f
10712#define CGTS_CU14_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10713#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10714#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10715#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10716#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10717#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10718#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10719#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10720#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10721#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10722#define CGTS_CU14_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10723#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10724#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10725#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10726#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10727#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10728#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10729#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10730#define CGTS_CU14_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10731#define CGTS_CU15_SP0_CTRL_REG__SP00_MASK 0x7f
10732#define CGTS_CU15_SP0_CTRL_REG__SP00__SHIFT 0x0
10733#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x80
10734#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
10735#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x300
10736#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
10737#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x400
10738#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
10739#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x800
10740#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
10741#define CGTS_CU15_SP0_CTRL_REG__SP01_MASK 0x7f0000
10742#define CGTS_CU15_SP0_CTRL_REG__SP01__SHIFT 0x10
10743#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x800000
10744#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
10745#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x3000000
10746#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
10747#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x4000000
10748#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
10749#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x8000000
10750#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10751#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_MASK 0x7f
10752#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
10753#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x80
10754#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
10755#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x300
10756#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
10757#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x400
10758#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
10759#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x800
10760#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
10761#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_MASK 0x7f0000
10762#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
10763#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x800000
10764#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
10765#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x3000000
10766#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
10767#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x4000000
10768#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
10769#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x8000000
10770#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10771#define CGTS_CU15_TA_CTRL_REG__TA_MASK 0x7f
10772#define CGTS_CU15_TA_CTRL_REG__TA__SHIFT 0x0
10773#define CGTS_CU15_TA_CTRL_REG__TA_OVERRIDE_MASK 0x80
10774#define CGTS_CU15_TA_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
10775#define CGTS_CU15_TA_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x300
10776#define CGTS_CU15_TA_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
10777#define CGTS_CU15_TA_CTRL_REG__TA_LS_OVERRIDE_MASK 0x400
10778#define CGTS_CU15_TA_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
10779#define CGTS_CU15_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x800
10780#define CGTS_CU15_TA_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
10781#define CGTS_CU15_SP1_CTRL_REG__SP10_MASK 0x7f
10782#define CGTS_CU15_SP1_CTRL_REG__SP10__SHIFT 0x0
10783#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x80
10784#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
10785#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x300
10786#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
10787#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x400
10788#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
10789#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x800
10790#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
10791#define CGTS_CU15_SP1_CTRL_REG__SP11_MASK 0x7f0000
10792#define CGTS_CU15_SP1_CTRL_REG__SP11__SHIFT 0x10
10793#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x800000
10794#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
10795#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x3000000
10796#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
10797#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x4000000
10798#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
10799#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x8000000
10800#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10801#define CGTS_CU15_TD_TCP_CTRL_REG__TD_MASK 0x7f
10802#define CGTS_CU15_TD_TCP_CTRL_REG__TD__SHIFT 0x0
10803#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x80
10804#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
10805#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x300
10806#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
10807#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x400
10808#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
10809#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x800
10810#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
10811#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_MASK 0x7f0000
10812#define CGTS_CU15_TD_TCP_CTRL_REG__TCP__SHIFT 0x10
10813#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_OVERRIDE_MASK 0x800000
10814#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_OVERRIDE__SHIFT 0x17
10815#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE_MASK 0x3000000
10816#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_BUSY_OVERRIDE__SHIFT 0x18
10817#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE_MASK 0x4000000
10818#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_LS_OVERRIDE__SHIFT 0x1a
10819#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE_MASK 0x8000000
10820#define CGTS_CU15_TD_TCP_CTRL_REG__TCP_SIMDBUSY_OVERRIDE__SHIFT 0x1b
10821#define CGTT_SPI_CLK_CTRL__ON_DELAY_MASK 0xf
10822#define CGTT_SPI_CLK_CTRL__ON_DELAY__SHIFT 0x0
10823#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
10824#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
10825#define CGTT_SPI_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0xfc0000
10826#define CGTT_SPI_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x12
10827#define CGTT_SPI_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x1000000
10828#define CGTT_SPI_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x18
10829#define CGTT_SPI_CLK_CTRL__ALL_CLK_ON_OVERRIDE_MASK 0x4000000
10830#define CGTT_SPI_CLK_CTRL__ALL_CLK_ON_OVERRIDE__SHIFT 0x1a
10831#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE_MASK 0x8000000
10832#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE__SHIFT 0x1b
10833#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE_MASK 0x10000000
10834#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE__SHIFT 0x1c
10835#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE_MASK 0x20000000
10836#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE__SHIFT 0x1d
10837#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE_MASK 0x40000000
10838#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE__SHIFT 0x1e
10839#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
10840#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
10841#define CGTT_PC_CLK_CTRL__ON_DELAY_MASK 0xf
10842#define CGTT_PC_CLK_CTRL__ON_DELAY__SHIFT 0x0
10843#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
10844#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
10845#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0xfc0000
10846#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x12
10847#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x1000000
10848#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x18
10849#define CGTT_PC_CLK_CTRL__BACK_CLK_ON_OVERRIDE_MASK 0x2000000
10850#define CGTT_PC_CLK_CTRL__BACK_CLK_ON_OVERRIDE__SHIFT 0x19
10851#define CGTT_PC_CLK_CTRL__FRONT_CLK_ON_OVERRIDE_MASK 0x4000000
10852#define CGTT_PC_CLK_CTRL__FRONT_CLK_ON_OVERRIDE__SHIFT 0x1a
10853#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE_MASK 0x8000000
10854#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
10855#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000
10856#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
10857#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000
10858#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
10859#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000
10860#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
10861#define CGTT_PC_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
10862#define CGTT_PC_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
10863#define CGTT_BCI_CLK_CTRL__ON_DELAY_MASK 0xf
10864#define CGTT_BCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
10865#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
10866#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
10867#define CGTT_BCI_CLK_CTRL__RESERVED_MASK 0xfff000
10868#define CGTT_BCI_CLK_CTRL__RESERVED__SHIFT 0xc
10869#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE_MASK 0x1000000
10870#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE__SHIFT 0x18
10871#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE_MASK 0x2000000
10872#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE__SHIFT 0x19
10873#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE_MASK 0x4000000
10874#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE__SHIFT 0x1a
10875#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE_MASK 0x8000000
10876#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
10877#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000
10878#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
10879#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000
10880#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
10881#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000
10882#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
10883#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
10884#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
10885#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD_MASK 0xf
10886#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD__SHIFT 0x0
10887#define SPI_WF_LIFETIME_CNTL__EN_MASK 0x10
10888#define SPI_WF_LIFETIME_CNTL__EN__SHIFT 0x4
10889#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT_MASK 0x7fffffff
10890#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT__SHIFT 0x0
10891#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN_MASK 0x80000000
10892#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN__SHIFT 0x1f
10893#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT_MASK 0x7fffffff
10894#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT__SHIFT 0x0
10895#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN_MASK 0x80000000
10896#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN__SHIFT 0x1f
10897#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT_MASK 0x7fffffff
10898#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT__SHIFT 0x0
10899#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN_MASK 0x80000000
10900#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN__SHIFT 0x1f
10901#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT_MASK 0x7fffffff
10902#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT__SHIFT 0x0
10903#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN_MASK 0x80000000
10904#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN__SHIFT 0x1f
10905#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT_MASK 0x7fffffff
10906#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT__SHIFT 0x0
10907#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN_MASK 0x80000000
10908#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN__SHIFT 0x1f
10909#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT_MASK 0x7fffffff
10910#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT__SHIFT 0x0
10911#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN_MASK 0x80000000
10912#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN__SHIFT 0x1f
10913#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT_MASK 0x7fffffff
10914#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT__SHIFT 0x0
10915#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN_MASK 0x80000000
10916#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN__SHIFT 0x1f
10917#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT_MASK 0x7fffffff
10918#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT__SHIFT 0x0
10919#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN_MASK 0x80000000
10920#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN__SHIFT 0x1f
10921#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT_MASK 0x7fffffff
10922#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT__SHIFT 0x0
10923#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN_MASK 0x80000000
10924#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN__SHIFT 0x1f
10925#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT_MASK 0x7fffffff
10926#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT__SHIFT 0x0
10927#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN_MASK 0x80000000
10928#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN__SHIFT 0x1f
10929#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT_MASK 0x7fffffff
10930#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT__SHIFT 0x0
10931#define SPI_WF_LIFETIME_STATUS_0__INT_SENT_MASK 0x80000000
10932#define SPI_WF_LIFETIME_STATUS_0__INT_SENT__SHIFT 0x1f
10933#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT_MASK 0x7fffffff
10934#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT__SHIFT 0x0
10935#define SPI_WF_LIFETIME_STATUS_1__INT_SENT_MASK 0x80000000
10936#define SPI_WF_LIFETIME_STATUS_1__INT_SENT__SHIFT 0x1f
10937#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT_MASK 0x7fffffff
10938#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT__SHIFT 0x0
10939#define SPI_WF_LIFETIME_STATUS_2__INT_SENT_MASK 0x80000000
10940#define SPI_WF_LIFETIME_STATUS_2__INT_SENT__SHIFT 0x1f
10941#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT_MASK 0x7fffffff
10942#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT__SHIFT 0x0
10943#define SPI_WF_LIFETIME_STATUS_3__INT_SENT_MASK 0x80000000
10944#define SPI_WF_LIFETIME_STATUS_3__INT_SENT__SHIFT 0x1f
10945#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT_MASK 0x7fffffff
10946#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT__SHIFT 0x0
10947#define SPI_WF_LIFETIME_STATUS_4__INT_SENT_MASK 0x80000000
10948#define SPI_WF_LIFETIME_STATUS_4__INT_SENT__SHIFT 0x1f
10949#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT_MASK 0x7fffffff
10950#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT__SHIFT 0x0
10951#define SPI_WF_LIFETIME_STATUS_5__INT_SENT_MASK 0x80000000
10952#define SPI_WF_LIFETIME_STATUS_5__INT_SENT__SHIFT 0x1f
10953#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT_MASK 0x7fffffff
10954#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT__SHIFT 0x0
10955#define SPI_WF_LIFETIME_STATUS_6__INT_SENT_MASK 0x80000000
10956#define SPI_WF_LIFETIME_STATUS_6__INT_SENT__SHIFT 0x1f
10957#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT_MASK 0x7fffffff
10958#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT__SHIFT 0x0
10959#define SPI_WF_LIFETIME_STATUS_7__INT_SENT_MASK 0x80000000
10960#define SPI_WF_LIFETIME_STATUS_7__INT_SENT__SHIFT 0x1f
10961#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT_MASK 0x7fffffff
10962#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT__SHIFT 0x0
10963#define SPI_WF_LIFETIME_STATUS_8__INT_SENT_MASK 0x80000000
10964#define SPI_WF_LIFETIME_STATUS_8__INT_SENT__SHIFT 0x1f
10965#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT_MASK 0x7fffffff
10966#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT__SHIFT 0x0
10967#define SPI_WF_LIFETIME_STATUS_9__INT_SENT_MASK 0x80000000
10968#define SPI_WF_LIFETIME_STATUS_9__INT_SENT__SHIFT 0x1f
10969#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT_MASK 0x7fffffff
10970#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT__SHIFT 0x0
10971#define SPI_WF_LIFETIME_STATUS_10__INT_SENT_MASK 0x80000000
10972#define SPI_WF_LIFETIME_STATUS_10__INT_SENT__SHIFT 0x1f
10973#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT_MASK 0x7fffffff
10974#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT__SHIFT 0x0
10975#define SPI_WF_LIFETIME_STATUS_11__INT_SENT_MASK 0x80000000
10976#define SPI_WF_LIFETIME_STATUS_11__INT_SENT__SHIFT 0x1f
10977#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT_MASK 0x7fffffff
10978#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT__SHIFT 0x0
10979#define SPI_WF_LIFETIME_STATUS_12__INT_SENT_MASK 0x80000000
10980#define SPI_WF_LIFETIME_STATUS_12__INT_SENT__SHIFT 0x1f
10981#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT_MASK 0x7fffffff
10982#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT__SHIFT 0x0
10983#define SPI_WF_LIFETIME_STATUS_13__INT_SENT_MASK 0x80000000
10984#define SPI_WF_LIFETIME_STATUS_13__INT_SENT__SHIFT 0x1f
10985#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT_MASK 0x7fffffff
10986#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT__SHIFT 0x0
10987#define SPI_WF_LIFETIME_STATUS_14__INT_SENT_MASK 0x80000000
10988#define SPI_WF_LIFETIME_STATUS_14__INT_SENT__SHIFT 0x1f
10989#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT_MASK 0x7fffffff
10990#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT__SHIFT 0x0
10991#define SPI_WF_LIFETIME_STATUS_15__INT_SENT_MASK 0x80000000
10992#define SPI_WF_LIFETIME_STATUS_15__INT_SENT__SHIFT 0x1f
10993#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT_MASK 0x7fffffff
10994#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT__SHIFT 0x0
10995#define SPI_WF_LIFETIME_STATUS_16__INT_SENT_MASK 0x80000000
10996#define SPI_WF_LIFETIME_STATUS_16__INT_SENT__SHIFT 0x1f
10997#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT_MASK 0x7fffffff
10998#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT__SHIFT 0x0
10999#define SPI_WF_LIFETIME_STATUS_17__INT_SENT_MASK 0x80000000
11000#define SPI_WF_LIFETIME_STATUS_17__INT_SENT__SHIFT 0x1f
11001#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT_MASK 0x7fffffff
11002#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT__SHIFT 0x0
11003#define SPI_WF_LIFETIME_STATUS_18__INT_SENT_MASK 0x80000000
11004#define SPI_WF_LIFETIME_STATUS_18__INT_SENT__SHIFT 0x1f
11005#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT_MASK 0x7fffffff
11006#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT__SHIFT 0x0
11007#define SPI_WF_LIFETIME_STATUS_19__INT_SENT_MASK 0x80000000
11008#define SPI_WF_LIFETIME_STATUS_19__INT_SENT__SHIFT 0x1f
11009#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT_MASK 0x7fffffff
11010#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT__SHIFT 0x0
11011#define SPI_WF_LIFETIME_STATUS_20__INT_SENT_MASK 0x80000000
11012#define SPI_WF_LIFETIME_STATUS_20__INT_SENT__SHIFT 0x1f
11013#define SPI_WF_LIFETIME_DEBUG__START_VALUE_MASK 0x7fffffff
11014#define SPI_WF_LIFETIME_DEBUG__START_VALUE__SHIFT 0x0
11015#define SPI_WF_LIFETIME_DEBUG__OVERRIDE_EN_MASK 0x80000000
11016#define SPI_WF_LIFETIME_DEBUG__OVERRIDE_EN__SHIFT 0x1f
11017#define SPI_SLAVE_DEBUG_BUSY__LS_VTX_BUSY_MASK 0x1
11018#define SPI_SLAVE_DEBUG_BUSY__LS_VTX_BUSY__SHIFT 0x0
11019#define SPI_SLAVE_DEBUG_BUSY__HS_VTX_BUSY_MASK 0x2
11020#define SPI_SLAVE_DEBUG_BUSY__HS_VTX_BUSY__SHIFT 0x1
11021#define SPI_SLAVE_DEBUG_BUSY__ES_VTX_BUSY_MASK 0x4
11022#define SPI_SLAVE_DEBUG_BUSY__ES_VTX_BUSY__SHIFT 0x2
11023#define SPI_SLAVE_DEBUG_BUSY__GS_VTX_BUSY_MASK 0x8
11024#define SPI_SLAVE_DEBUG_BUSY__GS_VTX_BUSY__SHIFT 0x3
11025#define SPI_SLAVE_DEBUG_BUSY__VS_VTX_BUSY_MASK 0x10
11026#define SPI_SLAVE_DEBUG_BUSY__VS_VTX_BUSY__SHIFT 0x4
11027#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC00_BUSY_MASK 0x20
11028#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC00_BUSY__SHIFT 0x5
11029#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC01_BUSY_MASK 0x40
11030#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC01_BUSY__SHIFT 0x6
11031#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC10_BUSY_MASK 0x80
11032#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC10_BUSY__SHIFT 0x7
11033#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC11_BUSY_MASK 0x100
11034#define SPI_SLAVE_DEBUG_BUSY__VGPR_WC11_BUSY__SHIFT 0x8
11035#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC00_BUSY_MASK 0x200
11036#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC00_BUSY__SHIFT 0x9
11037#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC01_BUSY_MASK 0x400
11038#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC01_BUSY__SHIFT 0xa
11039#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC02_BUSY_MASK 0x800
11040#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC02_BUSY__SHIFT 0xb
11041#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC03_BUSY_MASK 0x1000
11042#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC03_BUSY__SHIFT 0xc
11043#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC10_BUSY_MASK 0x2000
11044#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC10_BUSY__SHIFT 0xd
11045#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC11_BUSY_MASK 0x4000
11046#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC11_BUSY__SHIFT 0xe
11047#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC12_BUSY_MASK 0x8000
11048#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC12_BUSY__SHIFT 0xf
11049#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC13_BUSY_MASK 0x10000
11050#define SPI_SLAVE_DEBUG_BUSY__SGPR_WC13_BUSY__SHIFT 0x10
11051#define SPI_SLAVE_DEBUG_BUSY__WAVEBUFFER0_BUSY_MASK 0x20000
11052#define SPI_SLAVE_DEBUG_BUSY__WAVEBUFFER0_BUSY__SHIFT 0x11
11053#define SPI_SLAVE_DEBUG_BUSY__WAVEBUFFER1_BUSY_MASK 0x40000
11054#define SPI_SLAVE_DEBUG_BUSY__WAVEBUFFER1_BUSY__SHIFT 0x12
11055#define SPI_SLAVE_DEBUG_BUSY__WAVE_WC0_BUSY_MASK 0x80000
11056#define SPI_SLAVE_DEBUG_BUSY__WAVE_WC0_BUSY__SHIFT 0x13
11057#define SPI_SLAVE_DEBUG_BUSY__WAVE_WC1_BUSY_MASK 0x100000
11058#define SPI_SLAVE_DEBUG_BUSY__WAVE_WC1_BUSY__SHIFT 0x14
11059#define SPI_SLAVE_DEBUG_BUSY__EVENT_CNTL_BUSY_MASK 0x200000
11060#define SPI_SLAVE_DEBUG_BUSY__EVENT_CNTL_BUSY__SHIFT 0x15
11061#define SPI_LB_CTR_CTRL__LOAD_MASK 0x1
11062#define SPI_LB_CTR_CTRL__LOAD__SHIFT 0x0
11063#define SPI_LB_CU_MASK__CU_MASK_MASK 0xffff
11064#define SPI_LB_CU_MASK__CU_MASK__SHIFT 0x0
11065#define SPI_LB_DATA_REG__CNT_DATA_MASK 0xffffffff
11066#define SPI_LB_DATA_REG__CNT_DATA__SHIFT 0x0
11067#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK_MASK 0xffff
11068#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK__SHIFT 0x0
11069#define SPI_GDS_CREDITS__DS_DATA_CREDITS_MASK 0xff
11070#define SPI_GDS_CREDITS__DS_DATA_CREDITS__SHIFT 0x0
11071#define SPI_GDS_CREDITS__DS_CMD_CREDITS_MASK 0xff00
11072#define SPI_GDS_CREDITS__DS_CMD_CREDITS__SHIFT 0x8
11073#define SPI_GDS_CREDITS__UNUSED_MASK 0xffff0000
11074#define SPI_GDS_CREDITS__UNUSED__SHIFT 0x10
11075#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE_MASK 0xffff
11076#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE__SHIFT 0x0
11077#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE_MASK 0xffff0000
11078#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE__SHIFT 0x10
11079#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE_MASK 0xffff
11080#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE__SHIFT 0x0
11081#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE_MASK 0xffff0000
11082#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE__SHIFT 0x10
11083#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE_MASK 0xffffffff
11084#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE__SHIFT 0x0
11085#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT_MASK 0x7ff
11086#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT__SHIFT 0x0
11087#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT_MASK 0x7ff
11088#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT__SHIFT 0x0
11089#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT_MASK 0x7ff
11090#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT__SHIFT 0x0
11091#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT_MASK 0x7ff
11092#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT__SHIFT 0x0
11093#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT_MASK 0x7ff
11094#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT__SHIFT 0x0
11095#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT_MASK 0x7ff
11096#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT__SHIFT 0x0
11097#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT_MASK 0x7ff
11098#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT__SHIFT 0x0
11099#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT_MASK 0x7ff
11100#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT__SHIFT 0x0
11101#define BCI_DEBUG_READ__DATA_MASK 0xffffff
11102#define BCI_DEBUG_READ__DATA__SHIFT 0x0
11103#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xffffffff
11104#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
11105#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xff
11106#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
11107#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xffffffff
11108#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
11109#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xff
11110#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
11111#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x3f
11112#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
11113#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x3c0
11114#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
11115#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xffffffff
11116#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
11117#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xff
11118#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
11119#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xffffffff
11120#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
11121#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xff
11122#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
11123#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x3f
11124#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
11125#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x3c0
11126#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
11127#define SPI_SHADER_TBA_LO_PS__MEM_BASE_MASK 0xffffffff
11128#define SPI_SHADER_TBA_LO_PS__MEM_BASE__SHIFT 0x0
11129#define SPI_SHADER_TBA_HI_PS__MEM_BASE_MASK 0xff
11130#define SPI_SHADER_TBA_HI_PS__MEM_BASE__SHIFT 0x0
11131#define SPI_SHADER_TMA_LO_PS__MEM_BASE_MASK 0xffffffff
11132#define SPI_SHADER_TMA_LO_PS__MEM_BASE__SHIFT 0x0
11133#define SPI_SHADER_TMA_HI_PS__MEM_BASE_MASK 0xff
11134#define SPI_SHADER_TMA_HI_PS__MEM_BASE__SHIFT 0x0
11135#define SPI_SHADER_PGM_LO_PS__MEM_BASE_MASK 0xffffffff
11136#define SPI_SHADER_PGM_LO_PS__MEM_BASE__SHIFT 0x0
11137#define SPI_SHADER_PGM_HI_PS__MEM_BASE_MASK 0xff
11138#define SPI_SHADER_PGM_HI_PS__MEM_BASE__SHIFT 0x0
11139#define SPI_SHADER_PGM_RSRC1_PS__VGPRS_MASK 0x3f
11140#define SPI_SHADER_PGM_RSRC1_PS__VGPRS__SHIFT 0x0
11141#define SPI_SHADER_PGM_RSRC1_PS__SGPRS_MASK 0x3c0
11142#define SPI_SHADER_PGM_RSRC1_PS__SGPRS__SHIFT 0x6
11143#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY_MASK 0xc00
11144#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY__SHIFT 0xa
11145#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE_MASK 0xff000
11146#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE__SHIFT 0xc
11147#define SPI_SHADER_PGM_RSRC1_PS__PRIV_MASK 0x100000
11148#define SPI_SHADER_PGM_RSRC1_PS__PRIV__SHIFT 0x14
11149#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP_MASK 0x200000
11150#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP__SHIFT 0x15
11151#define SPI_SHADER_PGM_RSRC1_PS__DEBUG_MODE_MASK 0x400000
11152#define SPI_SHADER_PGM_RSRC1_PS__DEBUG_MODE__SHIFT 0x16
11153#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE_MASK 0x800000
11154#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE__SHIFT 0x17
11155#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE_MASK 0x1000000
11156#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE__SHIFT 0x18
11157#define SPI_SHADER_PGM_RSRC1_PS__CACHE_CTL_MASK 0xe000000
11158#define SPI_SHADER_PGM_RSRC1_PS__CACHE_CTL__SHIFT 0x19
11159#define SPI_SHADER_PGM_RSRC1_PS__CDBG_USER_MASK 0x10000000
11160#define SPI_SHADER_PGM_RSRC1_PS__CDBG_USER__SHIFT 0x1c
11161#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN_MASK 0x1
11162#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN__SHIFT 0x0
11163#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MASK 0x3e
11164#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR__SHIFT 0x1
11165#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT_MASK 0x40
11166#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT__SHIFT 0x6
11167#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN_MASK 0x80
11168#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN__SHIFT 0x7
11169#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE_MASK 0xff00
11170#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE__SHIFT 0x8
11171#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN_MASK 0x1ff0000
11172#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN__SHIFT 0x10
11173#define SPI_SHADER_PGM_RSRC3_PS__CU_EN_MASK 0xffff
11174#define SPI_SHADER_PGM_RSRC3_PS__CU_EN__SHIFT 0x0
11175#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT_MASK 0x3f0000
11176#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT__SHIFT 0x10
11177#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD_MASK 0x3c00000
11178#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD__SHIFT 0x16
11179#define SPI_SHADER_USER_DATA_PS_0__DATA_MASK 0xffffffff
11180#define SPI_SHADER_USER_DATA_PS_0__DATA__SHIFT 0x0
11181#define SPI_SHADER_USER_DATA_PS_1__DATA_MASK 0xffffffff
11182#define SPI_SHADER_USER_DATA_PS_1__DATA__SHIFT 0x0
11183#define SPI_SHADER_USER_DATA_PS_2__DATA_MASK 0xffffffff
11184#define SPI_SHADER_USER_DATA_PS_2__DATA__SHIFT 0x0
11185#define SPI_SHADER_USER_DATA_PS_3__DATA_MASK 0xffffffff
11186#define SPI_SHADER_USER_DATA_PS_3__DATA__SHIFT 0x0
11187#define SPI_SHADER_USER_DATA_PS_4__DATA_MASK 0xffffffff
11188#define SPI_SHADER_USER_DATA_PS_4__DATA__SHIFT 0x0
11189#define SPI_SHADER_USER_DATA_PS_5__DATA_MASK 0xffffffff
11190#define SPI_SHADER_USER_DATA_PS_5__DATA__SHIFT 0x0
11191#define SPI_SHADER_USER_DATA_PS_6__DATA_MASK 0xffffffff
11192#define SPI_SHADER_USER_DATA_PS_6__DATA__SHIFT 0x0
11193#define SPI_SHADER_USER_DATA_PS_7__DATA_MASK 0xffffffff
11194#define SPI_SHADER_USER_DATA_PS_7__DATA__SHIFT 0x0
11195#define SPI_SHADER_USER_DATA_PS_8__DATA_MASK 0xffffffff
11196#define SPI_SHADER_USER_DATA_PS_8__DATA__SHIFT 0x0
11197#define SPI_SHADER_USER_DATA_PS_9__DATA_MASK 0xffffffff
11198#define SPI_SHADER_USER_DATA_PS_9__DATA__SHIFT 0x0
11199#define SPI_SHADER_USER_DATA_PS_10__DATA_MASK 0xffffffff
11200#define SPI_SHADER_USER_DATA_PS_10__DATA__SHIFT 0x0
11201#define SPI_SHADER_USER_DATA_PS_11__DATA_MASK 0xffffffff
11202#define SPI_SHADER_USER_DATA_PS_11__DATA__SHIFT 0x0
11203#define SPI_SHADER_USER_DATA_PS_12__DATA_MASK 0xffffffff
11204#define SPI_SHADER_USER_DATA_PS_12__DATA__SHIFT 0x0
11205#define SPI_SHADER_USER_DATA_PS_13__DATA_MASK 0xffffffff
11206#define SPI_SHADER_USER_DATA_PS_13__DATA__SHIFT 0x0
11207#define SPI_SHADER_USER_DATA_PS_14__DATA_MASK 0xffffffff
11208#define SPI_SHADER_USER_DATA_PS_14__DATA__SHIFT 0x0
11209#define SPI_SHADER_USER_DATA_PS_15__DATA_MASK 0xffffffff
11210#define SPI_SHADER_USER_DATA_PS_15__DATA__SHIFT 0x0
11211#define SPI_SHADER_TBA_LO_VS__MEM_BASE_MASK 0xffffffff
11212#define SPI_SHADER_TBA_LO_VS__MEM_BASE__SHIFT 0x0
11213#define SPI_SHADER_TBA_HI_VS__MEM_BASE_MASK 0xff
11214#define SPI_SHADER_TBA_HI_VS__MEM_BASE__SHIFT 0x0
11215#define SPI_SHADER_TMA_LO_VS__MEM_BASE_MASK 0xffffffff
11216#define SPI_SHADER_TMA_LO_VS__MEM_BASE__SHIFT 0x0
11217#define SPI_SHADER_TMA_HI_VS__MEM_BASE_MASK 0xff
11218#define SPI_SHADER_TMA_HI_VS__MEM_BASE__SHIFT 0x0
11219#define SPI_SHADER_PGM_LO_VS__MEM_BASE_MASK 0xffffffff
11220#define SPI_SHADER_PGM_LO_VS__MEM_BASE__SHIFT 0x0
11221#define SPI_SHADER_PGM_HI_VS__MEM_BASE_MASK 0xff
11222#define SPI_SHADER_PGM_HI_VS__MEM_BASE__SHIFT 0x0
11223#define SPI_SHADER_PGM_RSRC1_VS__VGPRS_MASK 0x3f
11224#define SPI_SHADER_PGM_RSRC1_VS__VGPRS__SHIFT 0x0
11225#define SPI_SHADER_PGM_RSRC1_VS__SGPRS_MASK 0x3c0
11226#define SPI_SHADER_PGM_RSRC1_VS__SGPRS__SHIFT 0x6
11227#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY_MASK 0xc00
11228#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY__SHIFT 0xa
11229#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE_MASK 0xff000
11230#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE__SHIFT 0xc
11231#define SPI_SHADER_PGM_RSRC1_VS__PRIV_MASK 0x100000
11232#define SPI_SHADER_PGM_RSRC1_VS__PRIV__SHIFT 0x14
11233#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP_MASK 0x200000
11234#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP__SHIFT 0x15
11235#define SPI_SHADER_PGM_RSRC1_VS__DEBUG_MODE_MASK 0x400000
11236#define SPI_SHADER_PGM_RSRC1_VS__DEBUG_MODE__SHIFT 0x16
11237#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE_MASK 0x800000
11238#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE__SHIFT 0x17
11239#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT_MASK 0x3000000
11240#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT__SHIFT 0x18
11241#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE_MASK 0x4000000
11242#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE__SHIFT 0x1a
11243#define SPI_SHADER_PGM_RSRC1_VS__CACHE_CTL_MASK 0x38000000
11244#define SPI_SHADER_PGM_RSRC1_VS__CACHE_CTL__SHIFT 0x1b
11245#define SPI_SHADER_PGM_RSRC1_VS__CDBG_USER_MASK 0x40000000
11246#define SPI_SHADER_PGM_RSRC1_VS__CDBG_USER__SHIFT 0x1e
11247#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN_MASK 0x1
11248#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN__SHIFT 0x0
11249#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MASK 0x3e
11250#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR__SHIFT 0x1
11251#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT_MASK 0x40
11252#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT__SHIFT 0x6
11253#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN_MASK 0x80
11254#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN__SHIFT 0x7
11255#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN_MASK 0x100
11256#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN__SHIFT 0x8
11257#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN_MASK 0x200
11258#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN__SHIFT 0x9
11259#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN_MASK 0x400
11260#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN__SHIFT 0xa
11261#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN_MASK 0x800
11262#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN__SHIFT 0xb
11263#define SPI_SHADER_PGM_RSRC2_VS__SO_EN_MASK 0x1000
11264#define SPI_SHADER_PGM_RSRC2_VS__SO_EN__SHIFT 0xc
11265#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN_MASK 0x3fe000
11266#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN__SHIFT 0xd
11267#define SPI_SHADER_PGM_RSRC3_VS__CU_EN_MASK 0xffff
11268#define SPI_SHADER_PGM_RSRC3_VS__CU_EN__SHIFT 0x0
11269#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT_MASK 0x3f0000
11270#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT__SHIFT 0x10
11271#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD_MASK 0x3c00000
11272#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD__SHIFT 0x16
11273#define SPI_SHADER_LATE_ALLOC_VS__LIMIT_MASK 0x3f
11274#define SPI_SHADER_LATE_ALLOC_VS__LIMIT__SHIFT 0x0
11275#define SPI_SHADER_USER_DATA_VS_0__DATA_MASK 0xffffffff
11276#define SPI_SHADER_USER_DATA_VS_0__DATA__SHIFT 0x0
11277#define SPI_SHADER_USER_DATA_VS_1__DATA_MASK 0xffffffff
11278#define SPI_SHADER_USER_DATA_VS_1__DATA__SHIFT 0x0
11279#define SPI_SHADER_USER_DATA_VS_2__DATA_MASK 0xffffffff
11280#define SPI_SHADER_USER_DATA_VS_2__DATA__SHIFT 0x0
11281#define SPI_SHADER_USER_DATA_VS_3__DATA_MASK 0xffffffff
11282#define SPI_SHADER_USER_DATA_VS_3__DATA__SHIFT 0x0
11283#define SPI_SHADER_USER_DATA_VS_4__DATA_MASK 0xffffffff
11284#define SPI_SHADER_USER_DATA_VS_4__DATA__SHIFT 0x0
11285#define SPI_SHADER_USER_DATA_VS_5__DATA_MASK 0xffffffff
11286#define SPI_SHADER_USER_DATA_VS_5__DATA__SHIFT 0x0
11287#define SPI_SHADER_USER_DATA_VS_6__DATA_MASK 0xffffffff
11288#define SPI_SHADER_USER_DATA_VS_6__DATA__SHIFT 0x0
11289#define SPI_SHADER_USER_DATA_VS_7__DATA_MASK 0xffffffff
11290#define SPI_SHADER_USER_DATA_VS_7__DATA__SHIFT 0x0
11291#define SPI_SHADER_USER_DATA_VS_8__DATA_MASK 0xffffffff
11292#define SPI_SHADER_USER_DATA_VS_8__DATA__SHIFT 0x0
11293#define SPI_SHADER_USER_DATA_VS_9__DATA_MASK 0xffffffff
11294#define SPI_SHADER_USER_DATA_VS_9__DATA__SHIFT 0x0
11295#define SPI_SHADER_USER_DATA_VS_10__DATA_MASK 0xffffffff
11296#define SPI_SHADER_USER_DATA_VS_10__DATA__SHIFT 0x0
11297#define SPI_SHADER_USER_DATA_VS_11__DATA_MASK 0xffffffff
11298#define SPI_SHADER_USER_DATA_VS_11__DATA__SHIFT 0x0
11299#define SPI_SHADER_USER_DATA_VS_12__DATA_MASK 0xffffffff
11300#define SPI_SHADER_USER_DATA_VS_12__DATA__SHIFT 0x0
11301#define SPI_SHADER_USER_DATA_VS_13__DATA_MASK 0xffffffff
11302#define SPI_SHADER_USER_DATA_VS_13__DATA__SHIFT 0x0
11303#define SPI_SHADER_USER_DATA_VS_14__DATA_MASK 0xffffffff
11304#define SPI_SHADER_USER_DATA_VS_14__DATA__SHIFT 0x0
11305#define SPI_SHADER_USER_DATA_VS_15__DATA_MASK 0xffffffff
11306#define SPI_SHADER_USER_DATA_VS_15__DATA__SHIFT 0x0
11307#define SPI_SHADER_PGM_RSRC2_ES_VS__SCRATCH_EN_MASK 0x1
11308#define SPI_SHADER_PGM_RSRC2_ES_VS__SCRATCH_EN__SHIFT 0x0
11309#define SPI_SHADER_PGM_RSRC2_ES_VS__USER_SGPR_MASK 0x3e
11310#define SPI_SHADER_PGM_RSRC2_ES_VS__USER_SGPR__SHIFT 0x1
11311#define SPI_SHADER_PGM_RSRC2_ES_VS__TRAP_PRESENT_MASK 0x40
11312#define SPI_SHADER_PGM_RSRC2_ES_VS__TRAP_PRESENT__SHIFT 0x6
11313#define SPI_SHADER_PGM_RSRC2_ES_VS__OC_LDS_EN_MASK 0x80
11314#define SPI_SHADER_PGM_RSRC2_ES_VS__OC_LDS_EN__SHIFT 0x7
11315#define SPI_SHADER_PGM_RSRC2_ES_VS__EXCP_EN_MASK 0x1ff00
11316#define SPI_SHADER_PGM_RSRC2_ES_VS__EXCP_EN__SHIFT 0x8
11317#define SPI_SHADER_PGM_RSRC2_ES_VS__LDS_SIZE_MASK 0x1ff00000
11318#define SPI_SHADER_PGM_RSRC2_ES_VS__LDS_SIZE__SHIFT 0x14
11319#define SPI_SHADER_PGM_RSRC2_LS_VS__SCRATCH_EN_MASK 0x1
11320#define SPI_SHADER_PGM_RSRC2_LS_VS__SCRATCH_EN__SHIFT 0x0
11321#define SPI_SHADER_PGM_RSRC2_LS_VS__USER_SGPR_MASK 0x3e
11322#define SPI_SHADER_PGM_RSRC2_LS_VS__USER_SGPR__SHIFT 0x1
11323#define SPI_SHADER_PGM_RSRC2_LS_VS__TRAP_PRESENT_MASK 0x40
11324#define SPI_SHADER_PGM_RSRC2_LS_VS__TRAP_PRESENT__SHIFT 0x6
11325#define SPI_SHADER_PGM_RSRC2_LS_VS__LDS_SIZE_MASK 0xff80
11326#define SPI_SHADER_PGM_RSRC2_LS_VS__LDS_SIZE__SHIFT 0x7
11327#define SPI_SHADER_PGM_RSRC2_LS_VS__EXCP_EN_MASK 0x1ff0000
11328#define SPI_SHADER_PGM_RSRC2_LS_VS__EXCP_EN__SHIFT 0x10
11329#define SPI_SHADER_TBA_LO_GS__MEM_BASE_MASK 0xffffffff
11330#define SPI_SHADER_TBA_LO_GS__MEM_BASE__SHIFT 0x0
11331#define SPI_SHADER_TBA_HI_GS__MEM_BASE_MASK 0xff
11332#define SPI_SHADER_TBA_HI_GS__MEM_BASE__SHIFT 0x0
11333#define SPI_SHADER_TMA_LO_GS__MEM_BASE_MASK 0xffffffff
11334#define SPI_SHADER_TMA_LO_GS__MEM_BASE__SHIFT 0x0
11335#define SPI_SHADER_TMA_HI_GS__MEM_BASE_MASK 0xff
11336#define SPI_SHADER_TMA_HI_GS__MEM_BASE__SHIFT 0x0
11337#define SPI_SHADER_PGM_LO_GS__MEM_BASE_MASK 0xffffffff
11338#define SPI_SHADER_PGM_LO_GS__MEM_BASE__SHIFT 0x0
11339#define SPI_SHADER_PGM_HI_GS__MEM_BASE_MASK 0xff
11340#define SPI_SHADER_PGM_HI_GS__MEM_BASE__SHIFT 0x0
11341#define SPI_SHADER_PGM_RSRC1_GS__VGPRS_MASK 0x3f
11342#define SPI_SHADER_PGM_RSRC1_GS__VGPRS__SHIFT 0x0
11343#define SPI_SHADER_PGM_RSRC1_GS__SGPRS_MASK 0x3c0
11344#define SPI_SHADER_PGM_RSRC1_GS__SGPRS__SHIFT 0x6
11345#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY_MASK 0xc00
11346#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY__SHIFT 0xa
11347#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE_MASK 0xff000
11348#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE__SHIFT 0xc
11349#define SPI_SHADER_PGM_RSRC1_GS__PRIV_MASK 0x100000
11350#define SPI_SHADER_PGM_RSRC1_GS__PRIV__SHIFT 0x14
11351#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP_MASK 0x200000
11352#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP__SHIFT 0x15
11353#define SPI_SHADER_PGM_RSRC1_GS__DEBUG_MODE_MASK 0x400000
11354#define SPI_SHADER_PGM_RSRC1_GS__DEBUG_MODE__SHIFT 0x16
11355#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE_MASK 0x800000
11356#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE__SHIFT 0x17
11357#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE_MASK 0x1000000
11358#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE__SHIFT 0x18
11359#define SPI_SHADER_PGM_RSRC1_GS__CACHE_CTL_MASK 0xe000000
11360#define SPI_SHADER_PGM_RSRC1_GS__CACHE_CTL__SHIFT 0x19
11361#define SPI_SHADER_PGM_RSRC1_GS__CDBG_USER_MASK 0x10000000
11362#define SPI_SHADER_PGM_RSRC1_GS__CDBG_USER__SHIFT 0x1c
11363#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN_MASK 0x1
11364#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN__SHIFT 0x0
11365#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MASK 0x3e
11366#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR__SHIFT 0x1
11367#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT_MASK 0x40
11368#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT__SHIFT 0x6
11369#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN_MASK 0xff80
11370#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN__SHIFT 0x7
11371#define SPI_SHADER_PGM_RSRC3_GS__CU_EN_MASK 0xffff
11372#define SPI_SHADER_PGM_RSRC3_GS__CU_EN__SHIFT 0x0
11373#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT_MASK 0x3f0000
11374#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT__SHIFT 0x10
11375#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD_MASK 0x3c00000
11376#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD__SHIFT 0x16
11377#define SPI_SHADER_USER_DATA_GS_0__DATA_MASK 0xffffffff
11378#define SPI_SHADER_USER_DATA_GS_0__DATA__SHIFT 0x0
11379#define SPI_SHADER_USER_DATA_GS_1__DATA_MASK 0xffffffff
11380#define SPI_SHADER_USER_DATA_GS_1__DATA__SHIFT 0x0
11381#define SPI_SHADER_USER_DATA_GS_2__DATA_MASK 0xffffffff
11382#define SPI_SHADER_USER_DATA_GS_2__DATA__SHIFT 0x0
11383#define SPI_SHADER_USER_DATA_GS_3__DATA_MASK 0xffffffff
11384#define SPI_SHADER_USER_DATA_GS_3__DATA__SHIFT 0x0
11385#define SPI_SHADER_USER_DATA_GS_4__DATA_MASK 0xffffffff
11386#define SPI_SHADER_USER_DATA_GS_4__DATA__SHIFT 0x0
11387#define SPI_SHADER_USER_DATA_GS_5__DATA_MASK 0xffffffff
11388#define SPI_SHADER_USER_DATA_GS_5__DATA__SHIFT 0x0
11389#define SPI_SHADER_USER_DATA_GS_6__DATA_MASK 0xffffffff
11390#define SPI_SHADER_USER_DATA_GS_6__DATA__SHIFT 0x0
11391#define SPI_SHADER_USER_DATA_GS_7__DATA_MASK 0xffffffff
11392#define SPI_SHADER_USER_DATA_GS_7__DATA__SHIFT 0x0
11393#define SPI_SHADER_USER_DATA_GS_8__DATA_MASK 0xffffffff
11394#define SPI_SHADER_USER_DATA_GS_8__DATA__SHIFT 0x0
11395#define SPI_SHADER_USER_DATA_GS_9__DATA_MASK 0xffffffff
11396#define SPI_SHADER_USER_DATA_GS_9__DATA__SHIFT 0x0
11397#define SPI_SHADER_USER_DATA_GS_10__DATA_MASK 0xffffffff
11398#define SPI_SHADER_USER_DATA_GS_10__DATA__SHIFT 0x0
11399#define SPI_SHADER_USER_DATA_GS_11__DATA_MASK 0xffffffff
11400#define SPI_SHADER_USER_DATA_GS_11__DATA__SHIFT 0x0
11401#define SPI_SHADER_USER_DATA_GS_12__DATA_MASK 0xffffffff
11402#define SPI_SHADER_USER_DATA_GS_12__DATA__SHIFT 0x0
11403#define SPI_SHADER_USER_DATA_GS_13__DATA_MASK 0xffffffff
11404#define SPI_SHADER_USER_DATA_GS_13__DATA__SHIFT 0x0
11405#define SPI_SHADER_USER_DATA_GS_14__DATA_MASK 0xffffffff
11406#define SPI_SHADER_USER_DATA_GS_14__DATA__SHIFT 0x0
11407#define SPI_SHADER_USER_DATA_GS_15__DATA_MASK 0xffffffff
11408#define SPI_SHADER_USER_DATA_GS_15__DATA__SHIFT 0x0
11409#define SPI_SHADER_PGM_RSRC2_ES_GS__SCRATCH_EN_MASK 0x1
11410#define SPI_SHADER_PGM_RSRC2_ES_GS__SCRATCH_EN__SHIFT 0x0
11411#define SPI_SHADER_PGM_RSRC2_ES_GS__USER_SGPR_MASK 0x3e
11412#define SPI_SHADER_PGM_RSRC2_ES_GS__USER_SGPR__SHIFT 0x1
11413#define SPI_SHADER_PGM_RSRC2_ES_GS__TRAP_PRESENT_MASK 0x40
11414#define SPI_SHADER_PGM_RSRC2_ES_GS__TRAP_PRESENT__SHIFT 0x6
11415#define SPI_SHADER_PGM_RSRC2_ES_GS__OC_LDS_EN_MASK 0x80
11416#define SPI_SHADER_PGM_RSRC2_ES_GS__OC_LDS_EN__SHIFT 0x7
11417#define SPI_SHADER_PGM_RSRC2_ES_GS__EXCP_EN_MASK 0x1ff00
11418#define SPI_SHADER_PGM_RSRC2_ES_GS__EXCP_EN__SHIFT 0x8
11419#define SPI_SHADER_PGM_RSRC2_ES_GS__LDS_SIZE_MASK 0x1ff00000
11420#define SPI_SHADER_PGM_RSRC2_ES_GS__LDS_SIZE__SHIFT 0x14
11421#define SPI_SHADER_TBA_LO_ES__MEM_BASE_MASK 0xffffffff
11422#define SPI_SHADER_TBA_LO_ES__MEM_BASE__SHIFT 0x0
11423#define SPI_SHADER_TBA_HI_ES__MEM_BASE_MASK 0xff
11424#define SPI_SHADER_TBA_HI_ES__MEM_BASE__SHIFT 0x0
11425#define SPI_SHADER_TMA_LO_ES__MEM_BASE_MASK 0xffffffff
11426#define SPI_SHADER_TMA_LO_ES__MEM_BASE__SHIFT 0x0
11427#define SPI_SHADER_TMA_HI_ES__MEM_BASE_MASK 0xff
11428#define SPI_SHADER_TMA_HI_ES__MEM_BASE__SHIFT 0x0
11429#define SPI_SHADER_PGM_LO_ES__MEM_BASE_MASK 0xffffffff
11430#define SPI_SHADER_PGM_LO_ES__MEM_BASE__SHIFT 0x0
11431#define SPI_SHADER_PGM_HI_ES__MEM_BASE_MASK 0xff
11432#define SPI_SHADER_PGM_HI_ES__MEM_BASE__SHIFT 0x0
11433#define SPI_SHADER_PGM_RSRC1_ES__VGPRS_MASK 0x3f
11434#define SPI_SHADER_PGM_RSRC1_ES__VGPRS__SHIFT 0x0
11435#define SPI_SHADER_PGM_RSRC1_ES__SGPRS_MASK 0x3c0
11436#define SPI_SHADER_PGM_RSRC1_ES__SGPRS__SHIFT 0x6
11437#define SPI_SHADER_PGM_RSRC1_ES__PRIORITY_MASK 0xc00
11438#define SPI_SHADER_PGM_RSRC1_ES__PRIORITY__SHIFT 0xa
11439#define SPI_SHADER_PGM_RSRC1_ES__FLOAT_MODE_MASK 0xff000
11440#define SPI_SHADER_PGM_RSRC1_ES__FLOAT_MODE__SHIFT 0xc
11441#define SPI_SHADER_PGM_RSRC1_ES__PRIV_MASK 0x100000
11442#define SPI_SHADER_PGM_RSRC1_ES__PRIV__SHIFT 0x14
11443#define SPI_SHADER_PGM_RSRC1_ES__DX10_CLAMP_MASK 0x200000
11444#define SPI_SHADER_PGM_RSRC1_ES__DX10_CLAMP__SHIFT 0x15
11445#define SPI_SHADER_PGM_RSRC1_ES__DEBUG_MODE_MASK 0x400000
11446#define SPI_SHADER_PGM_RSRC1_ES__DEBUG_MODE__SHIFT 0x16
11447#define SPI_SHADER_PGM_RSRC1_ES__IEEE_MODE_MASK 0x800000
11448#define SPI_SHADER_PGM_RSRC1_ES__IEEE_MODE__SHIFT 0x17
11449#define SPI_SHADER_PGM_RSRC1_ES__VGPR_COMP_CNT_MASK 0x3000000
11450#define SPI_SHADER_PGM_RSRC1_ES__VGPR_COMP_CNT__SHIFT 0x18
11451#define SPI_SHADER_PGM_RSRC1_ES__CU_GROUP_ENABLE_MASK 0x4000000
11452#define SPI_SHADER_PGM_RSRC1_ES__CU_GROUP_ENABLE__SHIFT 0x1a
11453#define SPI_SHADER_PGM_RSRC1_ES__CACHE_CTL_MASK 0x38000000
11454#define SPI_SHADER_PGM_RSRC1_ES__CACHE_CTL__SHIFT 0x1b
11455#define SPI_SHADER_PGM_RSRC1_ES__CDBG_USER_MASK 0x40000000
11456#define SPI_SHADER_PGM_RSRC1_ES__CDBG_USER__SHIFT 0x1e
11457#define SPI_SHADER_PGM_RSRC2_ES__SCRATCH_EN_MASK 0x1
11458#define SPI_SHADER_PGM_RSRC2_ES__SCRATCH_EN__SHIFT 0x0
11459#define SPI_SHADER_PGM_RSRC2_ES__USER_SGPR_MASK 0x3e
11460#define SPI_SHADER_PGM_RSRC2_ES__USER_SGPR__SHIFT 0x1
11461#define SPI_SHADER_PGM_RSRC2_ES__TRAP_PRESENT_MASK 0x40
11462#define SPI_SHADER_PGM_RSRC2_ES__TRAP_PRESENT__SHIFT 0x6
11463#define SPI_SHADER_PGM_RSRC2_ES__OC_LDS_EN_MASK 0x80
11464#define SPI_SHADER_PGM_RSRC2_ES__OC_LDS_EN__SHIFT 0x7
11465#define SPI_SHADER_PGM_RSRC2_ES__EXCP_EN_MASK 0x1ff00
11466#define SPI_SHADER_PGM_RSRC2_ES__EXCP_EN__SHIFT 0x8
11467#define SPI_SHADER_PGM_RSRC2_ES__LDS_SIZE_MASK 0x1ff00000
11468#define SPI_SHADER_PGM_RSRC2_ES__LDS_SIZE__SHIFT 0x14
11469#define SPI_SHADER_PGM_RSRC3_ES__CU_EN_MASK 0xffff
11470#define SPI_SHADER_PGM_RSRC3_ES__CU_EN__SHIFT 0x0
11471#define SPI_SHADER_PGM_RSRC3_ES__WAVE_LIMIT_MASK 0x3f0000
11472#define SPI_SHADER_PGM_RSRC3_ES__WAVE_LIMIT__SHIFT 0x10
11473#define SPI_SHADER_PGM_RSRC3_ES__LOCK_LOW_THRESHOLD_MASK 0x3c00000
11474#define SPI_SHADER_PGM_RSRC3_ES__LOCK_LOW_THRESHOLD__SHIFT 0x16
11475#define SPI_SHADER_USER_DATA_ES_0__DATA_MASK 0xffffffff
11476#define SPI_SHADER_USER_DATA_ES_0__DATA__SHIFT 0x0
11477#define SPI_SHADER_USER_DATA_ES_1__DATA_MASK 0xffffffff
11478#define SPI_SHADER_USER_DATA_ES_1__DATA__SHIFT 0x0
11479#define SPI_SHADER_USER_DATA_ES_2__DATA_MASK 0xffffffff
11480#define SPI_SHADER_USER_DATA_ES_2__DATA__SHIFT 0x0
11481#define SPI_SHADER_USER_DATA_ES_3__DATA_MASK 0xffffffff
11482#define SPI_SHADER_USER_DATA_ES_3__DATA__SHIFT 0x0
11483#define SPI_SHADER_USER_DATA_ES_4__DATA_MASK 0xffffffff
11484#define SPI_SHADER_USER_DATA_ES_4__DATA__SHIFT 0x0
11485#define SPI_SHADER_USER_DATA_ES_5__DATA_MASK 0xffffffff
11486#define SPI_SHADER_USER_DATA_ES_5__DATA__SHIFT 0x0
11487#define SPI_SHADER_USER_DATA_ES_6__DATA_MASK 0xffffffff
11488#define SPI_SHADER_USER_DATA_ES_6__DATA__SHIFT 0x0
11489#define SPI_SHADER_USER_DATA_ES_7__DATA_MASK 0xffffffff
11490#define SPI_SHADER_USER_DATA_ES_7__DATA__SHIFT 0x0
11491#define SPI_SHADER_USER_DATA_ES_8__DATA_MASK 0xffffffff
11492#define SPI_SHADER_USER_DATA_ES_8__DATA__SHIFT 0x0
11493#define SPI_SHADER_USER_DATA_ES_9__DATA_MASK 0xffffffff
11494#define SPI_SHADER_USER_DATA_ES_9__DATA__SHIFT 0x0
11495#define SPI_SHADER_USER_DATA_ES_10__DATA_MASK 0xffffffff
11496#define SPI_SHADER_USER_DATA_ES_10__DATA__SHIFT 0x0
11497#define SPI_SHADER_USER_DATA_ES_11__DATA_MASK 0xffffffff
11498#define SPI_SHADER_USER_DATA_ES_11__DATA__SHIFT 0x0
11499#define SPI_SHADER_USER_DATA_ES_12__DATA_MASK 0xffffffff
11500#define SPI_SHADER_USER_DATA_ES_12__DATA__SHIFT 0x0
11501#define SPI_SHADER_USER_DATA_ES_13__DATA_MASK 0xffffffff
11502#define SPI_SHADER_USER_DATA_ES_13__DATA__SHIFT 0x0
11503#define SPI_SHADER_USER_DATA_ES_14__DATA_MASK 0xffffffff
11504#define SPI_SHADER_USER_DATA_ES_14__DATA__SHIFT 0x0
11505#define SPI_SHADER_USER_DATA_ES_15__DATA_MASK 0xffffffff
11506#define SPI_SHADER_USER_DATA_ES_15__DATA__SHIFT 0x0
11507#define SPI_SHADER_PGM_RSRC2_LS_ES__SCRATCH_EN_MASK 0x1
11508#define SPI_SHADER_PGM_RSRC2_LS_ES__SCRATCH_EN__SHIFT 0x0
11509#define SPI_SHADER_PGM_RSRC2_LS_ES__USER_SGPR_MASK 0x3e
11510#define SPI_SHADER_PGM_RSRC2_LS_ES__USER_SGPR__SHIFT 0x1
11511#define SPI_SHADER_PGM_RSRC2_LS_ES__TRAP_PRESENT_MASK 0x40
11512#define SPI_SHADER_PGM_RSRC2_LS_ES__TRAP_PRESENT__SHIFT 0x6
11513#define SPI_SHADER_PGM_RSRC2_LS_ES__LDS_SIZE_MASK 0xff80
11514#define SPI_SHADER_PGM_RSRC2_LS_ES__LDS_SIZE__SHIFT 0x7
11515#define SPI_SHADER_PGM_RSRC2_LS_ES__EXCP_EN_MASK 0x1ff0000
11516#define SPI_SHADER_PGM_RSRC2_LS_ES__EXCP_EN__SHIFT 0x10
11517#define SPI_SHADER_TBA_LO_HS__MEM_BASE_MASK 0xffffffff
11518#define SPI_SHADER_TBA_LO_HS__MEM_BASE__SHIFT 0x0
11519#define SPI_SHADER_TBA_HI_HS__MEM_BASE_MASK 0xff
11520#define SPI_SHADER_TBA_HI_HS__MEM_BASE__SHIFT 0x0
11521#define SPI_SHADER_TMA_LO_HS__MEM_BASE_MASK 0xffffffff
11522#define SPI_SHADER_TMA_LO_HS__MEM_BASE__SHIFT 0x0
11523#define SPI_SHADER_TMA_HI_HS__MEM_BASE_MASK 0xff
11524#define SPI_SHADER_TMA_HI_HS__MEM_BASE__SHIFT 0x0
11525#define SPI_SHADER_PGM_LO_HS__MEM_BASE_MASK 0xffffffff
11526#define SPI_SHADER_PGM_LO_HS__MEM_BASE__SHIFT 0x0
11527#define SPI_SHADER_PGM_HI_HS__MEM_BASE_MASK 0xff
11528#define SPI_SHADER_PGM_HI_HS__MEM_BASE__SHIFT 0x0
11529#define SPI_SHADER_PGM_RSRC1_HS__VGPRS_MASK 0x3f
11530#define SPI_SHADER_PGM_RSRC1_HS__VGPRS__SHIFT 0x0
11531#define SPI_SHADER_PGM_RSRC1_HS__SGPRS_MASK 0x3c0
11532#define SPI_SHADER_PGM_RSRC1_HS__SGPRS__SHIFT 0x6
11533#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY_MASK 0xc00
11534#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY__SHIFT 0xa
11535#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE_MASK 0xff000
11536#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE__SHIFT 0xc
11537#define SPI_SHADER_PGM_RSRC1_HS__PRIV_MASK 0x100000
11538#define SPI_SHADER_PGM_RSRC1_HS__PRIV__SHIFT 0x14
11539#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP_MASK 0x200000
11540#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP__SHIFT 0x15
11541#define SPI_SHADER_PGM_RSRC1_HS__DEBUG_MODE_MASK 0x400000
11542#define SPI_SHADER_PGM_RSRC1_HS__DEBUG_MODE__SHIFT 0x16
11543#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE_MASK 0x800000
11544#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE__SHIFT 0x17
11545#define SPI_SHADER_PGM_RSRC1_HS__CACHE_CTL_MASK 0x7000000
11546#define SPI_SHADER_PGM_RSRC1_HS__CACHE_CTL__SHIFT 0x18
11547#define SPI_SHADER_PGM_RSRC1_HS__CDBG_USER_MASK 0x8000000
11548#define SPI_SHADER_PGM_RSRC1_HS__CDBG_USER__SHIFT 0x1b
11549#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN_MASK 0x1
11550#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN__SHIFT 0x0
11551#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MASK 0x3e
11552#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR__SHIFT 0x1
11553#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT_MASK 0x40
11554#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT__SHIFT 0x6
11555#define SPI_SHADER_PGM_RSRC2_HS__OC_LDS_EN_MASK 0x80
11556#define SPI_SHADER_PGM_RSRC2_HS__OC_LDS_EN__SHIFT 0x7
11557#define SPI_SHADER_PGM_RSRC2_HS__TG_SIZE_EN_MASK 0x100
11558#define SPI_SHADER_PGM_RSRC2_HS__TG_SIZE_EN__SHIFT 0x8
11559#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN_MASK 0x3fe00
11560#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN__SHIFT 0x9
11561#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT_MASK 0x3f
11562#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT__SHIFT 0x0
11563#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD_MASK 0x3c0
11564#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD__SHIFT 0x6
11565#define SPI_SHADER_USER_DATA_HS_0__DATA_MASK 0xffffffff
11566#define SPI_SHADER_USER_DATA_HS_0__DATA__SHIFT 0x0
11567#define SPI_SHADER_USER_DATA_HS_1__DATA_MASK 0xffffffff
11568#define SPI_SHADER_USER_DATA_HS_1__DATA__SHIFT 0x0
11569#define SPI_SHADER_USER_DATA_HS_2__DATA_MASK 0xffffffff
11570#define SPI_SHADER_USER_DATA_HS_2__DATA__SHIFT 0x0
11571#define SPI_SHADER_USER_DATA_HS_3__DATA_MASK 0xffffffff
11572#define SPI_SHADER_USER_DATA_HS_3__DATA__SHIFT 0x0
11573#define SPI_SHADER_USER_DATA_HS_4__DATA_MASK 0xffffffff
11574#define SPI_SHADER_USER_DATA_HS_4__DATA__SHIFT 0x0
11575#define SPI_SHADER_USER_DATA_HS_5__DATA_MASK 0xffffffff
11576#define SPI_SHADER_USER_DATA_HS_5__DATA__SHIFT 0x0
11577#define SPI_SHADER_USER_DATA_HS_6__DATA_MASK 0xffffffff
11578#define SPI_SHADER_USER_DATA_HS_6__DATA__SHIFT 0x0
11579#define SPI_SHADER_USER_DATA_HS_7__DATA_MASK 0xffffffff
11580#define SPI_SHADER_USER_DATA_HS_7__DATA__SHIFT 0x0
11581#define SPI_SHADER_USER_DATA_HS_8__DATA_MASK 0xffffffff
11582#define SPI_SHADER_USER_DATA_HS_8__DATA__SHIFT 0x0
11583#define SPI_SHADER_USER_DATA_HS_9__DATA_MASK 0xffffffff
11584#define SPI_SHADER_USER_DATA_HS_9__DATA__SHIFT 0x0
11585#define SPI_SHADER_USER_DATA_HS_10__DATA_MASK 0xffffffff
11586#define SPI_SHADER_USER_DATA_HS_10__DATA__SHIFT 0x0
11587#define SPI_SHADER_USER_DATA_HS_11__DATA_MASK 0xffffffff
11588#define SPI_SHADER_USER_DATA_HS_11__DATA__SHIFT 0x0
11589#define SPI_SHADER_USER_DATA_HS_12__DATA_MASK 0xffffffff
11590#define SPI_SHADER_USER_DATA_HS_12__DATA__SHIFT 0x0
11591#define SPI_SHADER_USER_DATA_HS_13__DATA_MASK 0xffffffff
11592#define SPI_SHADER_USER_DATA_HS_13__DATA__SHIFT 0x0
11593#define SPI_SHADER_USER_DATA_HS_14__DATA_MASK 0xffffffff
11594#define SPI_SHADER_USER_DATA_HS_14__DATA__SHIFT 0x0
11595#define SPI_SHADER_USER_DATA_HS_15__DATA_MASK 0xffffffff
11596#define SPI_SHADER_USER_DATA_HS_15__DATA__SHIFT 0x0
11597#define SPI_SHADER_PGM_RSRC2_LS_HS__SCRATCH_EN_MASK 0x1
11598#define SPI_SHADER_PGM_RSRC2_LS_HS__SCRATCH_EN__SHIFT 0x0
11599#define SPI_SHADER_PGM_RSRC2_LS_HS__USER_SGPR_MASK 0x3e
11600#define SPI_SHADER_PGM_RSRC2_LS_HS__USER_SGPR__SHIFT 0x1
11601#define SPI_SHADER_PGM_RSRC2_LS_HS__TRAP_PRESENT_MASK 0x40
11602#define SPI_SHADER_PGM_RSRC2_LS_HS__TRAP_PRESENT__SHIFT 0x6
11603#define SPI_SHADER_PGM_RSRC2_LS_HS__LDS_SIZE_MASK 0xff80
11604#define SPI_SHADER_PGM_RSRC2_LS_HS__LDS_SIZE__SHIFT 0x7
11605#define SPI_SHADER_PGM_RSRC2_LS_HS__EXCP_EN_MASK 0x1ff0000
11606#define SPI_SHADER_PGM_RSRC2_LS_HS__EXCP_EN__SHIFT 0x10
11607#define SPI_SHADER_TBA_LO_LS__MEM_BASE_MASK 0xffffffff
11608#define SPI_SHADER_TBA_LO_LS__MEM_BASE__SHIFT 0x0
11609#define SPI_SHADER_TBA_HI_LS__MEM_BASE_MASK 0xff
11610#define SPI_SHADER_TBA_HI_LS__MEM_BASE__SHIFT 0x0
11611#define SPI_SHADER_TMA_LO_LS__MEM_BASE_MASK 0xffffffff
11612#define SPI_SHADER_TMA_LO_LS__MEM_BASE__SHIFT 0x0
11613#define SPI_SHADER_TMA_HI_LS__MEM_BASE_MASK 0xff
11614#define SPI_SHADER_TMA_HI_LS__MEM_BASE__SHIFT 0x0
11615#define SPI_SHADER_PGM_LO_LS__MEM_BASE_MASK 0xffffffff
11616#define SPI_SHADER_PGM_LO_LS__MEM_BASE__SHIFT 0x0
11617#define SPI_SHADER_PGM_HI_LS__MEM_BASE_MASK 0xff
11618#define SPI_SHADER_PGM_HI_LS__MEM_BASE__SHIFT 0x0
11619#define SPI_SHADER_PGM_RSRC1_LS__VGPRS_MASK 0x3f
11620#define SPI_SHADER_PGM_RSRC1_LS__VGPRS__SHIFT 0x0
11621#define SPI_SHADER_PGM_RSRC1_LS__SGPRS_MASK 0x3c0
11622#define SPI_SHADER_PGM_RSRC1_LS__SGPRS__SHIFT 0x6
11623#define SPI_SHADER_PGM_RSRC1_LS__PRIORITY_MASK 0xc00
11624#define SPI_SHADER_PGM_RSRC1_LS__PRIORITY__SHIFT 0xa
11625#define SPI_SHADER_PGM_RSRC1_LS__FLOAT_MODE_MASK 0xff000
11626#define SPI_SHADER_PGM_RSRC1_LS__FLOAT_MODE__SHIFT 0xc
11627#define SPI_SHADER_PGM_RSRC1_LS__PRIV_MASK 0x100000
11628#define SPI_SHADER_PGM_RSRC1_LS__PRIV__SHIFT 0x14
11629#define SPI_SHADER_PGM_RSRC1_LS__DX10_CLAMP_MASK 0x200000
11630#define SPI_SHADER_PGM_RSRC1_LS__DX10_CLAMP__SHIFT 0x15
11631#define SPI_SHADER_PGM_RSRC1_LS__DEBUG_MODE_MASK 0x400000
11632#define SPI_SHADER_PGM_RSRC1_LS__DEBUG_MODE__SHIFT 0x16
11633#define SPI_SHADER_PGM_RSRC1_LS__IEEE_MODE_MASK 0x800000
11634#define SPI_SHADER_PGM_RSRC1_LS__IEEE_MODE__SHIFT 0x17
11635#define SPI_SHADER_PGM_RSRC1_LS__VGPR_COMP_CNT_MASK 0x3000000
11636#define SPI_SHADER_PGM_RSRC1_LS__VGPR_COMP_CNT__SHIFT 0x18
11637#define SPI_SHADER_PGM_RSRC1_LS__CACHE_CTL_MASK 0x1c000000
11638#define SPI_SHADER_PGM_RSRC1_LS__CACHE_CTL__SHIFT 0x1a
11639#define SPI_SHADER_PGM_RSRC1_LS__CDBG_USER_MASK 0x20000000
11640#define SPI_SHADER_PGM_RSRC1_LS__CDBG_USER__SHIFT 0x1d
11641#define SPI_SHADER_PGM_RSRC2_LS__SCRATCH_EN_MASK 0x1
11642#define SPI_SHADER_PGM_RSRC2_LS__SCRATCH_EN__SHIFT 0x0
11643#define SPI_SHADER_PGM_RSRC2_LS__USER_SGPR_MASK 0x3e
11644#define SPI_SHADER_PGM_RSRC2_LS__USER_SGPR__SHIFT 0x1
11645#define SPI_SHADER_PGM_RSRC2_LS__TRAP_PRESENT_MASK 0x40
11646#define SPI_SHADER_PGM_RSRC2_LS__TRAP_PRESENT__SHIFT 0x6
11647#define SPI_SHADER_PGM_RSRC2_LS__LDS_SIZE_MASK 0xff80
11648#define SPI_SHADER_PGM_RSRC2_LS__LDS_SIZE__SHIFT 0x7
11649#define SPI_SHADER_PGM_RSRC2_LS__EXCP_EN_MASK 0x1ff0000
11650#define SPI_SHADER_PGM_RSRC2_LS__EXCP_EN__SHIFT 0x10
11651#define SPI_SHADER_PGM_RSRC3_LS__CU_EN_MASK 0xffff
11652#define SPI_SHADER_PGM_RSRC3_LS__CU_EN__SHIFT 0x0
11653#define SPI_SHADER_PGM_RSRC3_LS__WAVE_LIMIT_MASK 0x3f0000
11654#define SPI_SHADER_PGM_RSRC3_LS__WAVE_LIMIT__SHIFT 0x10
11655#define SPI_SHADER_PGM_RSRC3_LS__LOCK_LOW_THRESHOLD_MASK 0x3c00000
11656#define SPI_SHADER_PGM_RSRC3_LS__LOCK_LOW_THRESHOLD__SHIFT 0x16
11657#define SPI_SHADER_USER_DATA_LS_0__DATA_MASK 0xffffffff
11658#define SPI_SHADER_USER_DATA_LS_0__DATA__SHIFT 0x0
11659#define SPI_SHADER_USER_DATA_LS_1__DATA_MASK 0xffffffff
11660#define SPI_SHADER_USER_DATA_LS_1__DATA__SHIFT 0x0
11661#define SPI_SHADER_USER_DATA_LS_2__DATA_MASK 0xffffffff
11662#define SPI_SHADER_USER_DATA_LS_2__DATA__SHIFT 0x0
11663#define SPI_SHADER_USER_DATA_LS_3__DATA_MASK 0xffffffff
11664#define SPI_SHADER_USER_DATA_LS_3__DATA__SHIFT 0x0
11665#define SPI_SHADER_USER_DATA_LS_4__DATA_MASK 0xffffffff
11666#define SPI_SHADER_USER_DATA_LS_4__DATA__SHIFT 0x0
11667#define SPI_SHADER_USER_DATA_LS_5__DATA_MASK 0xffffffff
11668#define SPI_SHADER_USER_DATA_LS_5__DATA__SHIFT 0x0
11669#define SPI_SHADER_USER_DATA_LS_6__DATA_MASK 0xffffffff
11670#define SPI_SHADER_USER_DATA_LS_6__DATA__SHIFT 0x0
11671#define SPI_SHADER_USER_DATA_LS_7__DATA_MASK 0xffffffff
11672#define SPI_SHADER_USER_DATA_LS_7__DATA__SHIFT 0x0
11673#define SPI_SHADER_USER_DATA_LS_8__DATA_MASK 0xffffffff
11674#define SPI_SHADER_USER_DATA_LS_8__DATA__SHIFT 0x0
11675#define SPI_SHADER_USER_DATA_LS_9__DATA_MASK 0xffffffff
11676#define SPI_SHADER_USER_DATA_LS_9__DATA__SHIFT 0x0
11677#define SPI_SHADER_USER_DATA_LS_10__DATA_MASK 0xffffffff
11678#define SPI_SHADER_USER_DATA_LS_10__DATA__SHIFT 0x0
11679#define SPI_SHADER_USER_DATA_LS_11__DATA_MASK 0xffffffff
11680#define SPI_SHADER_USER_DATA_LS_11__DATA__SHIFT 0x0
11681#define SPI_SHADER_USER_DATA_LS_12__DATA_MASK 0xffffffff
11682#define SPI_SHADER_USER_DATA_LS_12__DATA__SHIFT 0x0
11683#define SPI_SHADER_USER_DATA_LS_13__DATA_MASK 0xffffffff
11684#define SPI_SHADER_USER_DATA_LS_13__DATA__SHIFT 0x0
11685#define SPI_SHADER_USER_DATA_LS_14__DATA_MASK 0xffffffff
11686#define SPI_SHADER_USER_DATA_LS_14__DATA__SHIFT 0x0
11687#define SPI_SHADER_USER_DATA_LS_15__DATA_MASK 0xffffffff
11688#define SPI_SHADER_USER_DATA_LS_15__DATA__SHIFT 0x0
11689#define SQ_CONFIG__UNUSED_MASK 0xff
11690#define SQ_CONFIG__UNUSED__SHIFT 0x0
11691#define SQ_CONFIG__DEBUG_EN_MASK 0x100
11692#define SQ_CONFIG__DEBUG_EN__SHIFT 0x8
11693#define SQ_CONFIG__DISABLE_SCA_BYPASS_MASK 0x200
11694#define SQ_CONFIG__DISABLE_SCA_BYPASS__SHIFT 0x9
11695#define SQ_CONFIG__DISABLE_IB_DEP_CHECK_MASK 0x400
11696#define SQ_CONFIG__DISABLE_IB_DEP_CHECK__SHIFT 0xa
11697#define SQ_CONFIG__ENABLE_SOFT_CLAUSE_MASK 0x800
11698#define SQ_CONFIG__ENABLE_SOFT_CLAUSE__SHIFT 0xb
11699#define SQ_CONFIG__EARLY_TA_DONE_DISABLE_MASK 0x1000
11700#define SQ_CONFIG__EARLY_TA_DONE_DISABLE__SHIFT 0xc
11701#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE_MASK 0x2000
11702#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE__SHIFT 0xd
11703#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE_MASK 0x4000
11704#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE__SHIFT 0xe
11705#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE_MASK 0x8000
11706#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE__SHIFT 0xf
11707#define SQC_CONFIG__INST_CACHE_SIZE_MASK 0x3
11708#define SQC_CONFIG__INST_CACHE_SIZE__SHIFT 0x0
11709#define SQC_CONFIG__DATA_CACHE_SIZE_MASK 0xc
11710#define SQC_CONFIG__DATA_CACHE_SIZE__SHIFT 0x2
11711#define SQC_CONFIG__MISS_FIFO_DEPTH_MASK 0x30
11712#define SQC_CONFIG__MISS_FIFO_DEPTH__SHIFT 0x4
11713#define SQC_CONFIG__HIT_FIFO_DEPTH_MASK 0x40
11714#define SQC_CONFIG__HIT_FIFO_DEPTH__SHIFT 0x6
11715#define SQC_CONFIG__FORCE_ALWAYS_MISS_MASK 0x80
11716#define SQC_CONFIG__FORCE_ALWAYS_MISS__SHIFT 0x7
11717#define SQC_CONFIG__FORCE_IN_ORDER_MASK 0x100
11718#define SQC_CONFIG__FORCE_IN_ORDER__SHIFT 0x8
11719#define SQC_CONFIG__IDENTITY_HASH_BANK_MASK 0x200
11720#define SQC_CONFIG__IDENTITY_HASH_BANK__SHIFT 0x9
11721#define SQC_CONFIG__IDENTITY_HASH_SET_MASK 0x400
11722#define SQC_CONFIG__IDENTITY_HASH_SET__SHIFT 0xa
11723#define SQC_CONFIG__PER_VMID_INV_DISABLE_MASK 0x800
11724#define SQC_CONFIG__PER_VMID_INV_DISABLE__SHIFT 0xb
11725#define SQC_CACHES__INST_INVALIDATE_MASK 0x1
11726#define SQC_CACHES__INST_INVALIDATE__SHIFT 0x0
11727#define SQC_CACHES__DATA_INVALIDATE_MASK 0x2
11728#define SQC_CACHES__DATA_INVALIDATE__SHIFT 0x1
11729#define SQC_CACHES__INVALIDATE_VOLATILE_MASK 0x4
11730#define SQC_CACHES__INVALIDATE_VOLATILE__SHIFT 0x2
11731#define SQ_RANDOM_WAVE_PRI__RET_MASK 0x7f
11732#define SQ_RANDOM_WAVE_PRI__RET__SHIFT 0x0
11733#define SQ_RANDOM_WAVE_PRI__RUI_MASK 0x380
11734#define SQ_RANDOM_WAVE_PRI__RUI__SHIFT 0x7
11735#define SQ_RANDOM_WAVE_PRI__RNG_MASK 0x1ffc00
11736#define SQ_RANDOM_WAVE_PRI__RNG__SHIFT 0xa
11737#define SQ_REG_CREDITS__SRBM_CREDITS_MASK 0x3f
11738#define SQ_REG_CREDITS__SRBM_CREDITS__SHIFT 0x0
11739#define SQ_REG_CREDITS__CMD_CREDITS_MASK 0xf00
11740#define SQ_REG_CREDITS__CMD_CREDITS__SHIFT 0x8
11741#define SQ_REG_CREDITS__REG_BUSY_MASK 0x10000000
11742#define SQ_REG_CREDITS__REG_BUSY__SHIFT 0x1c
11743#define SQ_REG_CREDITS__SRBM_OVERFLOW_MASK 0x20000000
11744#define SQ_REG_CREDITS__SRBM_OVERFLOW__SHIFT 0x1d
11745#define SQ_REG_CREDITS__IMMED_OVERFLOW_MASK 0x40000000
11746#define SQ_REG_CREDITS__IMMED_OVERFLOW__SHIFT 0x1e
11747#define SQ_REG_CREDITS__CMD_OVERFLOW_MASK 0x80000000
11748#define SQ_REG_CREDITS__CMD_OVERFLOW__SHIFT 0x1f
11749#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE_MASK 0xf
11750#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE__SHIFT 0x0
11751#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE_MASK 0xf00
11752#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE__SHIFT 0x8
11753#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE_MASK 0x30000
11754#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE__SHIFT 0x10
11755#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE_MASK 0xc0000
11756#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE__SHIFT 0x12
11757#define SQ_INTERRUPT_AUTO_MASK__MASK_MASK 0xffffff
11758#define SQ_INTERRUPT_AUTO_MASK__MASK__SHIFT 0x0
11759#define SQ_INTERRUPT_MSG_CTRL__STALL_MASK 0x1
11760#define SQ_INTERRUPT_MSG_CTRL__STALL__SHIFT 0x0
11761#define SQ_PERFCOUNTER_CTRL__PS_EN_MASK 0x1
11762#define SQ_PERFCOUNTER_CTRL__PS_EN__SHIFT 0x0
11763#define SQ_PERFCOUNTER_CTRL__VS_EN_MASK 0x2
11764#define SQ_PERFCOUNTER_CTRL__VS_EN__SHIFT 0x1
11765#define SQ_PERFCOUNTER_CTRL__GS_EN_MASK 0x4
11766#define SQ_PERFCOUNTER_CTRL__GS_EN__SHIFT 0x2
11767#define SQ_PERFCOUNTER_CTRL__ES_EN_MASK 0x8
11768#define SQ_PERFCOUNTER_CTRL__ES_EN__SHIFT 0x3
11769#define SQ_PERFCOUNTER_CTRL__HS_EN_MASK 0x10
11770#define SQ_PERFCOUNTER_CTRL__HS_EN__SHIFT 0x4
11771#define SQ_PERFCOUNTER_CTRL__LS_EN_MASK 0x20
11772#define SQ_PERFCOUNTER_CTRL__LS_EN__SHIFT 0x5
11773#define SQ_PERFCOUNTER_CTRL__CS_EN_MASK 0x40
11774#define SQ_PERFCOUNTER_CTRL__CS_EN__SHIFT 0x6
11775#define SQ_PERFCOUNTER_CTRL__CNTR_RATE_MASK 0x1f00
11776#define SQ_PERFCOUNTER_CTRL__CNTR_RATE__SHIFT 0x8
11777#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH_MASK 0x2000
11778#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH__SHIFT 0xd
11779#define SQ_PERFCOUNTER_MASK__SH0_MASK_MASK 0xffff
11780#define SQ_PERFCOUNTER_MASK__SH0_MASK__SHIFT 0x0
11781#define SQ_PERFCOUNTER_MASK__SH1_MASK_MASK 0xffff0000
11782#define SQ_PERFCOUNTER_MASK__SH1_MASK__SHIFT 0x10
11783#define SQ_PERFCOUNTER_CTRL2__FORCE_EN_MASK 0x1
11784#define SQ_PERFCOUNTER_CTRL2__FORCE_EN__SHIFT 0x0
11785#define CC_SQC_BANK_DISABLE__SQC0_BANK_DISABLE_MASK 0xf0000
11786#define CC_SQC_BANK_DISABLE__SQC0_BANK_DISABLE__SHIFT 0x10
11787#define CC_SQC_BANK_DISABLE__SQC1_BANK_DISABLE_MASK 0xf00000
11788#define CC_SQC_BANK_DISABLE__SQC1_BANK_DISABLE__SHIFT 0x14
11789#define CC_SQC_BANK_DISABLE__SQC2_BANK_DISABLE_MASK 0xf000000
11790#define CC_SQC_BANK_DISABLE__SQC2_BANK_DISABLE__SHIFT 0x18
11791#define CC_SQC_BANK_DISABLE__SQC3_BANK_DISABLE_MASK 0xf0000000
11792#define CC_SQC_BANK_DISABLE__SQC3_BANK_DISABLE__SHIFT 0x1c
11793#define USER_SQC_BANK_DISABLE__SQC0_BANK_DISABLE_MASK 0xf0000
11794#define USER_SQC_BANK_DISABLE__SQC0_BANK_DISABLE__SHIFT 0x10
11795#define USER_SQC_BANK_DISABLE__SQC1_BANK_DISABLE_MASK 0xf00000
11796#define USER_SQC_BANK_DISABLE__SQC1_BANK_DISABLE__SHIFT 0x14
11797#define USER_SQC_BANK_DISABLE__SQC2_BANK_DISABLE_MASK 0xf000000
11798#define USER_SQC_BANK_DISABLE__SQC2_BANK_DISABLE__SHIFT 0x18
11799#define USER_SQC_BANK_DISABLE__SQC3_BANK_DISABLE_MASK 0xf0000000
11800#define USER_SQC_BANK_DISABLE__SQC3_BANK_DISABLE__SHIFT 0x1c
11801#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
11802#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
11803#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
11804#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
11805#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
11806#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
11807#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
11808#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
11809#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xffffffff
11810#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
11811#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xffffffff
11812#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
11813#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xffffffff
11814#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
11815#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xffffffff
11816#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
11817#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO_MASK 0xffffffff
11818#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO__SHIFT 0x0
11819#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO_MASK 0xffffffff
11820#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO__SHIFT 0x0
11821#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO_MASK 0xffffffff
11822#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO__SHIFT 0x0
11823#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO_MASK 0xffffffff
11824#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO__SHIFT 0x0
11825#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO_MASK 0xffffffff
11826#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO__SHIFT 0x0
11827#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO_MASK 0xffffffff
11828#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO__SHIFT 0x0
11829#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO_MASK 0xffffffff
11830#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO__SHIFT 0x0
11831#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO_MASK 0xffffffff
11832#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO__SHIFT 0x0
11833#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
11834#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
11835#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
11836#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
11837#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
11838#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
11839#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
11840#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
11841#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xffffffff
11842#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
11843#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xffffffff
11844#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
11845#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xffffffff
11846#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
11847#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xffffffff
11848#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
11849#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI_MASK 0xffffffff
11850#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI__SHIFT 0x0
11851#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI_MASK 0xffffffff
11852#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI__SHIFT 0x0
11853#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI_MASK 0xffffffff
11854#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI__SHIFT 0x0
11855#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI_MASK 0xffffffff
11856#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI__SHIFT 0x0
11857#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI_MASK 0xffffffff
11858#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI__SHIFT 0x0
11859#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI_MASK 0xffffffff
11860#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI__SHIFT 0x0
11861#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI_MASK 0xffffffff
11862#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI__SHIFT 0x0
11863#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI_MASK 0xffffffff
11864#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI__SHIFT 0x0
11865#define SQ_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0xff
11866#define SQ_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
11867#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK_MASK 0xf000
11868#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK__SHIFT 0xc
11869#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11870#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11871#define SQ_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0xf00000
11872#define SQ_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
11873#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK_MASK 0xf000000
11874#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK__SHIFT 0x18
11875#define SQ_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
11876#define SQ_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
11877#define SQ_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0xff
11878#define SQ_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
11879#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK_MASK 0xf000
11880#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK__SHIFT 0xc
11881#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11882#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11883#define SQ_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0xf00000
11884#define SQ_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
11885#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK_MASK 0xf000000
11886#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK__SHIFT 0x18
11887#define SQ_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
11888#define SQ_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
11889#define SQ_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0xff
11890#define SQ_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
11891#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK_MASK 0xf000
11892#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK__SHIFT 0xc
11893#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11894#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11895#define SQ_PERFCOUNTER2_SELECT__SPM_MODE_MASK 0xf00000
11896#define SQ_PERFCOUNTER2_SELECT__SPM_MODE__SHIFT 0x14
11897#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK_MASK 0xf000000
11898#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK__SHIFT 0x18
11899#define SQ_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
11900#define SQ_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
11901#define SQ_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0xff
11902#define SQ_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
11903#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK_MASK 0xf000
11904#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK__SHIFT 0xc
11905#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11906#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11907#define SQ_PERFCOUNTER3_SELECT__SPM_MODE_MASK 0xf00000
11908#define SQ_PERFCOUNTER3_SELECT__SPM_MODE__SHIFT 0x14
11909#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK_MASK 0xf000000
11910#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK__SHIFT 0x18
11911#define SQ_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
11912#define SQ_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
11913#define SQ_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0xff
11914#define SQ_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
11915#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK_MASK 0xf000
11916#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK__SHIFT 0xc
11917#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11918#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11919#define SQ_PERFCOUNTER4_SELECT__SPM_MODE_MASK 0xf00000
11920#define SQ_PERFCOUNTER4_SELECT__SPM_MODE__SHIFT 0x14
11921#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK_MASK 0xf000000
11922#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK__SHIFT 0x18
11923#define SQ_PERFCOUNTER4_SELECT__PERF_MODE_MASK 0xf0000000
11924#define SQ_PERFCOUNTER4_SELECT__PERF_MODE__SHIFT 0x1c
11925#define SQ_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0xff
11926#define SQ_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
11927#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK_MASK 0xf000
11928#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK__SHIFT 0xc
11929#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11930#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11931#define SQ_PERFCOUNTER5_SELECT__SPM_MODE_MASK 0xf00000
11932#define SQ_PERFCOUNTER5_SELECT__SPM_MODE__SHIFT 0x14
11933#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK_MASK 0xf000000
11934#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK__SHIFT 0x18
11935#define SQ_PERFCOUNTER5_SELECT__PERF_MODE_MASK 0xf0000000
11936#define SQ_PERFCOUNTER5_SELECT__PERF_MODE__SHIFT 0x1c
11937#define SQ_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0xff
11938#define SQ_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
11939#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK_MASK 0xf000
11940#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK__SHIFT 0xc
11941#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11942#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11943#define SQ_PERFCOUNTER6_SELECT__SPM_MODE_MASK 0xf00000
11944#define SQ_PERFCOUNTER6_SELECT__SPM_MODE__SHIFT 0x14
11945#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK_MASK 0xf000000
11946#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK__SHIFT 0x18
11947#define SQ_PERFCOUNTER6_SELECT__PERF_MODE_MASK 0xf0000000
11948#define SQ_PERFCOUNTER6_SELECT__PERF_MODE__SHIFT 0x1c
11949#define SQ_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0xff
11950#define SQ_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
11951#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK_MASK 0xf000
11952#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK__SHIFT 0xc
11953#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11954#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11955#define SQ_PERFCOUNTER7_SELECT__SPM_MODE_MASK 0xf00000
11956#define SQ_PERFCOUNTER7_SELECT__SPM_MODE__SHIFT 0x14
11957#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK_MASK 0xf000000
11958#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK__SHIFT 0x18
11959#define SQ_PERFCOUNTER7_SELECT__PERF_MODE_MASK 0xf0000000
11960#define SQ_PERFCOUNTER7_SELECT__PERF_MODE__SHIFT 0x1c
11961#define SQ_PERFCOUNTER8_SELECT__PERF_SEL_MASK 0xff
11962#define SQ_PERFCOUNTER8_SELECT__PERF_SEL__SHIFT 0x0
11963#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK_MASK 0xf000
11964#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK__SHIFT 0xc
11965#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11966#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11967#define SQ_PERFCOUNTER8_SELECT__SPM_MODE_MASK 0xf00000
11968#define SQ_PERFCOUNTER8_SELECT__SPM_MODE__SHIFT 0x14
11969#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK_MASK 0xf000000
11970#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK__SHIFT 0x18
11971#define SQ_PERFCOUNTER8_SELECT__PERF_MODE_MASK 0xf0000000
11972#define SQ_PERFCOUNTER8_SELECT__PERF_MODE__SHIFT 0x1c
11973#define SQ_PERFCOUNTER9_SELECT__PERF_SEL_MASK 0xff
11974#define SQ_PERFCOUNTER9_SELECT__PERF_SEL__SHIFT 0x0
11975#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK_MASK 0xf000
11976#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK__SHIFT 0xc
11977#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11978#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11979#define SQ_PERFCOUNTER9_SELECT__SPM_MODE_MASK 0xf00000
11980#define SQ_PERFCOUNTER9_SELECT__SPM_MODE__SHIFT 0x14
11981#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK_MASK 0xf000000
11982#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK__SHIFT 0x18
11983#define SQ_PERFCOUNTER9_SELECT__PERF_MODE_MASK 0xf0000000
11984#define SQ_PERFCOUNTER9_SELECT__PERF_MODE__SHIFT 0x1c
11985#define SQ_PERFCOUNTER10_SELECT__PERF_SEL_MASK 0xff
11986#define SQ_PERFCOUNTER10_SELECT__PERF_SEL__SHIFT 0x0
11987#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK_MASK 0xf000
11988#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK__SHIFT 0xc
11989#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
11990#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
11991#define SQ_PERFCOUNTER10_SELECT__SPM_MODE_MASK 0xf00000
11992#define SQ_PERFCOUNTER10_SELECT__SPM_MODE__SHIFT 0x14
11993#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK_MASK 0xf000000
11994#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK__SHIFT 0x18
11995#define SQ_PERFCOUNTER10_SELECT__PERF_MODE_MASK 0xf0000000
11996#define SQ_PERFCOUNTER10_SELECT__PERF_MODE__SHIFT 0x1c
11997#define SQ_PERFCOUNTER11_SELECT__PERF_SEL_MASK 0xff
11998#define SQ_PERFCOUNTER11_SELECT__PERF_SEL__SHIFT 0x0
11999#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK_MASK 0xf000
12000#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK__SHIFT 0xc
12001#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
12002#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
12003#define SQ_PERFCOUNTER11_SELECT__SPM_MODE_MASK 0xf00000
12004#define SQ_PERFCOUNTER11_SELECT__SPM_MODE__SHIFT 0x14
12005#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK_MASK 0xf000000
12006#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK__SHIFT 0x18
12007#define SQ_PERFCOUNTER11_SELECT__PERF_MODE_MASK 0xf0000000
12008#define SQ_PERFCOUNTER11_SELECT__PERF_MODE__SHIFT 0x1c
12009#define SQ_PERFCOUNTER12_SELECT__PERF_SEL_MASK 0xff
12010#define SQ_PERFCOUNTER12_SELECT__PERF_SEL__SHIFT 0x0
12011#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK_MASK 0xf000
12012#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK__SHIFT 0xc
12013#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
12014#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
12015#define SQ_PERFCOUNTER12_SELECT__SPM_MODE_MASK 0xf00000
12016#define SQ_PERFCOUNTER12_SELECT__SPM_MODE__SHIFT 0x14
12017#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK_MASK 0xf000000
12018#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK__SHIFT 0x18
12019#define SQ_PERFCOUNTER12_SELECT__PERF_MODE_MASK 0xf0000000
12020#define SQ_PERFCOUNTER12_SELECT__PERF_MODE__SHIFT 0x1c
12021#define SQ_PERFCOUNTER13_SELECT__PERF_SEL_MASK 0xff
12022#define SQ_PERFCOUNTER13_SELECT__PERF_SEL__SHIFT 0x0
12023#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK_MASK 0xf000
12024#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK__SHIFT 0xc
12025#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
12026#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
12027#define SQ_PERFCOUNTER13_SELECT__SPM_MODE_MASK 0xf00000
12028#define SQ_PERFCOUNTER13_SELECT__SPM_MODE__SHIFT 0x14
12029#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK_MASK 0xf000000
12030#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK__SHIFT 0x18
12031#define SQ_PERFCOUNTER13_SELECT__PERF_MODE_MASK 0xf0000000
12032#define SQ_PERFCOUNTER13_SELECT__PERF_MODE__SHIFT 0x1c
12033#define SQ_PERFCOUNTER14_SELECT__PERF_SEL_MASK 0xff
12034#define SQ_PERFCOUNTER14_SELECT__PERF_SEL__SHIFT 0x0
12035#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK_MASK 0xf000
12036#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK__SHIFT 0xc
12037#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
12038#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
12039#define SQ_PERFCOUNTER14_SELECT__SPM_MODE_MASK 0xf00000
12040#define SQ_PERFCOUNTER14_SELECT__SPM_MODE__SHIFT 0x14
12041#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK_MASK 0xf000000
12042#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK__SHIFT 0x18
12043#define SQ_PERFCOUNTER14_SELECT__PERF_MODE_MASK 0xf0000000
12044#define SQ_PERFCOUNTER14_SELECT__PERF_MODE__SHIFT 0x1c
12045#define SQ_PERFCOUNTER15_SELECT__PERF_SEL_MASK 0xff
12046#define SQ_PERFCOUNTER15_SELECT__PERF_SEL__SHIFT 0x0
12047#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK_MASK 0xf000
12048#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK__SHIFT 0xc
12049#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK_MASK 0xf0000
12050#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
12051#define SQ_PERFCOUNTER15_SELECT__SPM_MODE_MASK 0xf00000
12052#define SQ_PERFCOUNTER15_SELECT__SPM_MODE__SHIFT 0x14
12053#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK_MASK 0xf000000
12054#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK__SHIFT 0x18
12055#define SQ_PERFCOUNTER15_SELECT__PERF_MODE_MASK 0xf0000000
12056#define SQ_PERFCOUNTER15_SELECT__PERF_MODE__SHIFT 0x1c
12057#define CGTT_SQ_CLK_CTRL__ON_DELAY_MASK 0xf
12058#define CGTT_SQ_CLK_CTRL__ON_DELAY__SHIFT 0x0
12059#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
12060#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
12061#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000
12062#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
12063#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
12064#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
12065#define CGTT_SQG_CLK_CTRL__ON_DELAY_MASK 0xf
12066#define CGTT_SQG_CLK_CTRL__ON_DELAY__SHIFT 0x0
12067#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
12068#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
12069#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000
12070#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
12071#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
12072#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
12073#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0xffff
12074#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
12075#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xffff0000
12076#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
12077#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0xffff
12078#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
12079#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xffff0000
12080#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
12081#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0xffff
12082#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
12083#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xffff0000
12084#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
12085#define SQ_POWER_THROTTLE__MIN_POWER_MASK 0x3fff
12086#define SQ_POWER_THROTTLE__MIN_POWER__SHIFT 0x0
12087#define SQ_POWER_THROTTLE__MAX_POWER_MASK 0x3fff0000
12088#define SQ_POWER_THROTTLE__MAX_POWER__SHIFT 0x10
12089#define SQ_POWER_THROTTLE__PHASE_OFFSET_MASK 0xc0000000
12090#define SQ_POWER_THROTTLE__PHASE_OFFSET__SHIFT 0x1e
12091#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA_MASK 0x3fff
12092#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA__SHIFT 0x0
12093#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE_MASK 0x3ff0000
12094#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
12095#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000
12096#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
12097#define SQ_POWER_THROTTLE2__USE_REF_CLOCK_MASK 0x80000000
12098#define SQ_POWER_THROTTLE2__USE_REF_CLOCK__SHIFT 0x1f
12099#define SQ_TIME_HI__TIME_MASK 0xffffffff
12100#define SQ_TIME_HI__TIME__SHIFT 0x0
12101#define SQ_TIME_LO__TIME_MASK 0xffffffff
12102#define SQ_TIME_LO__TIME__SHIFT 0x0
12103#define SQ_THREAD_TRACE_BASE__ADDR_MASK 0xffffffff
12104#define SQ_THREAD_TRACE_BASE__ADDR__SHIFT 0x0
12105#define SQ_THREAD_TRACE_BASE2__ADDR_HI_MASK 0xf
12106#define SQ_THREAD_TRACE_BASE2__ADDR_HI__SHIFT 0x0
12107#define SQ_THREAD_TRACE_BASE2__ATC_MASK 0x10
12108#define SQ_THREAD_TRACE_BASE2__ATC__SHIFT 0x4
12109#define SQ_THREAD_TRACE_SIZE__SIZE_MASK 0x3fffff
12110#define SQ_THREAD_TRACE_SIZE__SIZE__SHIFT 0x0
12111#define SQ_THREAD_TRACE_MASK__CU_SEL_MASK 0x1f
12112#define SQ_THREAD_TRACE_MASK__CU_SEL__SHIFT 0x0
12113#define SQ_THREAD_TRACE_MASK__SH_SEL_MASK 0x20
12114#define SQ_THREAD_TRACE_MASK__SH_SEL__SHIFT 0x5
12115#define SQ_THREAD_TRACE_MASK__REG_STALL_EN_MASK 0x80
12116#define SQ_THREAD_TRACE_MASK__REG_STALL_EN__SHIFT 0x7
12117#define SQ_THREAD_TRACE_MASK__SIMD_EN_MASK 0xf00
12118#define SQ_THREAD_TRACE_MASK__SIMD_EN__SHIFT 0x8
12119#define SQ_THREAD_TRACE_MASK__VM_ID_MASK_MASK 0x3000
12120#define SQ_THREAD_TRACE_MASK__VM_ID_MASK__SHIFT 0xc
12121#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN_MASK 0x4000
12122#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN__SHIFT 0xe
12123#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN_MASK 0x8000
12124#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN__SHIFT 0xf
12125#define SQ_THREAD_TRACE_MASK__RANDOM_SEED_MASK 0xffff0000
12126#define SQ_THREAD_TRACE_MASK__RANDOM_SEED__SHIFT 0x10
12127#define SQ_THREAD_TRACE_USERDATA_0__DATA_MASK 0xffffffff
12128#define SQ_THREAD_TRACE_USERDATA_0__DATA__SHIFT 0x0
12129#define SQ_THREAD_TRACE_USERDATA_1__DATA_MASK 0xffffffff
12130#define SQ_THREAD_TRACE_USERDATA_1__DATA__SHIFT 0x0
12131#define SQ_THREAD_TRACE_USERDATA_2__DATA_MASK 0xffffffff
12132#define SQ_THREAD_TRACE_USERDATA_2__DATA__SHIFT 0x0
12133#define SQ_THREAD_TRACE_USERDATA_3__DATA_MASK 0xffffffff
12134#define SQ_THREAD_TRACE_USERDATA_3__DATA__SHIFT 0x0
12135#define SQ_THREAD_TRACE_MODE__MASK_PS_MASK 0x7
12136#define SQ_THREAD_TRACE_MODE__MASK_PS__SHIFT 0x0
12137#define SQ_THREAD_TRACE_MODE__MASK_VS_MASK 0x38
12138#define SQ_THREAD_TRACE_MODE__MASK_VS__SHIFT 0x3
12139#define SQ_THREAD_TRACE_MODE__MASK_GS_MASK 0x1c0
12140#define SQ_THREAD_TRACE_MODE__MASK_GS__SHIFT 0x6
12141#define SQ_THREAD_TRACE_MODE__MASK_ES_MASK 0xe00
12142#define SQ_THREAD_TRACE_MODE__MASK_ES__SHIFT 0x9
12143#define SQ_THREAD_TRACE_MODE__MASK_HS_MASK 0x7000
12144#define SQ_THREAD_TRACE_MODE__MASK_HS__SHIFT 0xc
12145#define SQ_THREAD_TRACE_MODE__MASK_LS_MASK 0x38000
12146#define SQ_THREAD_TRACE_MODE__MASK_LS__SHIFT 0xf
12147#define SQ_THREAD_TRACE_MODE__MASK_CS_MASK 0x1c0000
12148#define SQ_THREAD_TRACE_MODE__MASK_CS__SHIFT 0x12
12149#define SQ_THREAD_TRACE_MODE__MODE_MASK 0x600000
12150#define SQ_THREAD_TRACE_MODE__MODE__SHIFT 0x15
12151#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE_MASK 0x1800000
12152#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE__SHIFT 0x17
12153#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN_MASK 0x2000000
12154#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN__SHIFT 0x19
12155#define SQ_THREAD_TRACE_MODE__PRIV_MASK 0x4000000
12156#define SQ_THREAD_TRACE_MODE__PRIV__SHIFT 0x1a
12157#define SQ_THREAD_TRACE_MODE__ISSUE_MASK_MASK 0x18000000
12158#define SQ_THREAD_TRACE_MODE__ISSUE_MASK__SHIFT 0x1b
12159#define SQ_THREAD_TRACE_MODE__TEST_MODE_MASK 0x20000000
12160#define SQ_THREAD_TRACE_MODE__TEST_MODE__SHIFT 0x1d
12161#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN_MASK 0x40000000
12162#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN__SHIFT 0x1e
12163#define SQ_THREAD_TRACE_MODE__WRAP_MASK 0x80000000
12164#define SQ_THREAD_TRACE_MODE__WRAP__SHIFT 0x1f
12165#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER_MASK 0x80000000
12166#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER__SHIFT 0x1f
12167#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK_MASK 0xffff
12168#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK__SHIFT 0x0
12169#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK_MASK 0xff0000
12170#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK__SHIFT 0x10
12171#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL_MASK 0x1000000
12172#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL__SHIFT 0x18
12173#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK_MASK 0xffff
12174#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK__SHIFT 0x0
12175#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK_MASK 0xffff
12176#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK__SHIFT 0x0
12177#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK_MASK 0xffff0000
12178#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK__SHIFT 0x10
12179#define SQ_THREAD_TRACE_WPTR__WPTR_MASK 0x3fffffff
12180#define SQ_THREAD_TRACE_WPTR__WPTR__SHIFT 0x0
12181#define SQ_THREAD_TRACE_WPTR__READ_OFFSET_MASK 0xc0000000
12182#define SQ_THREAD_TRACE_WPTR__READ_OFFSET__SHIFT 0x1e
12183#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING_MASK 0x3ff
12184#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING__SHIFT 0x0
12185#define SQ_THREAD_TRACE_STATUS__FINISH_DONE_MASK 0x3ff0000
12186#define SQ_THREAD_TRACE_STATUS__FINISH_DONE__SHIFT 0x10
12187#define SQ_THREAD_TRACE_STATUS__NEW_BUF_MASK 0x20000000
12188#define SQ_THREAD_TRACE_STATUS__NEW_BUF__SHIFT 0x1d
12189#define SQ_THREAD_TRACE_STATUS__BUSY_MASK 0x40000000
12190#define SQ_THREAD_TRACE_STATUS__BUSY__SHIFT 0x1e
12191#define SQ_THREAD_TRACE_STATUS__FULL_MASK 0x80000000
12192#define SQ_THREAD_TRACE_STATUS__FULL__SHIFT 0x1f
12193#define SQ_THREAD_TRACE_CNTR__CNTR_MASK 0xffffffff
12194#define SQ_THREAD_TRACE_CNTR__CNTR__SHIFT 0x0
12195#define SQ_THREAD_TRACE_HIWATER__HIWATER_MASK 0x7
12196#define SQ_THREAD_TRACE_HIWATER__HIWATER__SHIFT 0x0
12197#define SQ_LB_CTR_CTRL__START_MASK 0x1
12198#define SQ_LB_CTR_CTRL__START__SHIFT 0x0
12199#define SQ_LB_CTR_CTRL__LOAD_MASK 0x2
12200#define SQ_LB_CTR_CTRL__LOAD__SHIFT 0x1
12201#define SQ_LB_CTR_CTRL__CLEAR_MASK 0x4
12202#define SQ_LB_CTR_CTRL__CLEAR__SHIFT 0x2
12203#define SQ_LB_DATA_ALU_CYCLES__DATA_MASK 0xffffffff
12204#define SQ_LB_DATA_ALU_CYCLES__DATA__SHIFT 0x0
12205#define SQ_LB_DATA_TEX_CYCLES__DATA_MASK 0xffffffff
12206#define SQ_LB_DATA_TEX_CYCLES__DATA__SHIFT 0x0
12207#define SQ_LB_DATA_ALU_STALLS__DATA_MASK 0xffffffff
12208#define SQ_LB_DATA_ALU_STALLS__DATA__SHIFT 0x0
12209#define SQ_LB_DATA_TEX_STALLS__DATA_MASK 0xffffffff
12210#define SQ_LB_DATA_TEX_STALLS__DATA__SHIFT 0x0
12211#define SQC_SECDED_CNT__INST_SEC_MASK 0xff
12212#define SQC_SECDED_CNT__INST_SEC__SHIFT 0x0
12213#define SQC_SECDED_CNT__INST_DED_MASK 0xff00
12214#define SQC_SECDED_CNT__INST_DED__SHIFT 0x8
12215#define SQC_SECDED_CNT__DATA_SEC_MASK 0xff0000
12216#define SQC_SECDED_CNT__DATA_SEC__SHIFT 0x10
12217#define SQC_SECDED_CNT__DATA_DED_MASK 0xff000000
12218#define SQC_SECDED_CNT__DATA_DED__SHIFT 0x18
12219#define SQ_SEC_CNT__LDS_SEC_MASK 0x3f
12220#define SQ_SEC_CNT__LDS_SEC__SHIFT 0x0
12221#define SQ_SEC_CNT__SGPR_SEC_MASK 0x1f00
12222#define SQ_SEC_CNT__SGPR_SEC__SHIFT 0x8
12223#define SQ_SEC_CNT__VGPR_SEC_MASK 0x1ff0000
12224#define SQ_SEC_CNT__VGPR_SEC__SHIFT 0x10
12225#define SQ_DED_CNT__LDS_DED_MASK 0x3f
12226#define SQ_DED_CNT__LDS_DED__SHIFT 0x0
12227#define SQ_DED_CNT__SGPR_DED_MASK 0x1f00
12228#define SQ_DED_CNT__SGPR_DED__SHIFT 0x8
12229#define SQ_DED_CNT__VGPR_DED_MASK 0x1ff0000
12230#define SQ_DED_CNT__VGPR_DED__SHIFT 0x10
12231#define SQ_DED_INFO__WAVE_ID_MASK 0xf
12232#define SQ_DED_INFO__WAVE_ID__SHIFT 0x0
12233#define SQ_DED_INFO__SIMD_ID_MASK 0x30
12234#define SQ_DED_INFO__SIMD_ID__SHIFT 0x4
12235#define SQ_DED_INFO__SOURCE_MASK 0x1c0
12236#define SQ_DED_INFO__SOURCE__SHIFT 0x6
12237#define SQ_DED_INFO__VM_ID_MASK 0x1e00
12238#define SQ_DED_INFO__VM_ID__SHIFT 0x9
12239#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS_MASK 0xffffffff
12240#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
12241#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0xffff
12242#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
12243#define SQ_BUF_RSRC_WORD1__STRIDE_MASK 0x3fff0000
12244#define SQ_BUF_RSRC_WORD1__STRIDE__SHIFT 0x10
12245#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE_MASK 0x40000000
12246#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE__SHIFT 0x1e
12247#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE_MASK 0x80000000
12248#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE__SHIFT 0x1f
12249#define SQ_BUF_RSRC_WORD2__NUM_RECORDS_MASK 0xffffffff
12250#define SQ_BUF_RSRC_WORD2__NUM_RECORDS__SHIFT 0x0
12251#define SQ_BUF_RSRC_WORD3__DST_SEL_X_MASK 0x7
12252#define SQ_BUF_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
12253#define SQ_BUF_RSRC_WORD3__DST_SEL_Y_MASK 0x38
12254#define SQ_BUF_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
12255#define SQ_BUF_RSRC_WORD3__DST_SEL_Z_MASK 0x1c0
12256#define SQ_BUF_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
12257#define SQ_BUF_RSRC_WORD3__DST_SEL_W_MASK 0xe00
12258#define SQ_BUF_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
12259#define SQ_BUF_RSRC_WORD3__NUM_FORMAT_MASK 0x7000
12260#define SQ_BUF_RSRC_WORD3__NUM_FORMAT__SHIFT 0xc
12261#define SQ_BUF_RSRC_WORD3__DATA_FORMAT_MASK 0x78000
12262#define SQ_BUF_RSRC_WORD3__DATA_FORMAT__SHIFT 0xf
12263#define SQ_BUF_RSRC_WORD3__ELEMENT_SIZE_MASK 0x180000
12264#define SQ_BUF_RSRC_WORD3__ELEMENT_SIZE__SHIFT 0x13
12265#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE_MASK 0x600000
12266#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE__SHIFT 0x15
12267#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE_MASK 0x800000
12268#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE__SHIFT 0x17
12269#define SQ_BUF_RSRC_WORD3__ATC_MASK 0x1000000
12270#define SQ_BUF_RSRC_WORD3__ATC__SHIFT 0x18
12271#define SQ_BUF_RSRC_WORD3__HASH_ENABLE_MASK 0x2000000
12272#define SQ_BUF_RSRC_WORD3__HASH_ENABLE__SHIFT 0x19
12273#define SQ_BUF_RSRC_WORD3__HEAP_MASK 0x4000000
12274#define SQ_BUF_RSRC_WORD3__HEAP__SHIFT 0x1a
12275#define SQ_BUF_RSRC_WORD3__MTYPE_MASK 0x38000000
12276#define SQ_BUF_RSRC_WORD3__MTYPE__SHIFT 0x1b
12277#define SQ_BUF_RSRC_WORD3__TYPE_MASK 0xc0000000
12278#define SQ_BUF_RSRC_WORD3__TYPE__SHIFT 0x1e
12279#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS_MASK 0xffffffff
12280#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
12281#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0xff
12282#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
12283#define SQ_IMG_RSRC_WORD1__MIN_LOD_MASK 0xfff00
12284#define SQ_IMG_RSRC_WORD1__MIN_LOD__SHIFT 0x8
12285#define SQ_IMG_RSRC_WORD1__DATA_FORMAT_MASK 0x3f00000
12286#define SQ_IMG_RSRC_WORD1__DATA_FORMAT__SHIFT 0x14
12287#define SQ_IMG_RSRC_WORD1__NUM_FORMAT_MASK 0x3c000000
12288#define SQ_IMG_RSRC_WORD1__NUM_FORMAT__SHIFT 0x1a
12289#define SQ_IMG_RSRC_WORD1__MTYPE_MASK 0xc0000000
12290#define SQ_IMG_RSRC_WORD1__MTYPE__SHIFT 0x1e
12291#define SQ_IMG_RSRC_WORD2__WIDTH_MASK 0x3fff
12292#define SQ_IMG_RSRC_WORD2__WIDTH__SHIFT 0x0
12293#define SQ_IMG_RSRC_WORD2__HEIGHT_MASK 0xfffc000
12294#define SQ_IMG_RSRC_WORD2__HEIGHT__SHIFT 0xe
12295#define SQ_IMG_RSRC_WORD2__PERF_MOD_MASK 0x70000000
12296#define SQ_IMG_RSRC_WORD2__PERF_MOD__SHIFT 0x1c
12297#define SQ_IMG_RSRC_WORD2__INTERLACED_MASK 0x80000000
12298#define SQ_IMG_RSRC_WORD2__INTERLACED__SHIFT 0x1f
12299#define SQ_IMG_RSRC_WORD3__DST_SEL_X_MASK 0x7
12300#define SQ_IMG_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
12301#define SQ_IMG_RSRC_WORD3__DST_SEL_Y_MASK 0x38
12302#define SQ_IMG_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
12303#define SQ_IMG_RSRC_WORD3__DST_SEL_Z_MASK 0x1c0
12304#define SQ_IMG_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
12305#define SQ_IMG_RSRC_WORD3__DST_SEL_W_MASK 0xe00
12306#define SQ_IMG_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
12307#define SQ_IMG_RSRC_WORD3__BASE_LEVEL_MASK 0xf000
12308#define SQ_IMG_RSRC_WORD3__BASE_LEVEL__SHIFT 0xc
12309#define SQ_IMG_RSRC_WORD3__LAST_LEVEL_MASK 0xf0000
12310#define SQ_IMG_RSRC_WORD3__LAST_LEVEL__SHIFT 0x10
12311#define SQ_IMG_RSRC_WORD3__TILING_INDEX_MASK 0x1f00000
12312#define SQ_IMG_RSRC_WORD3__TILING_INDEX__SHIFT 0x14
12313#define SQ_IMG_RSRC_WORD3__POW2_PAD_MASK 0x2000000
12314#define SQ_IMG_RSRC_WORD3__POW2_PAD__SHIFT 0x19
12315#define SQ_IMG_RSRC_WORD3__MTYPE_MASK 0x4000000
12316#define SQ_IMG_RSRC_WORD3__MTYPE__SHIFT 0x1a
12317#define SQ_IMG_RSRC_WORD3__ATC_MASK 0x8000000
12318#define SQ_IMG_RSRC_WORD3__ATC__SHIFT 0x1b
12319#define SQ_IMG_RSRC_WORD3__TYPE_MASK 0xf0000000
12320#define SQ_IMG_RSRC_WORD3__TYPE__SHIFT 0x1c
12321#define SQ_IMG_RSRC_WORD4__DEPTH_MASK 0x1fff
12322#define SQ_IMG_RSRC_WORD4__DEPTH__SHIFT 0x0
12323#define SQ_IMG_RSRC_WORD4__PITCH_MASK 0x7ffe000
12324#define SQ_IMG_RSRC_WORD4__PITCH__SHIFT 0xd
12325#define SQ_IMG_RSRC_WORD5__BASE_ARRAY_MASK 0x1fff
12326#define SQ_IMG_RSRC_WORD5__BASE_ARRAY__SHIFT 0x0
12327#define SQ_IMG_RSRC_WORD5__LAST_ARRAY_MASK 0x3ffe000
12328#define SQ_IMG_RSRC_WORD5__LAST_ARRAY__SHIFT 0xd
12329#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN_MASK 0xfff
12330#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN__SHIFT 0x0
12331#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID_MASK 0xff000
12332#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID__SHIFT 0xc
12333#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN_MASK 0x100000
12334#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN__SHIFT 0x14
12335#define SQ_IMG_RSRC_WORD6__UNUNSED_MASK 0xffe00000
12336#define SQ_IMG_RSRC_WORD6__UNUNSED__SHIFT 0x15
12337#define SQ_IMG_RSRC_WORD7__UNUNSED_MASK 0xffffffff
12338#define SQ_IMG_RSRC_WORD7__UNUNSED__SHIFT 0x0
12339#define SQ_IMG_SAMP_WORD0__CLAMP_X_MASK 0x7
12340#define SQ_IMG_SAMP_WORD0__CLAMP_X__SHIFT 0x0
12341#define SQ_IMG_SAMP_WORD0__CLAMP_Y_MASK 0x38
12342#define SQ_IMG_SAMP_WORD0__CLAMP_Y__SHIFT 0x3
12343#define SQ_IMG_SAMP_WORD0__CLAMP_Z_MASK 0x1c0
12344#define SQ_IMG_SAMP_WORD0__CLAMP_Z__SHIFT 0x6
12345#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO_MASK 0xe00
12346#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO__SHIFT 0x9
12347#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC_MASK 0x7000
12348#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC__SHIFT 0xc
12349#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED_MASK 0x8000
12350#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED__SHIFT 0xf
12351#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD_MASK 0x70000
12352#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD__SHIFT 0x10
12353#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC_MASK 0x80000
12354#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC__SHIFT 0x13
12355#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA_MASK 0x100000
12356#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA__SHIFT 0x14
12357#define SQ_IMG_SAMP_WORD0__ANISO_BIAS_MASK 0x7e00000
12358#define SQ_IMG_SAMP_WORD0__ANISO_BIAS__SHIFT 0x15
12359#define SQ_IMG_SAMP_WORD0__TRUNC_COORD_MASK 0x8000000
12360#define SQ_IMG_SAMP_WORD0__TRUNC_COORD__SHIFT 0x1b
12361#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP_MASK 0x10000000
12362#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP__SHIFT 0x1c
12363#define SQ_IMG_SAMP_WORD0__FILTER_MODE_MASK 0x60000000
12364#define SQ_IMG_SAMP_WORD0__FILTER_MODE__SHIFT 0x1d
12365#define SQ_IMG_SAMP_WORD1__MIN_LOD_MASK 0xfff
12366#define SQ_IMG_SAMP_WORD1__MIN_LOD__SHIFT 0x0
12367#define SQ_IMG_SAMP_WORD1__MAX_LOD_MASK 0xfff000
12368#define SQ_IMG_SAMP_WORD1__MAX_LOD__SHIFT 0xc
12369#define SQ_IMG_SAMP_WORD1__PERF_MIP_MASK 0xf000000
12370#define SQ_IMG_SAMP_WORD1__PERF_MIP__SHIFT 0x18
12371#define SQ_IMG_SAMP_WORD1__PERF_Z_MASK 0xf0000000
12372#define SQ_IMG_SAMP_WORD1__PERF_Z__SHIFT 0x1c
12373#define SQ_IMG_SAMP_WORD2__LOD_BIAS_MASK 0x3fff
12374#define SQ_IMG_SAMP_WORD2__LOD_BIAS__SHIFT 0x0
12375#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC_MASK 0xfc000
12376#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC__SHIFT 0xe
12377#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER_MASK 0x300000
12378#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER__SHIFT 0x14
12379#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER_MASK 0xc00000
12380#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER__SHIFT 0x16
12381#define SQ_IMG_SAMP_WORD2__Z_FILTER_MASK 0x3000000
12382#define SQ_IMG_SAMP_WORD2__Z_FILTER__SHIFT 0x18
12383#define SQ_IMG_SAMP_WORD2__MIP_FILTER_MASK 0xc000000
12384#define SQ_IMG_SAMP_WORD2__MIP_FILTER__SHIFT 0x1a
12385#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP_MASK 0x10000000
12386#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP__SHIFT 0x1c
12387#define SQ_IMG_SAMP_WORD2__DISABLE_LSB_CEIL_MASK 0x20000000
12388#define SQ_IMG_SAMP_WORD2__DISABLE_LSB_CEIL__SHIFT 0x1d
12389#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX_MASK 0x40000000
12390#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX__SHIFT 0x1e
12391#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR_MASK 0xfff
12392#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR__SHIFT 0x0
12393#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE_MASK 0xc0000000
12394#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE__SHIFT 0x1e
12395#define SQ_FLAT_SCRATCH_WORD0__SIZE_MASK 0x7ffff
12396#define SQ_FLAT_SCRATCH_WORD0__SIZE__SHIFT 0x0
12397#define SQ_FLAT_SCRATCH_WORD1__OFFSET_MASK 0xffffff
12398#define SQ_FLAT_SCRATCH_WORD1__OFFSET__SHIFT 0x0
12399#define SQ_IND_INDEX__WAVE_ID_MASK 0xf
12400#define SQ_IND_INDEX__WAVE_ID__SHIFT 0x0
12401#define SQ_IND_INDEX__SIMD_ID_MASK 0x30
12402#define SQ_IND_INDEX__SIMD_ID__SHIFT 0x4
12403#define SQ_IND_INDEX__THREAD_ID_MASK 0xfc0
12404#define SQ_IND_INDEX__THREAD_ID__SHIFT 0x6
12405#define SQ_IND_INDEX__AUTO_INCR_MASK 0x1000
12406#define SQ_IND_INDEX__AUTO_INCR__SHIFT 0xc
12407#define SQ_IND_INDEX__FORCE_READ_MASK 0x2000
12408#define SQ_IND_INDEX__FORCE_READ__SHIFT 0xd
12409#define SQ_IND_INDEX__READ_TIMEOUT_MASK 0x4000
12410#define SQ_IND_INDEX__READ_TIMEOUT__SHIFT 0xe
12411#define SQ_IND_INDEX__UNINDEXED_MASK 0x8000
12412#define SQ_IND_INDEX__UNINDEXED__SHIFT 0xf
12413#define SQ_IND_INDEX__INDEX_MASK 0xffff0000
12414#define SQ_IND_INDEX__INDEX__SHIFT 0x10
12415#define SQ_CMD__CMD_MASK 0x7
12416#define SQ_CMD__CMD__SHIFT 0x0
12417#define SQ_CMD__MODE_MASK 0x70
12418#define SQ_CMD__MODE__SHIFT 0x4
12419#define SQ_CMD__CHECK_VMID_MASK 0x80
12420#define SQ_CMD__CHECK_VMID__SHIFT 0x7
12421#define SQ_CMD__TRAP_ID_MASK 0x700
12422#define SQ_CMD__TRAP_ID__SHIFT 0x8
12423#define SQ_CMD__WAVE_ID_MASK 0xf0000
12424#define SQ_CMD__WAVE_ID__SHIFT 0x10
12425#define SQ_CMD__SIMD_ID_MASK 0x300000
12426#define SQ_CMD__SIMD_ID__SHIFT 0x14
12427#define SQ_CMD__QUEUE_ID_MASK 0x7000000
12428#define SQ_CMD__QUEUE_ID__SHIFT 0x18
12429#define SQ_CMD__VM_ID_MASK 0xf0000000
12430#define SQ_CMD__VM_ID__SHIFT 0x1c
12431#define SQ_IND_DATA__DATA_MASK 0xffffffff
12432#define SQ_IND_DATA__DATA__SHIFT 0x0
12433#define SQ_REG_TIMESTAMP__TIMESTAMP_MASK 0xff
12434#define SQ_REG_TIMESTAMP__TIMESTAMP__SHIFT 0x0
12435#define SQ_CMD_TIMESTAMP__TIMESTAMP_MASK 0xff
12436#define SQ_CMD_TIMESTAMP__TIMESTAMP__SHIFT 0x0
12437#define SQ_HV_VMID_CTRL__DEFAULT_VMID_MASK 0xf
12438#define SQ_HV_VMID_CTRL__DEFAULT_VMID__SHIFT 0x0
12439#define SQ_HV_VMID_CTRL__ALLOWED_VMID_MASK_MASK 0xffff0
12440#define SQ_HV_VMID_CTRL__ALLOWED_VMID_MASK__SHIFT 0x4
12441#define SQ_WAVE_INST_DW0__INST_DW0_MASK 0xffffffff
12442#define SQ_WAVE_INST_DW0__INST_DW0__SHIFT 0x0
12443#define SQ_WAVE_INST_DW1__INST_DW1_MASK 0xffffffff
12444#define SQ_WAVE_INST_DW1__INST_DW1__SHIFT 0x0
12445#define SQ_WAVE_PC_LO__PC_LO_MASK 0xffffffff
12446#define SQ_WAVE_PC_LO__PC_LO__SHIFT 0x0
12447#define SQ_WAVE_PC_HI__PC_HI_MASK 0xff
12448#define SQ_WAVE_PC_HI__PC_HI__SHIFT 0x0
12449#define SQ_WAVE_IB_DBG0__IBUF_ST_MASK 0x7
12450#define SQ_WAVE_IB_DBG0__IBUF_ST__SHIFT 0x0
12451#define SQ_WAVE_IB_DBG0__PC_INVALID_MASK 0x8
12452#define SQ_WAVE_IB_DBG0__PC_INVALID__SHIFT 0x3
12453#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW_MASK 0x10
12454#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW__SHIFT 0x4
12455#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_MASK 0xe0
12456#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT__SHIFT 0x5
12457#define SQ_WAVE_IB_DBG0__IBUF_RPTR_MASK 0x300
12458#define SQ_WAVE_IB_DBG0__IBUF_RPTR__SHIFT 0x8
12459#define SQ_WAVE_IB_DBG0__IBUF_WPTR_MASK 0xc00
12460#define SQ_WAVE_IB_DBG0__IBUF_WPTR__SHIFT 0xa
12461#define SQ_WAVE_IB_DBG0__INST_STR_ST_MASK 0x70000
12462#define SQ_WAVE_IB_DBG0__INST_STR_ST__SHIFT 0x10
12463#define SQ_WAVE_IB_DBG0__MISC_CNT_MASK 0x380000
12464#define SQ_WAVE_IB_DBG0__MISC_CNT__SHIFT 0x13
12465#define SQ_WAVE_IB_DBG0__ECC_ST_MASK 0xc00000
12466#define SQ_WAVE_IB_DBG0__ECC_ST__SHIFT 0x16
12467#define SQ_WAVE_IB_DBG0__IS_HYB_MASK 0x1000000
12468#define SQ_WAVE_IB_DBG0__IS_HYB__SHIFT 0x18
12469#define SQ_WAVE_IB_DBG0__HYB_CNT_MASK 0x6000000
12470#define SQ_WAVE_IB_DBG0__HYB_CNT__SHIFT 0x19
12471#define SQ_WAVE_IB_DBG0__KILL_MASK 0x8000000
12472#define SQ_WAVE_IB_DBG0__KILL__SHIFT 0x1b
12473#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH_MASK 0x10000000
12474#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH__SHIFT 0x1c
12475#define SQ_WAVE_EXEC_LO__EXEC_LO_MASK 0xffffffff
12476#define SQ_WAVE_EXEC_LO__EXEC_LO__SHIFT 0x0
12477#define SQ_WAVE_EXEC_HI__EXEC_HI_MASK 0xffffffff
12478#define SQ_WAVE_EXEC_HI__EXEC_HI__SHIFT 0x0
12479#define SQ_WAVE_STATUS__SCC_MASK 0x1
12480#define SQ_WAVE_STATUS__SCC__SHIFT 0x0
12481#define SQ_WAVE_STATUS__SPI_PRIO_MASK 0x6
12482#define SQ_WAVE_STATUS__SPI_PRIO__SHIFT 0x1
12483#define SQ_WAVE_STATUS__WAVE_PRIO_MASK 0x18
12484#define SQ_WAVE_STATUS__WAVE_PRIO__SHIFT 0x3
12485#define SQ_WAVE_STATUS__PRIV_MASK 0x20
12486#define SQ_WAVE_STATUS__PRIV__SHIFT 0x5
12487#define SQ_WAVE_STATUS__TRAP_EN_MASK 0x40
12488#define SQ_WAVE_STATUS__TRAP_EN__SHIFT 0x6
12489#define SQ_WAVE_STATUS__TTRACE_EN_MASK 0x80
12490#define SQ_WAVE_STATUS__TTRACE_EN__SHIFT 0x7
12491#define SQ_WAVE_STATUS__EXPORT_RDY_MASK 0x100
12492#define SQ_WAVE_STATUS__EXPORT_RDY__SHIFT 0x8
12493#define SQ_WAVE_STATUS__EXECZ_MASK 0x200
12494#define SQ_WAVE_STATUS__EXECZ__SHIFT 0x9
12495#define SQ_WAVE_STATUS__VCCZ_MASK 0x400
12496#define SQ_WAVE_STATUS__VCCZ__SHIFT 0xa
12497#define SQ_WAVE_STATUS__IN_TG_MASK 0x800
12498#define SQ_WAVE_STATUS__IN_TG__SHIFT 0xb
12499#define SQ_WAVE_STATUS__IN_BARRIER_MASK 0x1000
12500#define SQ_WAVE_STATUS__IN_BARRIER__SHIFT 0xc
12501#define SQ_WAVE_STATUS__HALT_MASK 0x2000
12502#define SQ_WAVE_STATUS__HALT__SHIFT 0xd
12503#define SQ_WAVE_STATUS__TRAP_MASK 0x4000
12504#define SQ_WAVE_STATUS__TRAP__SHIFT 0xe
12505#define SQ_WAVE_STATUS__TTRACE_CU_EN_MASK 0x8000
12506#define SQ_WAVE_STATUS__TTRACE_CU_EN__SHIFT 0xf
12507#define SQ_WAVE_STATUS__VALID_MASK 0x10000
12508#define SQ_WAVE_STATUS__VALID__SHIFT 0x10
12509#define SQ_WAVE_STATUS__ECC_ERR_MASK 0x20000
12510#define SQ_WAVE_STATUS__ECC_ERR__SHIFT 0x11
12511#define SQ_WAVE_STATUS__SKIP_EXPORT_MASK 0x40000
12512#define SQ_WAVE_STATUS__SKIP_EXPORT__SHIFT 0x12
12513#define SQ_WAVE_STATUS__PERF_EN_MASK 0x80000
12514#define SQ_WAVE_STATUS__PERF_EN__SHIFT 0x13
12515#define SQ_WAVE_STATUS__COND_DBG_USER_MASK 0x100000
12516#define SQ_WAVE_STATUS__COND_DBG_USER__SHIFT 0x14
12517#define SQ_WAVE_STATUS__COND_DBG_SYS_MASK 0x200000
12518#define SQ_WAVE_STATUS__COND_DBG_SYS__SHIFT 0x15
12519#define SQ_WAVE_STATUS__DATA_ATC_MASK 0x400000
12520#define SQ_WAVE_STATUS__DATA_ATC__SHIFT 0x16
12521#define SQ_WAVE_STATUS__INST_ATC_MASK 0x800000
12522#define SQ_WAVE_STATUS__INST_ATC__SHIFT 0x17
12523#define SQ_WAVE_STATUS__DISPATCH_CACHE_CTRL_MASK 0x7000000
12524#define SQ_WAVE_STATUS__DISPATCH_CACHE_CTRL__SHIFT 0x18
12525#define SQ_WAVE_STATUS__MUST_EXPORT_MASK 0x8000000
12526#define SQ_WAVE_STATUS__MUST_EXPORT__SHIFT 0x1b
12527#define SQ_WAVE_MODE__FP_ROUND_MASK 0xf
12528#define SQ_WAVE_MODE__FP_ROUND__SHIFT 0x0
12529#define SQ_WAVE_MODE__FP_DENORM_MASK 0xf0
12530#define SQ_WAVE_MODE__FP_DENORM__SHIFT 0x4
12531#define SQ_WAVE_MODE__DX10_CLAMP_MASK 0x100
12532#define SQ_WAVE_MODE__DX10_CLAMP__SHIFT 0x8
12533#define SQ_WAVE_MODE__IEEE_MASK 0x200
12534#define SQ_WAVE_MODE__IEEE__SHIFT 0x9
12535#define SQ_WAVE_MODE__LOD_CLAMPED_MASK 0x400
12536#define SQ_WAVE_MODE__LOD_CLAMPED__SHIFT 0xa
12537#define SQ_WAVE_MODE__DEBUG_EN_MASK 0x800
12538#define SQ_WAVE_MODE__DEBUG_EN__SHIFT 0xb
12539#define SQ_WAVE_MODE__EXCP_EN_MASK 0x1ff000
12540#define SQ_WAVE_MODE__EXCP_EN__SHIFT 0xc
12541#define SQ_WAVE_MODE__VSKIP_MASK 0x10000000
12542#define SQ_WAVE_MODE__VSKIP__SHIFT 0x1c
12543#define SQ_WAVE_MODE__CSP_MASK 0xe0000000
12544#define SQ_WAVE_MODE__CSP__SHIFT 0x1d
12545#define SQ_WAVE_TRAPSTS__EXCP_MASK 0x1ff
12546#define SQ_WAVE_TRAPSTS__EXCP__SHIFT 0x0
12547#define SQ_WAVE_TRAPSTS__EXCP_CYCLE_MASK 0x3f0000
12548#define SQ_WAVE_TRAPSTS__EXCP_CYCLE__SHIFT 0x10
12549#define SQ_WAVE_TRAPSTS__DP_RATE_MASK 0xe0000000
12550#define SQ_WAVE_TRAPSTS__DP_RATE__SHIFT 0x1d
12551#define SQ_WAVE_HW_ID__WAVE_ID_MASK 0xf
12552#define SQ_WAVE_HW_ID__WAVE_ID__SHIFT 0x0
12553#define SQ_WAVE_HW_ID__SIMD_ID_MASK 0x30
12554#define SQ_WAVE_HW_ID__SIMD_ID__SHIFT 0x4
12555#define SQ_WAVE_HW_ID__PIPE_ID_MASK 0xc0
12556#define SQ_WAVE_HW_ID__PIPE_ID__SHIFT 0x6
12557#define SQ_WAVE_HW_ID__CU_ID_MASK 0xf00
12558#define SQ_WAVE_HW_ID__CU_ID__SHIFT 0x8
12559#define SQ_WAVE_HW_ID__SH_ID_MASK 0x1000
12560#define SQ_WAVE_HW_ID__SH_ID__SHIFT 0xc
12561#define SQ_WAVE_HW_ID__SE_ID_MASK 0x6000
12562#define SQ_WAVE_HW_ID__SE_ID__SHIFT 0xd
12563#define SQ_WAVE_HW_ID__TG_ID_MASK 0xf0000
12564#define SQ_WAVE_HW_ID__TG_ID__SHIFT 0x10
12565#define SQ_WAVE_HW_ID__VM_ID_MASK 0xf00000
12566#define SQ_WAVE_HW_ID__VM_ID__SHIFT 0x14
12567#define SQ_WAVE_HW_ID__QUEUE_ID_MASK 0x7000000
12568#define SQ_WAVE_HW_ID__QUEUE_ID__SHIFT 0x18
12569#define SQ_WAVE_HW_ID__STATE_ID_MASK 0x38000000
12570#define SQ_WAVE_HW_ID__STATE_ID__SHIFT 0x1b
12571#define SQ_WAVE_HW_ID__ME_ID_MASK 0xc0000000
12572#define SQ_WAVE_HW_ID__ME_ID__SHIFT 0x1e
12573#define SQ_WAVE_GPR_ALLOC__VGPR_BASE_MASK 0x3f
12574#define SQ_WAVE_GPR_ALLOC__VGPR_BASE__SHIFT 0x0
12575#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE_MASK 0x3f00
12576#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE__SHIFT 0x8
12577#define SQ_WAVE_GPR_ALLOC__SGPR_BASE_MASK 0x3f0000
12578#define SQ_WAVE_GPR_ALLOC__SGPR_BASE__SHIFT 0x10
12579#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE_MASK 0xf000000
12580#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE__SHIFT 0x18
12581#define SQ_WAVE_LDS_ALLOC__LDS_BASE_MASK 0xff
12582#define SQ_WAVE_LDS_ALLOC__LDS_BASE__SHIFT 0x0
12583#define SQ_WAVE_LDS_ALLOC__LDS_SIZE_MASK 0x1ff000
12584#define SQ_WAVE_LDS_ALLOC__LDS_SIZE__SHIFT 0xc
12585#define SQ_WAVE_IB_STS__VM_CNT_MASK 0xf
12586#define SQ_WAVE_IB_STS__VM_CNT__SHIFT 0x0
12587#define SQ_WAVE_IB_STS__EXP_CNT_MASK 0x70
12588#define SQ_WAVE_IB_STS__EXP_CNT__SHIFT 0x4
12589#define SQ_WAVE_IB_STS__LGKM_CNT_MASK 0xf00
12590#define SQ_WAVE_IB_STS__LGKM_CNT__SHIFT 0x8
12591#define SQ_WAVE_IB_STS__VALU_CNT_MASK 0x7000
12592#define SQ_WAVE_IB_STS__VALU_CNT__SHIFT 0xc
12593#define SQ_WAVE_M0__M0_MASK 0xffffffff
12594#define SQ_WAVE_M0__M0__SHIFT 0x0
12595#define SQ_WAVE_TBA_LO__ADDR_LO_MASK 0xffffffff
12596#define SQ_WAVE_TBA_LO__ADDR_LO__SHIFT 0x0
12597#define SQ_WAVE_TBA_HI__ADDR_HI_MASK 0xff
12598#define SQ_WAVE_TBA_HI__ADDR_HI__SHIFT 0x0
12599#define SQ_WAVE_TMA_LO__ADDR_LO_MASK 0xffffffff
12600#define SQ_WAVE_TMA_LO__ADDR_LO__SHIFT 0x0
12601#define SQ_WAVE_TMA_HI__ADDR_HI_MASK 0xff
12602#define SQ_WAVE_TMA_HI__ADDR_HI__SHIFT 0x0
12603#define SQ_WAVE_TTMP0__DATA_MASK 0xffffffff
12604#define SQ_WAVE_TTMP0__DATA__SHIFT 0x0
12605#define SQ_WAVE_TTMP1__DATA_MASK 0xffffffff
12606#define SQ_WAVE_TTMP1__DATA__SHIFT 0x0
12607#define SQ_WAVE_TTMP2__DATA_MASK 0xffffffff
12608#define SQ_WAVE_TTMP2__DATA__SHIFT 0x0
12609#define SQ_WAVE_TTMP3__DATA_MASK 0xffffffff
12610#define SQ_WAVE_TTMP3__DATA__SHIFT 0x0
12611#define SQ_WAVE_TTMP4__DATA_MASK 0xffffffff
12612#define SQ_WAVE_TTMP4__DATA__SHIFT 0x0
12613#define SQ_WAVE_TTMP5__DATA_MASK 0xffffffff
12614#define SQ_WAVE_TTMP5__DATA__SHIFT 0x0
12615#define SQ_WAVE_TTMP6__DATA_MASK 0xffffffff
12616#define SQ_WAVE_TTMP6__DATA__SHIFT 0x0
12617#define SQ_WAVE_TTMP7__DATA_MASK 0xffffffff
12618#define SQ_WAVE_TTMP7__DATA__SHIFT 0x0
12619#define SQ_WAVE_TTMP8__DATA_MASK 0xffffffff
12620#define SQ_WAVE_TTMP8__DATA__SHIFT 0x0
12621#define SQ_WAVE_TTMP9__DATA_MASK 0xffffffff
12622#define SQ_WAVE_TTMP9__DATA__SHIFT 0x0
12623#define SQ_WAVE_TTMP10__DATA_MASK 0xffffffff
12624#define SQ_WAVE_TTMP10__DATA__SHIFT 0x0
12625#define SQ_WAVE_TTMP11__DATA_MASK 0xffffffff
12626#define SQ_WAVE_TTMP11__DATA__SHIFT 0x0
12627#define SQ_DEBUG_STS_GLOBAL__BUSY_MASK 0x1
12628#define SQ_DEBUG_STS_GLOBAL__BUSY__SHIFT 0x0
12629#define SQ_DEBUG_STS_GLOBAL__INTERRUPT_MSG_BUSY_MASK 0x2
12630#define SQ_DEBUG_STS_GLOBAL__INTERRUPT_MSG_BUSY__SHIFT 0x1
12631#define SQ_DEBUG_STS_GLOBAL__WAVE_LEVEL_SH0_MASK 0xfff0
12632#define SQ_DEBUG_STS_GLOBAL__WAVE_LEVEL_SH0__SHIFT 0x4
12633#define SQ_DEBUG_STS_GLOBAL__WAVE_LEVEL_SH1_MASK 0xfff0000
12634#define SQ_DEBUG_STS_GLOBAL__WAVE_LEVEL_SH1__SHIFT 0x10
12635#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_GFX0_MASK 0xff
12636#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_GFX0__SHIFT 0x0
12637#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_GFX1_MASK 0xff00
12638#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_GFX1__SHIFT 0x8
12639#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_IMMED_MASK 0xff0000
12640#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_IMMED__SHIFT 0x10
12641#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_HOST_MASK 0xff000000
12642#define SQ_DEBUG_STS_GLOBAL2__FIFO_LEVEL_HOST__SHIFT 0x18
12643#define SQ_DEBUG_STS_GLOBAL3__FIFO_LEVEL_HOST_CMD_MASK 0xf
12644#define SQ_DEBUG_STS_GLOBAL3__FIFO_LEVEL_HOST_CMD__SHIFT 0x0
12645#define SQ_DEBUG_STS_GLOBAL3__FIFO_LEVEL_HOST_REG_MASK 0xf0
12646#define SQ_DEBUG_STS_GLOBAL3__FIFO_LEVEL_HOST_REG__SHIFT 0x4
12647#define SQ_DEBUG_STS_LOCAL__BUSY_MASK 0x1
12648#define SQ_DEBUG_STS_LOCAL__BUSY__SHIFT 0x0
12649#define SQ_DEBUG_STS_LOCAL__WAVE_LEVEL_MASK 0x3f0
12650#define SQ_DEBUG_STS_LOCAL__WAVE_LEVEL__SHIFT 0x4
12651#define SQ_DEBUG_CTRL_LOCAL__UNUSED_MASK 0xff
12652#define SQ_DEBUG_CTRL_LOCAL__UNUSED__SHIFT 0x0
12653#define SH_MEM_BASES__PRIVATE_BASE_MASK 0xffff
12654#define SH_MEM_BASES__PRIVATE_BASE__SHIFT 0x0
12655#define SH_MEM_BASES__SHARED_BASE_MASK 0xffff0000
12656#define SH_MEM_BASES__SHARED_BASE__SHIFT 0x10
12657#define SH_MEM_APE1_BASE__BASE_MASK 0xffffffff
12658#define SH_MEM_APE1_BASE__BASE__SHIFT 0x0
12659#define SH_MEM_APE1_LIMIT__LIMIT_MASK 0xffffffff
12660#define SH_MEM_APE1_LIMIT__LIMIT__SHIFT 0x0
12661#define SH_MEM_CONFIG__PTR32_MASK 0x1
12662#define SH_MEM_CONFIG__PTR32__SHIFT 0x0
12663#define SH_MEM_CONFIG__PRIVATE_ATC_MASK 0x2
12664#define SH_MEM_CONFIG__PRIVATE_ATC__SHIFT 0x1
12665#define SH_MEM_CONFIG__ALIGNMENT_MODE_MASK 0xc
12666#define SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT 0x2
12667#define SH_MEM_CONFIG__DEFAULT_MTYPE_MASK 0x70
12668#define SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT 0x4
12669#define SH_MEM_CONFIG__APE1_MTYPE_MASK 0x380
12670#define SH_MEM_CONFIG__APE1_MTYPE__SHIFT 0x7
12671#define SQC_POLICY__DATA_L1_POLICY_0_MASK 0x1
12672#define SQC_POLICY__DATA_L1_POLICY_0__SHIFT 0x0
12673#define SQC_POLICY__DATA_L1_POLICY_1_MASK 0x2
12674#define SQC_POLICY__DATA_L1_POLICY_1__SHIFT 0x1
12675#define SQC_POLICY__DATA_L1_POLICY_2_MASK 0x4
12676#define SQC_POLICY__DATA_L1_POLICY_2__SHIFT 0x2
12677#define SQC_POLICY__DATA_L1_POLICY_3_MASK 0x8
12678#define SQC_POLICY__DATA_L1_POLICY_3__SHIFT 0x3
12679#define SQC_POLICY__DATA_L1_POLICY_4_MASK 0x10
12680#define SQC_POLICY__DATA_L1_POLICY_4__SHIFT 0x4
12681#define SQC_POLICY__DATA_L1_POLICY_5_MASK 0x20
12682#define SQC_POLICY__DATA_L1_POLICY_5__SHIFT 0x5
12683#define SQC_POLICY__DATA_L1_POLICY_6_MASK 0x40
12684#define SQC_POLICY__DATA_L1_POLICY_6__SHIFT 0x6
12685#define SQC_POLICY__DATA_L1_POLICY_7_MASK 0x80
12686#define SQC_POLICY__DATA_L1_POLICY_7__SHIFT 0x7
12687#define SQC_POLICY__DATA_L2_POLICY_0_MASK 0x300
12688#define SQC_POLICY__DATA_L2_POLICY_0__SHIFT 0x8
12689#define SQC_POLICY__DATA_L2_POLICY_1_MASK 0xc00
12690#define SQC_POLICY__DATA_L2_POLICY_1__SHIFT 0xa
12691#define SQC_POLICY__DATA_L2_POLICY_2_MASK 0x3000
12692#define SQC_POLICY__DATA_L2_POLICY_2__SHIFT 0xc
12693#define SQC_POLICY__DATA_L2_POLICY_3_MASK 0xc000
12694#define SQC_POLICY__DATA_L2_POLICY_3__SHIFT 0xe
12695#define SQC_POLICY__DATA_L2_POLICY_4_MASK 0x30000
12696#define SQC_POLICY__DATA_L2_POLICY_4__SHIFT 0x10
12697#define SQC_POLICY__DATA_L2_POLICY_5_MASK 0xc0000
12698#define SQC_POLICY__DATA_L2_POLICY_5__SHIFT 0x12
12699#define SQC_POLICY__DATA_L2_POLICY_6_MASK 0x300000
12700#define SQC_POLICY__DATA_L2_POLICY_6__SHIFT 0x14
12701#define SQC_POLICY__DATA_L2_POLICY_7_MASK 0xc00000
12702#define SQC_POLICY__DATA_L2_POLICY_7__SHIFT 0x16
12703#define SQC_POLICY__INST_L2_POLICY_MASK 0x3000000
12704#define SQC_POLICY__INST_L2_POLICY__SHIFT 0x18
12705#define SQC_VOLATILE__DATA_L1_MASK 0xf
12706#define SQC_VOLATILE__DATA_L1__SHIFT 0x0
12707#define SQC_VOLATILE__DATA_L2_MASK 0xf0
12708#define SQC_VOLATILE__DATA_L2__SHIFT 0x4
12709#define SQC_VOLATILE__INST_L2_MASK 0x100
12710#define SQC_VOLATILE__INST_L2__SHIFT 0x8
12711#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE_MASK 0xf
12712#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE__SHIFT 0x0
12713#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA_MASK 0x10
12714#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA__SHIFT 0x4
12715#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE_MASK 0xf
12716#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE__SHIFT 0x0
12717#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA_MASK 0x10
12718#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA__SHIFT 0x4
12719#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID_MASK 0x1e0
12720#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID__SHIFT 0x5
12721#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID_MASK 0x600
12722#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID__SHIFT 0x9
12723#define SQ_THREAD_TRACE_WORD_INST__SIZE_MASK 0x800
12724#define SQ_THREAD_TRACE_WORD_INST__SIZE__SHIFT 0xb
12725#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE_MASK 0xf000
12726#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE__SHIFT 0xc
12727#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE_MASK 0xf
12728#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12729#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA_MASK 0x10
12730#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA__SHIFT 0x4
12731#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID_MASK 0x1e0
12732#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID__SHIFT 0x5
12733#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID_MASK 0x600
12734#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID__SHIFT 0x9
12735#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO_MASK 0xffff0000
12736#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO__SHIFT 0x10
12737#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI_MASK 0xffffff
12738#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI__SHIFT 0x0
12739#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE_MASK 0xf
12740#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12741#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA_MASK 0x10
12742#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA__SHIFT 0x4
12743#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID_MASK 0x20
12744#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID__SHIFT 0x5
12745#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID_MASK 0x3c0
12746#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID__SHIFT 0x6
12747#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID_MASK 0x3c00
12748#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID__SHIFT 0xa
12749#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID_MASK 0xc000
12750#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID__SHIFT 0xe
12751#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO_MASK 0xffff0000
12752#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO__SHIFT 0x10
12753#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI_MASK 0xffff
12754#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI__SHIFT 0x0
12755#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE_MASK 0xf
12756#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12757#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO_MASK 0xffff0000
12758#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO__SHIFT 0x10
12759#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI_MASK 0xffffffff
12760#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI__SHIFT 0x0
12761#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE_MASK 0xf
12762#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE__SHIFT 0x0
12763#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA_MASK 0x10
12764#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA__SHIFT 0x4
12765#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID_MASK 0x20
12766#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID__SHIFT 0x5
12767#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID_MASK 0x3c0
12768#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID__SHIFT 0x6
12769#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID_MASK 0x3c00
12770#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID__SHIFT 0xa
12771#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID_MASK 0xc000
12772#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID__SHIFT 0xe
12773#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE_MASK 0xf
12774#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE__SHIFT 0x0
12775#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA_MASK 0xff0
12776#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA__SHIFT 0x4
12777#define SQ_THREAD_TRACE_WORD_MISC__SH_ID_MASK 0x1000
12778#define SQ_THREAD_TRACE_WORD_MISC__SH_ID__SHIFT 0xc
12779#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE_MASK 0xe000
12780#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE__SHIFT 0xd
12781#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE_MASK 0xf
12782#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE__SHIFT 0x0
12783#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA_MASK 0x10
12784#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA__SHIFT 0x4
12785#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID_MASK 0x20
12786#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID__SHIFT 0x5
12787#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID_MASK 0x3c0
12788#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID__SHIFT 0x6
12789#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID_MASK 0x3c00
12790#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID__SHIFT 0xa
12791#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID_MASK 0xc000
12792#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID__SHIFT 0xe
12793#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER_MASK 0x1f0000
12794#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER__SHIFT 0x10
12795#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED_MASK 0x200000
12796#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED__SHIFT 0x15
12797#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT_MASK 0x1fc00000
12798#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT__SHIFT 0x16
12799#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID_MASK 0xe0000000
12800#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID__SHIFT 0x1d
12801#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE_MASK 0xf
12802#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12803#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA_MASK 0x10
12804#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA__SHIFT 0x4
12805#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID_MASK 0x60
12806#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID__SHIFT 0x5
12807#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID_MASK 0x180
12808#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID__SHIFT 0x7
12809#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV_MASK 0x200
12810#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV__SHIFT 0x9
12811#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE_MASK 0x1c00
12812#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE__SHIFT 0xa
12813#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV_MASK 0x4000
12814#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV__SHIFT 0xe
12815#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP_MASK 0x8000
12816#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP__SHIFT 0xf
12817#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR_MASK 0xffff0000
12818#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR__SHIFT 0x10
12819#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA_MASK 0xffffffff
12820#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA__SHIFT 0x0
12821#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE_MASK 0xf
12822#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12823#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA_MASK 0x10
12824#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA__SHIFT 0x4
12825#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID_MASK 0x60
12826#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID__SHIFT 0x5
12827#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID_MASK 0x180
12828#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID__SHIFT 0x7
12829#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR_MASK 0xfe00
12830#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR__SHIFT 0x9
12831#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO_MASK 0xffff0000
12832#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO__SHIFT 0x10
12833#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI_MASK 0xffff
12834#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI__SHIFT 0x0
12835#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE_MASK 0xf
12836#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE__SHIFT 0x0
12837#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA_MASK 0x10
12838#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA__SHIFT 0x4
12839#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID_MASK 0x20
12840#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID__SHIFT 0x5
12841#define SQ_THREAD_TRACE_WORD_EVENT__STAGE_MASK 0x1c0
12842#define SQ_THREAD_TRACE_WORD_EVENT__STAGE__SHIFT 0x6
12843#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE_MASK 0xfc00
12844#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE__SHIFT 0xa
12845#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE_MASK 0xf
12846#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE__SHIFT 0x0
12847#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA_MASK 0x10
12848#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA__SHIFT 0x4
12849#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID_MASK 0x60
12850#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID__SHIFT 0x5
12851#define SQ_THREAD_TRACE_WORD_ISSUE__INST0_MASK 0x300
12852#define SQ_THREAD_TRACE_WORD_ISSUE__INST0__SHIFT 0x8
12853#define SQ_THREAD_TRACE_WORD_ISSUE__INST1_MASK 0xc00
12854#define SQ_THREAD_TRACE_WORD_ISSUE__INST1__SHIFT 0xa
12855#define SQ_THREAD_TRACE_WORD_ISSUE__INST2_MASK 0x3000
12856#define SQ_THREAD_TRACE_WORD_ISSUE__INST2__SHIFT 0xc
12857#define SQ_THREAD_TRACE_WORD_ISSUE__INST3_MASK 0xc000
12858#define SQ_THREAD_TRACE_WORD_ISSUE__INST3__SHIFT 0xe
12859#define SQ_THREAD_TRACE_WORD_ISSUE__INST4_MASK 0x30000
12860#define SQ_THREAD_TRACE_WORD_ISSUE__INST4__SHIFT 0x10
12861#define SQ_THREAD_TRACE_WORD_ISSUE__INST5_MASK 0xc0000
12862#define SQ_THREAD_TRACE_WORD_ISSUE__INST5__SHIFT 0x12
12863#define SQ_THREAD_TRACE_WORD_ISSUE__INST6_MASK 0x300000
12864#define SQ_THREAD_TRACE_WORD_ISSUE__INST6__SHIFT 0x14
12865#define SQ_THREAD_TRACE_WORD_ISSUE__INST7_MASK 0xc00000
12866#define SQ_THREAD_TRACE_WORD_ISSUE__INST7__SHIFT 0x16
12867#define SQ_THREAD_TRACE_WORD_ISSUE__INST8_MASK 0x3000000
12868#define SQ_THREAD_TRACE_WORD_ISSUE__INST8__SHIFT 0x18
12869#define SQ_THREAD_TRACE_WORD_ISSUE__INST9_MASK 0xc000000
12870#define SQ_THREAD_TRACE_WORD_ISSUE__INST9__SHIFT 0x1a
12871#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE_MASK 0xf
12872#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE__SHIFT 0x0
12873#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA_MASK 0x10
12874#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA__SHIFT 0x4
12875#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID_MASK 0x20
12876#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID__SHIFT 0x5
12877#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID_MASK 0x3c0
12878#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID__SHIFT 0x6
12879#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK_MASK 0xc00
12880#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK__SHIFT 0xa
12881#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0_MASK 0x1fff000
12882#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0__SHIFT 0xc
12883#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO_MASK 0xfe000000
12884#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO__SHIFT 0x19
12885#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI_MASK 0x3f
12886#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI__SHIFT 0x0
12887#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2_MASK 0x7ffc0
12888#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2__SHIFT 0x6
12889#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3_MASK 0xfff80000
12890#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3__SHIFT 0x13
12891#define SQ_INTERRUPT_WORD_CMN__SE_ID_MASK 0x3000000
12892#define SQ_INTERRUPT_WORD_CMN__SE_ID__SHIFT 0x18
12893#define SQ_INTERRUPT_WORD_CMN__ENCODING_MASK 0xc000000
12894#define SQ_INTERRUPT_WORD_CMN__ENCODING__SHIFT 0x1a
12895#define SQ_INTERRUPT_WORD_AUTO__THREAD_TRACE_MASK 0x1
12896#define SQ_INTERRUPT_WORD_AUTO__THREAD_TRACE__SHIFT 0x0
12897#define SQ_INTERRUPT_WORD_AUTO__WLT_MASK 0x2
12898#define SQ_INTERRUPT_WORD_AUTO__WLT__SHIFT 0x1
12899#define SQ_INTERRUPT_WORD_AUTO__THREAD_TRACE_BUF_FULL_MASK 0x4
12900#define SQ_INTERRUPT_WORD_AUTO__THREAD_TRACE_BUF_FULL__SHIFT 0x2
12901#define SQ_INTERRUPT_WORD_AUTO__REG_TIMESTAMP_MASK 0x8
12902#define SQ_INTERRUPT_WORD_AUTO__REG_TIMESTAMP__SHIFT 0x3
12903#define SQ_INTERRUPT_WORD_AUTO__CMD_TIMESTAMP_MASK 0x10
12904#define SQ_INTERRUPT_WORD_AUTO__CMD_TIMESTAMP__SHIFT 0x4
12905#define SQ_INTERRUPT_WORD_AUTO__HOST_CMD_OVERFLOW_MASK 0x20
12906#define SQ_INTERRUPT_WORD_AUTO__HOST_CMD_OVERFLOW__SHIFT 0x5
12907#define SQ_INTERRUPT_WORD_AUTO__HOST_REG_OVERFLOW_MASK 0x40
12908#define SQ_INTERRUPT_WORD_AUTO__HOST_REG_OVERFLOW__SHIFT 0x6
12909#define SQ_INTERRUPT_WORD_AUTO__IMMED_OVERFLOW_MASK 0x80
12910#define SQ_INTERRUPT_WORD_AUTO__IMMED_OVERFLOW__SHIFT 0x7
12911#define SQ_INTERRUPT_WORD_AUTO__SE_ID_MASK 0x3000000
12912#define SQ_INTERRUPT_WORD_AUTO__SE_ID__SHIFT 0x18
12913#define SQ_INTERRUPT_WORD_AUTO__ENCODING_MASK 0xc000000
12914#define SQ_INTERRUPT_WORD_AUTO__ENCODING__SHIFT 0x1a
12915#define SQ_INTERRUPT_WORD_WAVE__DATA_MASK 0xff
12916#define SQ_INTERRUPT_WORD_WAVE__DATA__SHIFT 0x0
12917#define SQ_INTERRUPT_WORD_WAVE__SH_ID_MASK 0x100
12918#define SQ_INTERRUPT_WORD_WAVE__SH_ID__SHIFT 0x8
12919#define SQ_INTERRUPT_WORD_WAVE__PRIV_MASK 0x200
12920#define SQ_INTERRUPT_WORD_WAVE__PRIV__SHIFT 0x9
12921#define SQ_INTERRUPT_WORD_WAVE__VM_ID_MASK 0x3c00
12922#define SQ_INTERRUPT_WORD_WAVE__VM_ID__SHIFT 0xa
12923#define SQ_INTERRUPT_WORD_WAVE__WAVE_ID_MASK 0x3c000
12924#define SQ_INTERRUPT_WORD_WAVE__WAVE_ID__SHIFT 0xe
12925#define SQ_INTERRUPT_WORD_WAVE__SIMD_ID_MASK 0xc0000
12926#define SQ_INTERRUPT_WORD_WAVE__SIMD_ID__SHIFT 0x12
12927#define SQ_INTERRUPT_WORD_WAVE__CU_ID_MASK 0xf00000
12928#define SQ_INTERRUPT_WORD_WAVE__CU_ID__SHIFT 0x14
12929#define SQ_INTERRUPT_WORD_WAVE__SE_ID_MASK 0x3000000
12930#define SQ_INTERRUPT_WORD_WAVE__SE_ID__SHIFT 0x18
12931#define SQ_INTERRUPT_WORD_WAVE__ENCODING_MASK 0xc000000
12932#define SQ_INTERRUPT_WORD_WAVE__ENCODING__SHIFT 0x1a
12933#define SQ_SOP2__SSRC0_MASK 0xff
12934#define SQ_SOP2__SSRC0__SHIFT 0x0
12935#define SQ_SOP2__SSRC1_MASK 0xff00
12936#define SQ_SOP2__SSRC1__SHIFT 0x8
12937#define SQ_SOP2__SDST_MASK 0x7f0000
12938#define SQ_SOP2__SDST__SHIFT 0x10
12939#define SQ_SOP2__OP_MASK 0x3f800000
12940#define SQ_SOP2__OP__SHIFT 0x17
12941#define SQ_SOP2__ENCODING_MASK 0xc0000000
12942#define SQ_SOP2__ENCODING__SHIFT 0x1e
12943#define SQ_VOP1__SRC0_MASK 0x1ff
12944#define SQ_VOP1__SRC0__SHIFT 0x0
12945#define SQ_VOP1__OP_MASK 0x1fe00
12946#define SQ_VOP1__OP__SHIFT 0x9
12947#define SQ_VOP1__VDST_MASK 0x1fe0000
12948#define SQ_VOP1__VDST__SHIFT 0x11
12949#define SQ_VOP1__ENCODING_MASK 0xfe000000
12950#define SQ_VOP1__ENCODING__SHIFT 0x19
12951#define SQ_MTBUF_1__VADDR_MASK 0xff
12952#define SQ_MTBUF_1__VADDR__SHIFT 0x0
12953#define SQ_MTBUF_1__VDATA_MASK 0xff00
12954#define SQ_MTBUF_1__VDATA__SHIFT 0x8
12955#define SQ_MTBUF_1__SRSRC_MASK 0x1f0000
12956#define SQ_MTBUF_1__SRSRC__SHIFT 0x10
12957#define SQ_MTBUF_1__SLC_MASK 0x400000
12958#define SQ_MTBUF_1__SLC__SHIFT 0x16
12959#define SQ_MTBUF_1__TFE_MASK 0x800000
12960#define SQ_MTBUF_1__TFE__SHIFT 0x17
12961#define SQ_MTBUF_1__SOFFSET_MASK 0xff000000
12962#define SQ_MTBUF_1__SOFFSET__SHIFT 0x18
12963#define SQ_EXP_1__VSRC0_MASK 0xff
12964#define SQ_EXP_1__VSRC0__SHIFT 0x0
12965#define SQ_EXP_1__VSRC1_MASK 0xff00
12966#define SQ_EXP_1__VSRC1__SHIFT 0x8
12967#define SQ_EXP_1__VSRC2_MASK 0xff0000
12968#define SQ_EXP_1__VSRC2__SHIFT 0x10
12969#define SQ_EXP_1__VSRC3_MASK 0xff000000
12970#define SQ_EXP_1__VSRC3__SHIFT 0x18
12971#define SQ_MUBUF_1__VADDR_MASK 0xff
12972#define SQ_MUBUF_1__VADDR__SHIFT 0x0
12973#define SQ_MUBUF_1__VDATA_MASK 0xff00
12974#define SQ_MUBUF_1__VDATA__SHIFT 0x8
12975#define SQ_MUBUF_1__SRSRC_MASK 0x1f0000
12976#define SQ_MUBUF_1__SRSRC__SHIFT 0x10
12977#define SQ_MUBUF_1__SLC_MASK 0x400000
12978#define SQ_MUBUF_1__SLC__SHIFT 0x16
12979#define SQ_MUBUF_1__TFE_MASK 0x800000
12980#define SQ_MUBUF_1__TFE__SHIFT 0x17
12981#define SQ_MUBUF_1__SOFFSET_MASK 0xff000000
12982#define SQ_MUBUF_1__SOFFSET__SHIFT 0x18
12983#define SQ_INST__ENCODING_MASK 0xffffffff
12984#define SQ_INST__ENCODING__SHIFT 0x0
12985#define SQ_EXP_0__EN_MASK 0xf
12986#define SQ_EXP_0__EN__SHIFT 0x0
12987#define SQ_EXP_0__TGT_MASK 0x3f0
12988#define SQ_EXP_0__TGT__SHIFT 0x4
12989#define SQ_EXP_0__COMPR_MASK 0x400
12990#define SQ_EXP_0__COMPR__SHIFT 0xa
12991#define SQ_EXP_0__DONE_MASK 0x800
12992#define SQ_EXP_0__DONE__SHIFT 0xb
12993#define SQ_EXP_0__VM_MASK 0x1000
12994#define SQ_EXP_0__VM__SHIFT 0xc
12995#define SQ_EXP_0__ENCODING_MASK 0xfc000000
12996#define SQ_EXP_0__ENCODING__SHIFT 0x1a
12997#define SQ_MUBUF_0__OFFSET_MASK 0xfff
12998#define SQ_MUBUF_0__OFFSET__SHIFT 0x0
12999#define SQ_MUBUF_0__OFFEN_MASK 0x1000
13000#define SQ_MUBUF_0__OFFEN__SHIFT 0xc
13001#define SQ_MUBUF_0__IDXEN_MASK 0x2000
13002#define SQ_MUBUF_0__IDXEN__SHIFT 0xd
13003#define SQ_MUBUF_0__GLC_MASK 0x4000
13004#define SQ_MUBUF_0__GLC__SHIFT 0xe
13005#define SQ_MUBUF_0__ADDR64_MASK 0x8000
13006#define SQ_MUBUF_0__ADDR64__SHIFT 0xf
13007#define SQ_MUBUF_0__LDS_MASK 0x10000
13008#define SQ_MUBUF_0__LDS__SHIFT 0x10
13009#define SQ_MUBUF_0__OP_MASK 0x1fc0000
13010#define SQ_MUBUF_0__OP__SHIFT 0x12
13011#define SQ_MUBUF_0__ENCODING_MASK 0xfc000000
13012#define SQ_MUBUF_0__ENCODING__SHIFT 0x1a
13013#define SQ_VOP3_0__VDST_MASK 0xff
13014#define SQ_VOP3_0__VDST__SHIFT 0x0
13015#define SQ_VOP3_0__ABS_MASK 0x700
13016#define SQ_VOP3_0__ABS__SHIFT 0x8
13017#define SQ_VOP3_0__CLAMP_MASK 0x800
13018#define SQ_VOP3_0__CLAMP__SHIFT 0xb
13019#define SQ_VOP3_0__OP_MASK 0x3fe0000
13020#define SQ_VOP3_0__OP__SHIFT 0x11
13021#define SQ_VOP3_0__ENCODING_MASK 0xfc000000
13022#define SQ_VOP3_0__ENCODING__SHIFT 0x1a
13023#define SQ_VOP2__SRC0_MASK 0x1ff
13024#define SQ_VOP2__SRC0__SHIFT 0x0
13025#define SQ_VOP2__VSRC1_MASK 0x1fe00
13026#define SQ_VOP2__VSRC1__SHIFT 0x9
13027#define SQ_VOP2__VDST_MASK 0x1fe0000
13028#define SQ_VOP2__VDST__SHIFT 0x11
13029#define SQ_VOP2__OP_MASK 0x7e000000
13030#define SQ_VOP2__OP__SHIFT 0x19
13031#define SQ_VOP2__ENCODING_MASK 0x80000000
13032#define SQ_VOP2__ENCODING__SHIFT 0x1f
13033#define SQ_MTBUF_0__OFFSET_MASK 0xfff
13034#define SQ_MTBUF_0__OFFSET__SHIFT 0x0
13035#define SQ_MTBUF_0__OFFEN_MASK 0x1000
13036#define SQ_MTBUF_0__OFFEN__SHIFT 0xc
13037#define SQ_MTBUF_0__IDXEN_MASK 0x2000
13038#define SQ_MTBUF_0__IDXEN__SHIFT 0xd
13039#define SQ_MTBUF_0__GLC_MASK 0x4000
13040#define SQ_MTBUF_0__GLC__SHIFT 0xe
13041#define SQ_MTBUF_0__ADDR64_MASK 0x8000
13042#define SQ_MTBUF_0__ADDR64__SHIFT 0xf
13043#define SQ_MTBUF_0__OP_MASK 0x70000
13044#define SQ_MTBUF_0__OP__SHIFT 0x10
13045#define SQ_MTBUF_0__DFMT_MASK 0x780000
13046#define SQ_MTBUF_0__DFMT__SHIFT 0x13
13047#define SQ_MTBUF_0__NFMT_MASK 0x3800000
13048#define SQ_MTBUF_0__NFMT__SHIFT 0x17
13049#define SQ_MTBUF_0__ENCODING_MASK 0xfc000000
13050#define SQ_MTBUF_0__ENCODING__SHIFT 0x1a
13051#define SQ_SOPP__SIMM16_MASK 0xffff
13052#define SQ_SOPP__SIMM16__SHIFT 0x0
13053#define SQ_SOPP__OP_MASK 0x7f0000
13054#define SQ_SOPP__OP__SHIFT 0x10
13055#define SQ_SOPP__ENCODING_MASK 0xff800000
13056#define SQ_SOPP__ENCODING__SHIFT 0x17
13057#define SQ_FLAT_0__GLC_MASK 0x10000
13058#define SQ_FLAT_0__GLC__SHIFT 0x10
13059#define SQ_FLAT_0__SLC_MASK 0x20000
13060#define SQ_FLAT_0__SLC__SHIFT 0x11
13061#define SQ_FLAT_0__OP_MASK 0x1fc0000
13062#define SQ_FLAT_0__OP__SHIFT 0x12
13063#define SQ_FLAT_0__ENCODING_MASK 0xfc000000
13064#define SQ_FLAT_0__ENCODING__SHIFT 0x1a
13065#define SQ_VOP3_0_SDST_ENC__VDST_MASK 0xff
13066#define SQ_VOP3_0_SDST_ENC__VDST__SHIFT 0x0
13067#define SQ_VOP3_0_SDST_ENC__SDST_MASK 0x7f00
13068#define SQ_VOP3_0_SDST_ENC__SDST__SHIFT 0x8
13069#define SQ_VOP3_0_SDST_ENC__OP_MASK 0x3fe0000
13070#define SQ_VOP3_0_SDST_ENC__OP__SHIFT 0x11
13071#define SQ_VOP3_0_SDST_ENC__ENCODING_MASK 0xfc000000
13072#define SQ_VOP3_0_SDST_ENC__ENCODING__SHIFT 0x1a
13073#define SQ_MIMG_1__VADDR_MASK 0xff
13074#define SQ_MIMG_1__VADDR__SHIFT 0x0
13075#define SQ_MIMG_1__VDATA_MASK 0xff00
13076#define SQ_MIMG_1__VDATA__SHIFT 0x8
13077#define SQ_MIMG_1__SRSRC_MASK 0x1f0000
13078#define SQ_MIMG_1__SRSRC__SHIFT 0x10
13079#define SQ_MIMG_1__SSAMP_MASK 0x3e00000
13080#define SQ_MIMG_1__SSAMP__SHIFT 0x15
13081#define SQ_SMRD__OFFSET_MASK 0xff
13082#define SQ_SMRD__OFFSET__SHIFT 0x0
13083#define SQ_SMRD__IMM_MASK 0x100
13084#define SQ_SMRD__IMM__SHIFT 0x8
13085#define SQ_SMRD__SBASE_MASK 0x7e00
13086#define SQ_SMRD__SBASE__SHIFT 0x9
13087#define SQ_SMRD__SDST_MASK 0x3f8000
13088#define SQ_SMRD__SDST__SHIFT 0xf
13089#define SQ_SMRD__OP_MASK 0x7c00000
13090#define SQ_SMRD__OP__SHIFT 0x16
13091#define SQ_SMRD__ENCODING_MASK 0xf8000000
13092#define SQ_SMRD__ENCODING__SHIFT 0x1b
13093#define SQ_SOP1__SSRC0_MASK 0xff
13094#define SQ_SOP1__SSRC0__SHIFT 0x0
13095#define SQ_SOP1__OP_MASK 0xff00
13096#define SQ_SOP1__OP__SHIFT 0x8
13097#define SQ_SOP1__SDST_MASK 0x7f0000
13098#define SQ_SOP1__SDST__SHIFT 0x10
13099#define SQ_SOP1__ENCODING_MASK 0xff800000
13100#define SQ_SOP1__ENCODING__SHIFT 0x17
13101#define SQ_SOPC__SSRC0_MASK 0xff
13102#define SQ_SOPC__SSRC0__SHIFT 0x0
13103#define SQ_SOPC__SSRC1_MASK 0xff00
13104#define SQ_SOPC__SSRC1__SHIFT 0x8
13105#define SQ_SOPC__OP_MASK 0x7f0000
13106#define SQ_SOPC__OP__SHIFT 0x10
13107#define SQ_SOPC__ENCODING_MASK 0xff800000
13108#define SQ_SOPC__ENCODING__SHIFT 0x17
13109#define SQ_FLAT_1__ADDR_MASK 0xff
13110#define SQ_FLAT_1__ADDR__SHIFT 0x0
13111#define SQ_FLAT_1__DATA_MASK 0xff00
13112#define SQ_FLAT_1__DATA__SHIFT 0x8
13113#define SQ_FLAT_1__TFE_MASK 0x800000
13114#define SQ_FLAT_1__TFE__SHIFT 0x17
13115#define SQ_FLAT_1__VDST_MASK 0xff000000
13116#define SQ_FLAT_1__VDST__SHIFT 0x18
13117#define SQ_DS_1__ADDR_MASK 0xff
13118#define SQ_DS_1__ADDR__SHIFT 0x0
13119#define SQ_DS_1__DATA0_MASK 0xff00
13120#define SQ_DS_1__DATA0__SHIFT 0x8
13121#define SQ_DS_1__DATA1_MASK 0xff0000
13122#define SQ_DS_1__DATA1__SHIFT 0x10
13123#define SQ_DS_1__VDST_MASK 0xff000000
13124#define SQ_DS_1__VDST__SHIFT 0x18
13125#define SQ_VOP3_1__SRC0_MASK 0x1ff
13126#define SQ_VOP3_1__SRC0__SHIFT 0x0
13127#define SQ_VOP3_1__SRC1_MASK 0x3fe00
13128#define SQ_VOP3_1__SRC1__SHIFT 0x9
13129#define SQ_VOP3_1__SRC2_MASK 0x7fc0000
13130#define SQ_VOP3_1__SRC2__SHIFT 0x12
13131#define SQ_VOP3_1__OMOD_MASK 0x18000000
13132#define SQ_VOP3_1__OMOD__SHIFT 0x1b
13133#define SQ_VOP3_1__NEG_MASK 0xe0000000
13134#define SQ_VOP3_1__NEG__SHIFT 0x1d
13135#define SQ_MIMG_0__DMASK_MASK 0xf00
13136#define SQ_MIMG_0__DMASK__SHIFT 0x8
13137#define SQ_MIMG_0__UNORM_MASK 0x1000
13138#define SQ_MIMG_0__UNORM__SHIFT 0xc
13139#define SQ_MIMG_0__GLC_MASK 0x2000
13140#define SQ_MIMG_0__GLC__SHIFT 0xd
13141#define SQ_MIMG_0__DA_MASK 0x4000
13142#define SQ_MIMG_0__DA__SHIFT 0xe
13143#define SQ_MIMG_0__R128_MASK 0x8000
13144#define SQ_MIMG_0__R128__SHIFT 0xf
13145#define SQ_MIMG_0__TFE_MASK 0x10000
13146#define SQ_MIMG_0__TFE__SHIFT 0x10
13147#define SQ_MIMG_0__LWE_MASK 0x20000
13148#define SQ_MIMG_0__LWE__SHIFT 0x11
13149#define SQ_MIMG_0__OP_MASK 0x1fc0000
13150#define SQ_MIMG_0__OP__SHIFT 0x12
13151#define SQ_MIMG_0__SLC_MASK 0x2000000
13152#define SQ_MIMG_0__SLC__SHIFT 0x19
13153#define SQ_MIMG_0__ENCODING_MASK 0xfc000000
13154#define SQ_MIMG_0__ENCODING__SHIFT 0x1a
13155#define SQ_SOPK__SIMM16_MASK 0xffff
13156#define SQ_SOPK__SIMM16__SHIFT 0x0
13157#define SQ_SOPK__SDST_MASK 0x7f0000
13158#define SQ_SOPK__SDST__SHIFT 0x10
13159#define SQ_SOPK__OP_MASK 0xf800000
13160#define SQ_SOPK__OP__SHIFT 0x17
13161#define SQ_SOPK__ENCODING_MASK 0xf0000000
13162#define SQ_SOPK__ENCODING__SHIFT 0x1c
13163#define SQ_DS_0__OFFSET0_MASK 0xff
13164#define SQ_DS_0__OFFSET0__SHIFT 0x0
13165#define SQ_DS_0__OFFSET1_MASK 0xff00
13166#define SQ_DS_0__OFFSET1__SHIFT 0x8
13167#define SQ_DS_0__GDS_MASK 0x20000
13168#define SQ_DS_0__GDS__SHIFT 0x11
13169#define SQ_DS_0__OP_MASK 0x3fc0000
13170#define SQ_DS_0__OP__SHIFT 0x12
13171#define SQ_DS_0__ENCODING_MASK 0xfc000000
13172#define SQ_DS_0__ENCODING__SHIFT 0x1a
13173#define SQ_VOPC__SRC0_MASK 0x1ff
13174#define SQ_VOPC__SRC0__SHIFT 0x0
13175#define SQ_VOPC__VSRC1_MASK 0x1fe00
13176#define SQ_VOPC__VSRC1__SHIFT 0x9
13177#define SQ_VOPC__OP_MASK 0x1fe0000
13178#define SQ_VOPC__OP__SHIFT 0x11
13179#define SQ_VOPC__ENCODING_MASK 0xfe000000
13180#define SQ_VOPC__ENCODING__SHIFT 0x19
13181#define SQ_VINTRP__VSRC_MASK 0xff
13182#define SQ_VINTRP__VSRC__SHIFT 0x0
13183#define SQ_VINTRP__ATTRCHAN_MASK 0x300
13184#define SQ_VINTRP__ATTRCHAN__SHIFT 0x8
13185#define SQ_VINTRP__ATTR_MASK 0xfc00
13186#define SQ_VINTRP__ATTR__SHIFT 0xa
13187#define SQ_VINTRP__OP_MASK 0x30000
13188#define SQ_VINTRP__OP__SHIFT 0x10
13189#define SQ_VINTRP__VDST_MASK 0x3fc0000
13190#define SQ_VINTRP__VDST__SHIFT 0x12
13191#define SQ_VINTRP__ENCODING_MASK 0xfc000000
13192#define SQ_VINTRP__ENCODING__SHIFT 0x1a
13193#define CGTT_SX_CLK_CTRL0__ON_DELAY_MASK 0xf
13194#define CGTT_SX_CLK_CTRL0__ON_DELAY__SHIFT 0x0
13195#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS_MASK 0xff0
13196#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS__SHIFT 0x4
13197#define CGTT_SX_CLK_CTRL0__RESERVED_MASK 0xfff000
13198#define CGTT_SX_CLK_CTRL0__RESERVED__SHIFT 0xc
13199#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7_MASK 0x1000000
13200#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7__SHIFT 0x18
13201#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6_MASK 0x2000000
13202#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6__SHIFT 0x19
13203#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5_MASK 0x4000000
13204#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5__SHIFT 0x1a
13205#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4_MASK 0x8000000
13206#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4__SHIFT 0x1b
13207#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3_MASK 0x10000000
13208#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3__SHIFT 0x1c
13209#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2_MASK 0x20000000
13210#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2__SHIFT 0x1d
13211#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1_MASK 0x40000000
13212#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1__SHIFT 0x1e
13213#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0_MASK 0x80000000
13214#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0__SHIFT 0x1f
13215#define CGTT_SX_CLK_CTRL1__ON_DELAY_MASK 0xf
13216#define CGTT_SX_CLK_CTRL1__ON_DELAY__SHIFT 0x0
13217#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS_MASK 0xff0
13218#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS__SHIFT 0x4
13219#define CGTT_SX_CLK_CTRL1__RESERVED_MASK 0xfff000
13220#define CGTT_SX_CLK_CTRL1__RESERVED__SHIFT 0xc
13221#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE7_MASK 0x1000000
13222#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE7__SHIFT 0x18
13223#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6_MASK 0x2000000
13224#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6__SHIFT 0x19
13225#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5_MASK 0x4000000
13226#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5__SHIFT 0x1a
13227#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4_MASK 0x8000000
13228#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4__SHIFT 0x1b
13229#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3_MASK 0x10000000
13230#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3__SHIFT 0x1c
13231#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2_MASK 0x20000000
13232#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2__SHIFT 0x1d
13233#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1_MASK 0x40000000
13234#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1__SHIFT 0x1e
13235#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0_MASK 0x80000000
13236#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0__SHIFT 0x1f
13237#define CGTT_SX_CLK_CTRL2__ON_DELAY_MASK 0xf
13238#define CGTT_SX_CLK_CTRL2__ON_DELAY__SHIFT 0x0
13239#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS_MASK 0xff0
13240#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS__SHIFT 0x4
13241#define CGTT_SX_CLK_CTRL2__RESERVED_MASK 0xfff000
13242#define CGTT_SX_CLK_CTRL2__RESERVED__SHIFT 0xc
13243#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE7_MASK 0x1000000
13244#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE7__SHIFT 0x18
13245#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6_MASK 0x2000000
13246#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6__SHIFT 0x19
13247#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5_MASK 0x4000000
13248#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5__SHIFT 0x1a
13249#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4_MASK 0x8000000
13250#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4__SHIFT 0x1b
13251#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3_MASK 0x10000000
13252#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3__SHIFT 0x1c
13253#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2_MASK 0x20000000
13254#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2__SHIFT 0x1d
13255#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1_MASK 0x40000000
13256#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1__SHIFT 0x1e
13257#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0_MASK 0x80000000
13258#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0__SHIFT 0x1f
13259#define CGTT_SX_CLK_CTRL3__ON_DELAY_MASK 0xf
13260#define CGTT_SX_CLK_CTRL3__ON_DELAY__SHIFT 0x0
13261#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS_MASK 0xff0
13262#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS__SHIFT 0x4
13263#define CGTT_SX_CLK_CTRL3__RESERVED_MASK 0xfff000
13264#define CGTT_SX_CLK_CTRL3__RESERVED__SHIFT 0xc
13265#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE7_MASK 0x1000000
13266#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE7__SHIFT 0x18
13267#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6_MASK 0x2000000
13268#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6__SHIFT 0x19
13269#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5_MASK 0x4000000
13270#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5__SHIFT 0x1a
13271#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4_MASK 0x8000000
13272#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4__SHIFT 0x1b
13273#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3_MASK 0x10000000
13274#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3__SHIFT 0x1c
13275#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2_MASK 0x20000000
13276#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2__SHIFT 0x1d
13277#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1_MASK 0x40000000
13278#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1__SHIFT 0x1e
13279#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0_MASK 0x80000000
13280#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0__SHIFT 0x1f
13281#define CGTT_SX_CLK_CTRL4__ON_DELAY_MASK 0xf
13282#define CGTT_SX_CLK_CTRL4__ON_DELAY__SHIFT 0x0
13283#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS_MASK 0xff0
13284#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS__SHIFT 0x4
13285#define CGTT_SX_CLK_CTRL4__RESERVED_MASK 0xfff000
13286#define CGTT_SX_CLK_CTRL4__RESERVED__SHIFT 0xc
13287#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE7_MASK 0x1000000
13288#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE7__SHIFT 0x18
13289#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6_MASK 0x2000000
13290#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6__SHIFT 0x19
13291#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5_MASK 0x4000000
13292#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5__SHIFT 0x1a
13293#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4_MASK 0x8000000
13294#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4__SHIFT 0x1b
13295#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3_MASK 0x10000000
13296#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3__SHIFT 0x1c
13297#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2_MASK 0x20000000
13298#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2__SHIFT 0x1d
13299#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1_MASK 0x40000000
13300#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1__SHIFT 0x1e
13301#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0_MASK 0x80000000
13302#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0__SHIFT 0x1f
13303#define SX_DEBUG_BUSY__POS_FREE_OR_VALIDS_MASK 0x1
13304#define SX_DEBUG_BUSY__POS_FREE_OR_VALIDS__SHIFT 0x0
13305#define SX_DEBUG_BUSY__POS_REQUESTER_BUSY_MASK 0x2
13306#define SX_DEBUG_BUSY__POS_REQUESTER_BUSY__SHIFT 0x1
13307#define SX_DEBUG_BUSY__PA_SX_BUSY_MASK 0x4
13308#define SX_DEBUG_BUSY__PA_SX_BUSY__SHIFT 0x2
13309#define SX_DEBUG_BUSY__POS_SCBD_BUSY_MASK 0x8
13310#define SX_DEBUG_BUSY__POS_SCBD_BUSY__SHIFT 0x3
13311#define SX_DEBUG_BUSY__POS_BANK3VAL3_BUSY_MASK 0x10
13312#define SX_DEBUG_BUSY__POS_BANK3VAL3_BUSY__SHIFT 0x4
13313#define SX_DEBUG_BUSY__POS_BANK3VAL2_BUSY_MASK 0x20
13314#define SX_DEBUG_BUSY__POS_BANK3VAL2_BUSY__SHIFT 0x5
13315#define SX_DEBUG_BUSY__POS_BANK3VAL1_BUSY_MASK 0x40
13316#define SX_DEBUG_BUSY__POS_BANK3VAL1_BUSY__SHIFT 0x6
13317#define SX_DEBUG_BUSY__POS_BANK3VAL0_BUSY_MASK 0x80
13318#define SX_DEBUG_BUSY__POS_BANK3VAL0_BUSY__SHIFT 0x7
13319#define SX_DEBUG_BUSY__POS_BANK2VAL3_BUSY_MASK 0x100
13320#define SX_DEBUG_BUSY__POS_BANK2VAL3_BUSY__SHIFT 0x8
13321#define SX_DEBUG_BUSY__POS_BANK2VAL2_BUSY_MASK 0x200
13322#define SX_DEBUG_BUSY__POS_BANK2VAL2_BUSY__SHIFT 0x9
13323#define SX_DEBUG_BUSY__POS_BANK2VAL1_BUSY_MASK 0x400
13324#define SX_DEBUG_BUSY__POS_BANK2VAL1_BUSY__SHIFT 0xa
13325#define SX_DEBUG_BUSY__POS_BANK2VAL0_BUSY_MASK 0x800
13326#define SX_DEBUG_BUSY__POS_BANK2VAL0_BUSY__SHIFT 0xb
13327#define SX_DEBUG_BUSY__POS_BANK1VAL3_BUSY_MASK 0x1000
13328#define SX_DEBUG_BUSY__POS_BANK1VAL3_BUSY__SHIFT 0xc
13329#define SX_DEBUG_BUSY__POS_BANK1VAL2_BUSY_MASK 0x2000
13330#define SX_DEBUG_BUSY__POS_BANK1VAL2_BUSY__SHIFT 0xd
13331#define SX_DEBUG_BUSY__POS_BANK1VAL1_BUSY_MASK 0x4000
13332#define SX_DEBUG_BUSY__POS_BANK1VAL1_BUSY__SHIFT 0xe
13333#define SX_DEBUG_BUSY__POS_BANK1VAL0_BUSY_MASK 0x8000
13334#define SX_DEBUG_BUSY__POS_BANK1VAL0_BUSY__SHIFT 0xf
13335#define SX_DEBUG_BUSY__POS_BANK0VAL3_BUSY_MASK 0x10000
13336#define SX_DEBUG_BUSY__POS_BANK0VAL3_BUSY__SHIFT 0x10
13337#define SX_DEBUG_BUSY__POS_BANK0VAL2_BUSY_MASK 0x20000
13338#define SX_DEBUG_BUSY__POS_BANK0VAL2_BUSY__SHIFT 0x11
13339#define SX_DEBUG_BUSY__POS_BANK0VAL1_BUSY_MASK 0x40000
13340#define SX_DEBUG_BUSY__POS_BANK0VAL1_BUSY__SHIFT 0x12
13341#define SX_DEBUG_BUSY__POS_BANK0VAL0_BUSY_MASK 0x80000
13342#define SX_DEBUG_BUSY__POS_BANK0VAL0_BUSY__SHIFT 0x13
13343#define SX_DEBUG_BUSY__POS_INMUX_VALID_MASK 0x100000
13344#define SX_DEBUG_BUSY__POS_INMUX_VALID__SHIFT 0x14
13345#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ3_MASK 0x200000
13346#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ3__SHIFT 0x15
13347#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ2_MASK 0x400000
13348#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ2__SHIFT 0x16
13349#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ1_MASK 0x800000
13350#define SX_DEBUG_BUSY__WRCTRL1_VALIDQ1__SHIFT 0x17
13351#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ3_MASK 0x1000000
13352#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ3__SHIFT 0x18
13353#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ2_MASK 0x2000000
13354#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ2__SHIFT 0x19
13355#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ1_MASK 0x4000000
13356#define SX_DEBUG_BUSY__WRCTRL0_VALIDQ1__SHIFT 0x1a
13357#define SX_DEBUG_BUSY__PCCMD_VALID_MASK 0x8000000
13358#define SX_DEBUG_BUSY__PCCMD_VALID__SHIFT 0x1b
13359#define SX_DEBUG_BUSY__VDATA1_VALID_MASK 0x10000000
13360#define SX_DEBUG_BUSY__VDATA1_VALID__SHIFT 0x1c
13361#define SX_DEBUG_BUSY__VDATA0_VALID_MASK 0x20000000
13362#define SX_DEBUG_BUSY__VDATA0_VALID__SHIFT 0x1d
13363#define SX_DEBUG_BUSY__CMD_BUSYORVAL_MASK 0x40000000
13364#define SX_DEBUG_BUSY__CMD_BUSYORVAL__SHIFT 0x1e
13365#define SX_DEBUG_BUSY__ADDR_BUSYORVAL_MASK 0x80000000
13366#define SX_DEBUG_BUSY__ADDR_BUSYORVAL__SHIFT 0x1f
13367#define SX_DEBUG_BUSY_2__COL_SCBD_BUSY_MASK 0x1
13368#define SX_DEBUG_BUSY_2__COL_SCBD_BUSY__SHIFT 0x0
13369#define SX_DEBUG_BUSY_2__COL_REQ3_FREECNT_NE0_MASK 0x2
13370#define SX_DEBUG_BUSY_2__COL_REQ3_FREECNT_NE0__SHIFT 0x1
13371#define SX_DEBUG_BUSY_2__COL_REQ3_IDLE_MASK 0x4
13372#define SX_DEBUG_BUSY_2__COL_REQ3_IDLE__SHIFT 0x2
13373#define SX_DEBUG_BUSY_2__COL_REQ3_BUSY_MASK 0x8
13374#define SX_DEBUG_BUSY_2__COL_REQ3_BUSY__SHIFT 0x3
13375#define SX_DEBUG_BUSY_2__COL_REQ2_FREECNT_NE0_MASK 0x10
13376#define SX_DEBUG_BUSY_2__COL_REQ2_FREECNT_NE0__SHIFT 0x4
13377#define SX_DEBUG_BUSY_2__COL_REQ2_IDLE_MASK 0x20
13378#define SX_DEBUG_BUSY_2__COL_REQ2_IDLE__SHIFT 0x5
13379#define SX_DEBUG_BUSY_2__COL_REQ2_BUSY_MASK 0x40
13380#define SX_DEBUG_BUSY_2__COL_REQ2_BUSY__SHIFT 0x6
13381#define SX_DEBUG_BUSY_2__COL_REQ1_FREECNT_NE0_MASK 0x80
13382#define SX_DEBUG_BUSY_2__COL_REQ1_FREECNT_NE0__SHIFT 0x7
13383#define SX_DEBUG_BUSY_2__COL_REQ1_IDLE_MASK 0x100
13384#define SX_DEBUG_BUSY_2__COL_REQ1_IDLE__SHIFT 0x8
13385#define SX_DEBUG_BUSY_2__COL_REQ1_BUSY_MASK 0x200
13386#define SX_DEBUG_BUSY_2__COL_REQ1_BUSY__SHIFT 0x9
13387#define SX_DEBUG_BUSY_2__COL_REQ0_FREECNT_NE0_MASK 0x400
13388#define SX_DEBUG_BUSY_2__COL_REQ0_FREECNT_NE0__SHIFT 0xa
13389#define SX_DEBUG_BUSY_2__COL_REQ0_IDLE_MASK 0x800
13390#define SX_DEBUG_BUSY_2__COL_REQ0_IDLE__SHIFT 0xb
13391#define SX_DEBUG_BUSY_2__COL_REQ0_BUSY_MASK 0x1000
13392#define SX_DEBUG_BUSY_2__COL_REQ0_BUSY__SHIFT 0xc
13393#define SX_DEBUG_BUSY_2__COL_DBIF3_SENDFREE_BUSY_MASK 0x2000
13394#define SX_DEBUG_BUSY_2__COL_DBIF3_SENDFREE_BUSY__SHIFT 0xd
13395#define SX_DEBUG_BUSY_2__COL_DBIF3_FIFO_BUSY_MASK 0x4000
13396#define SX_DEBUG_BUSY_2__COL_DBIF3_FIFO_BUSY__SHIFT 0xe
13397#define SX_DEBUG_BUSY_2__COL_DBIF3_READ_VALID_MASK 0x8000
13398#define SX_DEBUG_BUSY_2__COL_DBIF3_READ_VALID__SHIFT 0xf
13399#define SX_DEBUG_BUSY_2__COL_DBIF2_SENDFREE_BUSY_MASK 0x10000
13400#define SX_DEBUG_BUSY_2__COL_DBIF2_SENDFREE_BUSY__SHIFT 0x10
13401#define SX_DEBUG_BUSY_2__COL_DBIF2_FIFO_BUSY_MASK 0x20000
13402#define SX_DEBUG_BUSY_2__COL_DBIF2_FIFO_BUSY__SHIFT 0x11
13403#define SX_DEBUG_BUSY_2__COL_DBIF2_READ_VALID_MASK 0x40000
13404#define SX_DEBUG_BUSY_2__COL_DBIF2_READ_VALID__SHIFT 0x12
13405#define SX_DEBUG_BUSY_2__COL_DBIF1_SENDFREE_BUSY_MASK 0x80000
13406#define SX_DEBUG_BUSY_2__COL_DBIF1_SENDFREE_BUSY__SHIFT 0x13
13407#define SX_DEBUG_BUSY_2__COL_DBIF1_FIFO_BUSY_MASK 0x100000
13408#define SX_DEBUG_BUSY_2__COL_DBIF1_FIFO_BUSY__SHIFT 0x14
13409#define SX_DEBUG_BUSY_2__COL_DBIF1_READ_VALID_MASK 0x200000
13410#define SX_DEBUG_BUSY_2__COL_DBIF1_READ_VALID__SHIFT 0x15
13411#define SX_DEBUG_BUSY_2__COL_DBIF0_SENDFREE_BUSY_MASK 0x400000
13412#define SX_DEBUG_BUSY_2__COL_DBIF0_SENDFREE_BUSY__SHIFT 0x16
13413#define SX_DEBUG_BUSY_2__COL_DBIF0_FIFO_BUSY_MASK 0x800000
13414#define SX_DEBUG_BUSY_2__COL_DBIF0_FIFO_BUSY__SHIFT 0x17
13415#define SX_DEBUG_BUSY_2__COL_DBIF0_READ_VALID_MASK 0x1000000
13416#define SX_DEBUG_BUSY_2__COL_DBIF0_READ_VALID__SHIFT 0x18
13417#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL3_BUSY_MASK 0x2000000
13418#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL3_BUSY__SHIFT 0x19
13419#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL2_BUSY_MASK 0x4000000
13420#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL2_BUSY__SHIFT 0x1a
13421#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL1_BUSY_MASK 0x8000000
13422#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL1_BUSY__SHIFT 0x1b
13423#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL0_BUSY_MASK 0x10000000
13424#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK3_VAL0_BUSY__SHIFT 0x1c
13425#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL3_BUSY_MASK 0x20000000
13426#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL3_BUSY__SHIFT 0x1d
13427#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL2_BUSY_MASK 0x40000000
13428#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL2_BUSY__SHIFT 0x1e
13429#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL1_BUSY_MASK 0x80000000
13430#define SX_DEBUG_BUSY_2__COL_BUFF3_BANK2_VAL1_BUSY__SHIFT 0x1f
13431#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK2_VAL0_BUSY_MASK 0x1
13432#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK2_VAL0_BUSY__SHIFT 0x0
13433#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL3_BUSY_MASK 0x2
13434#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL3_BUSY__SHIFT 0x1
13435#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL2_BUSY_MASK 0x4
13436#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL2_BUSY__SHIFT 0x2
13437#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL1_BUSY_MASK 0x8
13438#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL1_BUSY__SHIFT 0x3
13439#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL0_BUSY_MASK 0x10
13440#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK1_VAL0_BUSY__SHIFT 0x4
13441#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL3_BUSY_MASK 0x20
13442#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL3_BUSY__SHIFT 0x5
13443#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL2_BUSY_MASK 0x40
13444#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL2_BUSY__SHIFT 0x6
13445#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL1_BUSY_MASK 0x80
13446#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL1_BUSY__SHIFT 0x7
13447#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL0_BUSY_MASK 0x100
13448#define SX_DEBUG_BUSY_3__COL_BUFF3_BANK0_VAL0_BUSY__SHIFT 0x8
13449#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL3_BUSY_MASK 0x200
13450#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL3_BUSY__SHIFT 0x9
13451#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL2_BUSY_MASK 0x400
13452#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL2_BUSY__SHIFT 0xa
13453#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL1_BUSY_MASK 0x800
13454#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL1_BUSY__SHIFT 0xb
13455#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL0_BUSY_MASK 0x1000
13456#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK3_VAL0_BUSY__SHIFT 0xc
13457#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL3_BUSY_MASK 0x2000
13458#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL3_BUSY__SHIFT 0xd
13459#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL2_BUSY_MASK 0x4000
13460#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL2_BUSY__SHIFT 0xe
13461#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL1_BUSY_MASK 0x8000
13462#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL1_BUSY__SHIFT 0xf
13463#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL0_BUSY_MASK 0x10000
13464#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK2_VAL0_BUSY__SHIFT 0x10
13465#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL3_BUSY_MASK 0x20000
13466#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL3_BUSY__SHIFT 0x11
13467#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL2_BUSY_MASK 0x40000
13468#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL2_BUSY__SHIFT 0x12
13469#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL1_BUSY_MASK 0x80000
13470#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL1_BUSY__SHIFT 0x13
13471#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL0_BUSY_MASK 0x100000
13472#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK1_VAL0_BUSY__SHIFT 0x14
13473#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL3_BUSY_MASK 0x200000
13474#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL3_BUSY__SHIFT 0x15
13475#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL2_BUSY_MASK 0x400000
13476#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL2_BUSY__SHIFT 0x16
13477#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL1_BUSY_MASK 0x800000
13478#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL1_BUSY__SHIFT 0x17
13479#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL0_BUSY_MASK 0x1000000
13480#define SX_DEBUG_BUSY_3__COL_BUFF2_BANK0_VAL0_BUSY__SHIFT 0x18
13481#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL3_BUSY_MASK 0x2000000
13482#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL3_BUSY__SHIFT 0x19
13483#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL2_BUSY_MASK 0x4000000
13484#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL2_BUSY__SHIFT 0x1a
13485#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL1_BUSY_MASK 0x8000000
13486#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL1_BUSY__SHIFT 0x1b
13487#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL0_BUSY_MASK 0x10000000
13488#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK3_VAL0_BUSY__SHIFT 0x1c
13489#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL3_BUSY_MASK 0x20000000
13490#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL3_BUSY__SHIFT 0x1d
13491#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL2_BUSY_MASK 0x40000000
13492#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL2_BUSY__SHIFT 0x1e
13493#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL1_BUSY_MASK 0x80000000
13494#define SX_DEBUG_BUSY_3__COL_BUFF1_BANK2_VAL1_BUSY__SHIFT 0x1f
13495#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK2_VAL0_BUSY_MASK 0x1
13496#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK2_VAL0_BUSY__SHIFT 0x0
13497#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL3_BUSY_MASK 0x2
13498#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL3_BUSY__SHIFT 0x1
13499#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL2_BUSY_MASK 0x4
13500#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL2_BUSY__SHIFT 0x2
13501#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL1_BUSY_MASK 0x8
13502#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL1_BUSY__SHIFT 0x3
13503#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL0_BUSY_MASK 0x10
13504#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK1_VAL0_BUSY__SHIFT 0x4
13505#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL3_BUSY_MASK 0x20
13506#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL3_BUSY__SHIFT 0x5
13507#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL2_BUSY_MASK 0x40
13508#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL2_BUSY__SHIFT 0x6
13509#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL1_BUSY_MASK 0x80
13510#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL1_BUSY__SHIFT 0x7
13511#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL0_BUSY_MASK 0x100
13512#define SX_DEBUG_BUSY_4__COL_BUFF1_BANK0_VAL0_BUSY__SHIFT 0x8
13513#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL3_BUSY_MASK 0x200
13514#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL3_BUSY__SHIFT 0x9
13515#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL2_BUSY_MASK 0x400
13516#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL2_BUSY__SHIFT 0xa
13517#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL1_BUSY_MASK 0x800
13518#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL1_BUSY__SHIFT 0xb
13519#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL0_BUSY_MASK 0x1000
13520#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK3_VAL0_BUSY__SHIFT 0xc
13521#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL3_BUSY_MASK 0x2000
13522#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL3_BUSY__SHIFT 0xd
13523#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL2_BUSY_MASK 0x4000
13524#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL2_BUSY__SHIFT 0xe
13525#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL1_BUSY_MASK 0x8000
13526#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL1_BUSY__SHIFT 0xf
13527#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL0_BUSY_MASK 0x10000
13528#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK2_VAL0_BUSY__SHIFT 0x10
13529#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL3_BUSY_MASK 0x20000
13530#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL3_BUSY__SHIFT 0x11
13531#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL2_BUSY_MASK 0x40000
13532#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL2_BUSY__SHIFT 0x12
13533#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL1_BUSY_MASK 0x80000
13534#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL1_BUSY__SHIFT 0x13
13535#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL0_BUSY_MASK 0x100000
13536#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK1_VAL0_BUSY__SHIFT 0x14
13537#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL3_BUSY_MASK 0x200000
13538#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL3_BUSY__SHIFT 0x15
13539#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL2_BUSY_MASK 0x400000
13540#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL2_BUSY__SHIFT 0x16
13541#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL1_BUSY_MASK 0x800000
13542#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL1_BUSY__SHIFT 0x17
13543#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL0_BUSY_MASK 0x1000000
13544#define SX_DEBUG_BUSY_4__COL_BUFF0_BANK0_VAL0_BUSY__SHIFT 0x18
13545#define SX_DEBUG_BUSY_4__RESERVED_MASK 0xfe000000
13546#define SX_DEBUG_BUSY_4__RESERVED__SHIFT 0x19
13547#define SX_DEBUG_1__SX_DB_QUAD_CREDIT_MASK 0x7f
13548#define SX_DEBUG_1__SX_DB_QUAD_CREDIT__SHIFT 0x0
13549#define SX_DEBUG_1__DEBUG_DATA_MASK 0xffffff80
13550#define SX_DEBUG_1__DEBUG_DATA__SHIFT 0x7
13551#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
13552#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
13553#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
13554#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
13555#define SX_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13556#define SX_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13557#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
13558#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
13559#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
13560#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
13561#define SX_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
13562#define SX_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
13563#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
13564#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
13565#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
13566#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
13567#define SX_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
13568#define SX_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
13569#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
13570#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
13571#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
13572#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
13573#define SX_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
13574#define SX_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
13575#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2_MASK 0x3ff
13576#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
13577#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3_MASK 0xffc00
13578#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
13579#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT2_MASK 0x3ff
13580#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
13581#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT3_MASK 0xffc00
13582#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
13583#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
13584#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
13585#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
13586#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
13587#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
13588#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
13589#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
13590#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
13591#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
13592#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
13593#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
13594#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
13595#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
13596#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
13597#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
13598#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
13599#define TCC_CTRL__CACHE_SIZE_MASK 0x3
13600#define TCC_CTRL__CACHE_SIZE__SHIFT 0x0
13601#define TCC_CTRL__RATE_MASK 0xc
13602#define TCC_CTRL__RATE__SHIFT 0x2
13603#define TCC_CTRL__WRITEBACK_MARGIN_MASK 0xf0
13604#define TCC_CTRL__WRITEBACK_MARGIN__SHIFT 0x4
13605#define TCC_CTRL__SRC_FIFO_SIZE_MASK 0xf000
13606#define TCC_CTRL__SRC_FIFO_SIZE__SHIFT 0xc
13607#define TCC_CTRL__LATENCY_FIFO_SIZE_MASK 0xf0000
13608#define TCC_CTRL__LATENCY_FIFO_SIZE__SHIFT 0x10
13609#define TCC_CTRL__WB_OR_INV_ALL_VMIDS_MASK 0x100000
13610#define TCC_CTRL__WB_OR_INV_ALL_VMIDS__SHIFT 0x14
13611#define TCC_EDC_COUNTER__SEC_COUNT_MASK 0xf
13612#define TCC_EDC_COUNTER__SEC_COUNT__SHIFT 0x0
13613#define TCC_EDC_COUNTER__DED_COUNT_MASK 0xf0000
13614#define TCC_EDC_COUNTER__DED_COUNT__SHIFT 0x10
13615#define TCC_REDUNDANCY__MC_SEL0_MASK 0x1
13616#define TCC_REDUNDANCY__MC_SEL0__SHIFT 0x0
13617#define TCC_REDUNDANCY__MC_SEL1_MASK 0x2
13618#define TCC_REDUNDANCY__MC_SEL1__SHIFT 0x1
13619#define TCC_CGTT_SCLK_CTRL__ON_DELAY_MASK 0xf
13620#define TCC_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
13621#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
13622#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
13623#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
13624#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
13625#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
13626#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
13627#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
13628#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
13629#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
13630#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
13631#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
13632#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
13633#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
13634#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
13635#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
13636#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
13637#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
13638#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
13639#define TCA_CGTT_SCLK_CTRL__ON_DELAY_MASK 0xf
13640#define TCA_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
13641#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
13642#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
13643#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
13644#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
13645#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
13646#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
13647#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
13648#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
13649#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
13650#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
13651#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
13652#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
13653#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
13654#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
13655#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
13656#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
13657#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
13658#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
13659#define TCS_CGTT_SCLK_CTRL__ON_DELAY_MASK 0xf
13660#define TCS_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
13661#define TCS_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
13662#define TCS_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
13663#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
13664#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
13665#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
13666#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
13667#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
13668#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
13669#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
13670#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
13671#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
13672#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
13673#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
13674#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
13675#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
13676#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
13677#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
13678#define TCS_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
13679#define TCC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
13680#define TCC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
13681#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
13682#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
13683#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13684#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13685#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
13686#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
13687#define TCC_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
13688#define TCC_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
13689#define TCC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
13690#define TCC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
13691#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
13692#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
13693#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
13694#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
13695#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
13696#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
13697#define TCC_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
13698#define TCC_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
13699#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
13700#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
13701#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
13702#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
13703#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf000000
13704#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
13705#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf0000000
13706#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
13707#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
13708#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
13709#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
13710#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
13711#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xf000000
13712#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
13713#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xf0000000
13714#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
13715#define TCC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
13716#define TCC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
13717#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
13718#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
13719#define TCC_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
13720#define TCC_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
13721#define TCC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
13722#define TCC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
13723#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
13724#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
13725#define TCC_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
13726#define TCC_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
13727#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
13728#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
13729#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
13730#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
13731#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
13732#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
13733#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
13734#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
13735#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
13736#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
13737#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
13738#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
13739#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
13740#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
13741#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
13742#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
13743#define TCA_CTRL__HOLE_TIMEOUT_MASK 0xf
13744#define TCA_CTRL__HOLE_TIMEOUT__SHIFT 0x0
13745#define TCA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
13746#define TCA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
13747#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
13748#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
13749#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13750#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13751#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
13752#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
13753#define TCA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
13754#define TCA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
13755#define TCA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
13756#define TCA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
13757#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
13758#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
13759#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
13760#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
13761#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
13762#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
13763#define TCA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
13764#define TCA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
13765#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
13766#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
13767#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
13768#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
13769#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf000000
13770#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
13771#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf0000000
13772#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
13773#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
13774#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
13775#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
13776#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
13777#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xf000000
13778#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
13779#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xf0000000
13780#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
13781#define TCA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
13782#define TCA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
13783#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
13784#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
13785#define TCA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
13786#define TCA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
13787#define TCA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
13788#define TCA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
13789#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
13790#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
13791#define TCA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
13792#define TCA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
13793#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
13794#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
13795#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
13796#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
13797#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
13798#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
13799#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
13800#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
13801#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
13802#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
13803#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
13804#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
13805#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
13806#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
13807#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
13808#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
13809#define TCS_CTRL__RATE_MASK 0x3
13810#define TCS_CTRL__RATE__SHIFT 0x0
13811#define TCS_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
13812#define TCS_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
13813#define TCS_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
13814#define TCS_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
13815#define TCS_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13816#define TCS_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13817#define TCS_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
13818#define TCS_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
13819#define TCS_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
13820#define TCS_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
13821#define TCS_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
13822#define TCS_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
13823#define TCS_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
13824#define TCS_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
13825#define TCS_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf000000
13826#define TCS_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
13827#define TCS_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf0000000
13828#define TCS_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
13829#define TCS_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
13830#define TCS_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
13831#define TCS_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
13832#define TCS_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
13833#define TCS_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
13834#define TCS_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
13835#define TCS_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
13836#define TCS_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
13837#define TCS_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
13838#define TCS_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
13839#define TCS_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
13840#define TCS_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
13841#define TCS_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
13842#define TCS_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
13843#define TCS_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
13844#define TCS_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
13845#define TCS_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
13846#define TCS_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
13847#define TCS_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
13848#define TCS_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
13849#define TCS_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
13850#define TCS_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
13851#define TCS_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
13852#define TCS_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
13853#define TCS_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
13854#define TCS_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
13855#define TCS_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
13856#define TCS_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
13857#define TCS_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
13858#define TCS_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
13859#define TCS_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
13860#define TCS_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
13861#define TCS_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
13862#define TCS_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
13863#define TA_BC_BASE_ADDR__ADDRESS_MASK 0xffffffff
13864#define TA_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
13865#define TA_BC_BASE_ADDR_HI__ADDRESS_MASK 0xff
13866#define TA_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
13867#define TD_CNTL__SYNC_PHASE_SH_MASK 0x3
13868#define TD_CNTL__SYNC_PHASE_SH__SHIFT 0x0
13869#define TD_CNTL__SYNC_PHASE_VC_SMX_MASK 0x30
13870#define TD_CNTL__SYNC_PHASE_VC_SMX__SHIFT 0x4
13871#define TD_CNTL__PAD_STALL_EN_MASK 0x100
13872#define TD_CNTL__PAD_STALL_EN__SHIFT 0x8
13873#define TD_CNTL__EXTEND_LDS_STALL_MASK 0x600
13874#define TD_CNTL__EXTEND_LDS_STALL__SHIFT 0x9
13875#define TD_CNTL__LDS_STALL_PHASE_ADJUST_MASK 0x1800
13876#define TD_CNTL__LDS_STALL_PHASE_ADJUST__SHIFT 0xb
13877#define TD_CNTL__PRECISION_COMPATIBILITY_MASK 0x8000
13878#define TD_CNTL__PRECISION_COMPATIBILITY__SHIFT 0xf
13879#define TD_CNTL__GATHER4_FLOAT_MODE_MASK 0x10000
13880#define TD_CNTL__GATHER4_FLOAT_MODE__SHIFT 0x10
13881#define TD_CNTL__LD_FLOAT_MODE_MASK 0x40000
13882#define TD_CNTL__LD_FLOAT_MODE__SHIFT 0x12
13883#define TD_CNTL__GATHER4_DX9_MODE_MASK 0x80000
13884#define TD_CNTL__GATHER4_DX9_MODE__SHIFT 0x13
13885#define TD_CNTL__DISABLE_POWER_THROTTLE_MASK 0x100000
13886#define TD_CNTL__DISABLE_POWER_THROTTLE__SHIFT 0x14
13887#define TD_STATUS__BUSY_MASK 0x80000000
13888#define TD_STATUS__BUSY__SHIFT 0x1f
13889#define TD_DEBUG_INDEX__INDEX_MASK 0x1f
13890#define TD_DEBUG_INDEX__INDEX__SHIFT 0x0
13891#define TD_DEBUG_DATA__DATA_MASK 0xffffffff
13892#define TD_DEBUG_DATA__DATA__SHIFT 0x0
13893#define TD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0xff
13894#define TD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
13895#define TD_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x3fc00
13896#define TD_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
13897#define TD_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13898#define TD_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13899#define TD_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
13900#define TD_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
13901#define TD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
13902#define TD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
13903#define TD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0xff
13904#define TD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
13905#define TD_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x3fc00
13906#define TD_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
13907#define TD_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
13908#define TD_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
13909#define TD_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
13910#define TD_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
13911#define TD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
13912#define TD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
13913#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0xff
13914#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
13915#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x3fc00
13916#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
13917#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
13918#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
13919#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
13920#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
13921#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
13922#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
13923#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
13924#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
13925#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
13926#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
13927#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
13928#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
13929#define TD_SCRATCH__SCRATCH_MASK 0xffffffff
13930#define TD_SCRATCH__SCRATCH__SHIFT 0x0
13931#define TA_CNTL__TC_DATA_CREDIT_MASK 0xe000
13932#define TA_CNTL__TC_DATA_CREDIT__SHIFT 0xd
13933#define TA_CNTL__ALIGNER_CREDIT_MASK 0x1f0000
13934#define TA_CNTL__ALIGNER_CREDIT__SHIFT 0x10
13935#define TA_CNTL__TD_FIFO_CREDIT_MASK 0xffc00000
13936#define TA_CNTL__TD_FIFO_CREDIT__SHIFT 0x16
13937#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N_MASK 0x1
13938#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N__SHIFT 0x0
13939#define TA_CNTL_AUX__RESERVED_MASK 0xe
13940#define TA_CNTL_AUX__RESERVED__SHIFT 0x1
13941#define TA_CNTL_AUX__ANISO_WEIGHT_MODE_MASK 0x10000
13942#define TA_CNTL_AUX__ANISO_WEIGHT_MODE__SHIFT 0x10
13943#define TA_RESERVED_010C__Unused_MASK 0xffffffff
13944#define TA_RESERVED_010C__Unused__SHIFT 0x0
13945#define TA_CS_BC_BASE_ADDR__ADDRESS_MASK 0xffffffff
13946#define TA_CS_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
13947#define TA_CS_BC_BASE_ADDR_HI__ADDRESS_MASK 0xff
13948#define TA_CS_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
13949#define TA_STATUS__FG_PFIFO_EMPTYB_MASK 0x1000
13950#define TA_STATUS__FG_PFIFO_EMPTYB__SHIFT 0xc
13951#define TA_STATUS__FG_LFIFO_EMPTYB_MASK 0x2000
13952#define TA_STATUS__FG_LFIFO_EMPTYB__SHIFT 0xd
13953#define TA_STATUS__FG_SFIFO_EMPTYB_MASK 0x4000
13954#define TA_STATUS__FG_SFIFO_EMPTYB__SHIFT 0xe
13955#define TA_STATUS__FL_PFIFO_EMPTYB_MASK 0x10000
13956#define TA_STATUS__FL_PFIFO_EMPTYB__SHIFT 0x10
13957#define TA_STATUS__FL_LFIFO_EMPTYB_MASK 0x20000
13958#define TA_STATUS__FL_LFIFO_EMPTYB__SHIFT 0x11
13959#define TA_STATUS__FL_SFIFO_EMPTYB_MASK 0x40000
13960#define TA_STATUS__FL_SFIFO_EMPTYB__SHIFT 0x12
13961#define TA_STATUS__FA_PFIFO_EMPTYB_MASK 0x100000
13962#define TA_STATUS__FA_PFIFO_EMPTYB__SHIFT 0x14
13963#define TA_STATUS__FA_LFIFO_EMPTYB_MASK 0x200000
13964#define TA_STATUS__FA_LFIFO_EMPTYB__SHIFT 0x15
13965#define TA_STATUS__FA_SFIFO_EMPTYB_MASK 0x400000
13966#define TA_STATUS__FA_SFIFO_EMPTYB__SHIFT 0x16
13967#define TA_STATUS__IN_BUSY_MASK 0x1000000
13968#define TA_STATUS__IN_BUSY__SHIFT 0x18
13969#define TA_STATUS__FG_BUSY_MASK 0x2000000
13970#define TA_STATUS__FG_BUSY__SHIFT 0x19
13971#define TA_STATUS__LA_BUSY_MASK 0x4000000
13972#define TA_STATUS__LA_BUSY__SHIFT 0x1a
13973#define TA_STATUS__FL_BUSY_MASK 0x8000000
13974#define TA_STATUS__FL_BUSY__SHIFT 0x1b
13975#define TA_STATUS__TA_BUSY_MASK 0x10000000
13976#define TA_STATUS__TA_BUSY__SHIFT 0x1c
13977#define TA_STATUS__FA_BUSY_MASK 0x20000000
13978#define TA_STATUS__FA_BUSY__SHIFT 0x1d
13979#define TA_STATUS__AL_BUSY_MASK 0x40000000
13980#define TA_STATUS__AL_BUSY__SHIFT 0x1e
13981#define TA_STATUS__BUSY_MASK 0x80000000
13982#define TA_STATUS__BUSY__SHIFT 0x1f
13983#define TA_DEBUG_INDEX__INDEX_MASK 0x1f
13984#define TA_DEBUG_INDEX__INDEX__SHIFT 0x0
13985#define TA_DEBUG_DATA__DATA_MASK 0xffffffff
13986#define TA_DEBUG_DATA__DATA__SHIFT 0x0
13987#define TA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0xff
13988#define TA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
13989#define TA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x3fc00
13990#define TA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
13991#define TA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
13992#define TA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
13993#define TA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
13994#define TA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
13995#define TA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
13996#define TA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
13997#define TA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0xff
13998#define TA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
13999#define TA_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x3fc00
14000#define TA_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
14001#define TA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
14002#define TA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
14003#define TA_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
14004#define TA_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
14005#define TA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
14006#define TA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
14007#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0xff
14008#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
14009#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x3fc00
14010#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
14011#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
14012#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
14013#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
14014#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
14015#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
14016#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
14017#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
14018#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
14019#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
14020#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
14021#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
14022#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
14023#define TA_SCRATCH__SCRATCH_MASK 0xffffffff
14024#define TA_SCRATCH__SCRATCH__SHIFT 0x0
14025#define SH_HIDDEN_PRIVATE_BASE_VMID__ADDRESS_MASK 0xffffffff
14026#define SH_HIDDEN_PRIVATE_BASE_VMID__ADDRESS__SHIFT 0x0
14027#define SH_STATIC_MEM_CONFIG__SWIZZLE_ENABLE_MASK 0x1
14028#define SH_STATIC_MEM_CONFIG__SWIZZLE_ENABLE__SHIFT 0x0
14029#define SH_STATIC_MEM_CONFIG__ELEMENT_SIZE_MASK 0x6
14030#define SH_STATIC_MEM_CONFIG__ELEMENT_SIZE__SHIFT 0x1
14031#define SH_STATIC_MEM_CONFIG__INDEX_STRIDE_MASK 0x18
14032#define SH_STATIC_MEM_CONFIG__INDEX_STRIDE__SHIFT 0x3
14033#define SH_STATIC_MEM_CONFIG__PRIVATE_MTYPE_MASK 0xe0
14034#define SH_STATIC_MEM_CONFIG__PRIVATE_MTYPE__SHIFT 0x5
14035#define SH_STATIC_MEM_CONFIG__READ_ONLY_CNTL_MASK 0xff00
14036#define SH_STATIC_MEM_CONFIG__READ_ONLY_CNTL__SHIFT 0x8
14037#define TCP_INVALIDATE__START_MASK 0x1
14038#define TCP_INVALIDATE__START__SHIFT 0x0
14039#define TCP_STATUS__TCP_BUSY_MASK 0x1
14040#define TCP_STATUS__TCP_BUSY__SHIFT 0x0
14041#define TCP_CNTL__FORCE_HIT_MASK 0x1
14042#define TCP_CNTL__FORCE_HIT__SHIFT 0x0
14043#define TCP_CNTL__FORCE_MISS_MASK 0x2
14044#define TCP_CNTL__FORCE_MISS__SHIFT 0x1
14045#define TCP_CNTL__L1_SIZE_MASK 0xc
14046#define TCP_CNTL__L1_SIZE__SHIFT 0x2
14047#define TCP_CNTL__FLAT_BUF_HASH_ENABLE_MASK 0x10
14048#define TCP_CNTL__FLAT_BUF_HASH_ENABLE__SHIFT 0x4
14049#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE_MASK 0x20
14050#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE__SHIFT 0x5
14051#define TCP_CNTL__FORCE_EOW_TOTAL_CNT_MASK 0x1f8000
14052#define TCP_CNTL__FORCE_EOW_TOTAL_CNT__SHIFT 0xf
14053#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT_MASK 0xfc00000
14054#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT__SHIFT 0x16
14055#define TCP_CNTL__DISABLE_Z_MAP_MASK 0x10000000
14056#define TCP_CNTL__DISABLE_Z_MAP__SHIFT 0x1c
14057#define TCP_CNTL__INV_ALL_VMIDS_MASK 0x20000000
14058#define TCP_CNTL__INV_ALL_VMIDS__SHIFT 0x1d
14059#define TCP_CHAN_STEER_LO__CHAN0_MASK 0xf
14060#define TCP_CHAN_STEER_LO__CHAN0__SHIFT 0x0
14061#define TCP_CHAN_STEER_LO__CHAN1_MASK 0xf0
14062#define TCP_CHAN_STEER_LO__CHAN1__SHIFT 0x4
14063#define TCP_CHAN_STEER_LO__CHAN2_MASK 0xf00
14064#define TCP_CHAN_STEER_LO__CHAN2__SHIFT 0x8
14065#define TCP_CHAN_STEER_LO__CHAN3_MASK 0xf000
14066#define TCP_CHAN_STEER_LO__CHAN3__SHIFT 0xc
14067#define TCP_CHAN_STEER_LO__CHAN4_MASK 0xf0000
14068#define TCP_CHAN_STEER_LO__CHAN4__SHIFT 0x10
14069#define TCP_CHAN_STEER_LO__CHAN5_MASK 0xf00000
14070#define TCP_CHAN_STEER_LO__CHAN5__SHIFT 0x14
14071#define TCP_CHAN_STEER_LO__CHAN6_MASK 0xf000000
14072#define TCP_CHAN_STEER_LO__CHAN6__SHIFT 0x18
14073#define TCP_CHAN_STEER_LO__CHAN7_MASK 0xf0000000
14074#define TCP_CHAN_STEER_LO__CHAN7__SHIFT 0x1c
14075#define TCP_CHAN_STEER_HI__CHAN8_MASK 0xf
14076#define TCP_CHAN_STEER_HI__CHAN8__SHIFT 0x0
14077#define TCP_CHAN_STEER_HI__CHAN9_MASK 0xf0
14078#define TCP_CHAN_STEER_HI__CHAN9__SHIFT 0x4
14079#define TCP_CHAN_STEER_HI__CHANA_MASK 0xf00
14080#define TCP_CHAN_STEER_HI__CHANA__SHIFT 0x8
14081#define TCP_CHAN_STEER_HI__CHANB_MASK 0xf000
14082#define TCP_CHAN_STEER_HI__CHANB__SHIFT 0xc
14083#define TCP_CHAN_STEER_HI__CHANC_MASK 0xf0000
14084#define TCP_CHAN_STEER_HI__CHANC__SHIFT 0x10
14085#define TCP_CHAN_STEER_HI__CHAND_MASK 0xf00000
14086#define TCP_CHAN_STEER_HI__CHAND__SHIFT 0x14
14087#define TCP_CHAN_STEER_HI__CHANE_MASK 0xf000000
14088#define TCP_CHAN_STEER_HI__CHANE__SHIFT 0x18
14089#define TCP_CHAN_STEER_HI__CHANF_MASK 0xf0000000
14090#define TCP_CHAN_STEER_HI__CHANF__SHIFT 0x1c
14091#define TCP_ADDR_CONFIG__NUM_TCC_BANKS_MASK 0xf
14092#define TCP_ADDR_CONFIG__NUM_TCC_BANKS__SHIFT 0x0
14093#define TCP_ADDR_CONFIG__NUM_BANKS_MASK 0x30
14094#define TCP_ADDR_CONFIG__NUM_BANKS__SHIFT 0x4
14095#define TCP_ADDR_CONFIG__COLHI_WIDTH_MASK 0x1c0
14096#define TCP_ADDR_CONFIG__COLHI_WIDTH__SHIFT 0x6
14097#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI_MASK 0x200
14098#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI__SHIFT 0x9
14099#define TCP_CREDIT__LFIFO_CREDIT_MASK 0x3ff
14100#define TCP_CREDIT__LFIFO_CREDIT__SHIFT 0x0
14101#define TCP_CREDIT__REQ_FIFO_CREDIT_MASK 0x7f0000
14102#define TCP_CREDIT__REQ_FIFO_CREDIT__SHIFT 0x10
14103#define TCP_CREDIT__TD_CREDIT_MASK 0xe0000000
14104#define TCP_CREDIT__TD_CREDIT__SHIFT 0x1d
14105#define TCP_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
14106#define TCP_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
14107#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
14108#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
14109#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
14110#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
14111#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
14112#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
14113#define TCP_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
14114#define TCP_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
14115#define TCP_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
14116#define TCP_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
14117#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
14118#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
14119#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
14120#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
14121#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
14122#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
14123#define TCP_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
14124#define TCP_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
14125#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
14126#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
14127#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
14128#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
14129#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
14130#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
14131#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
14132#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
14133#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
14134#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
14135#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
14136#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
14137#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xf000000
14138#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
14139#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xf0000000
14140#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
14141#define TCP_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x3ff
14142#define TCP_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
14143#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
14144#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
14145#define TCP_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
14146#define TCP_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
14147#define TCP_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x3ff
14148#define TCP_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
14149#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
14150#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
14151#define TCP_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
14152#define TCP_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
14153#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
14154#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
14155#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
14156#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
14157#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
14158#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
14159#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
14160#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
14161#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
14162#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
14163#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
14164#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
14165#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
14166#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
14167#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
14168#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
14169#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS_MASK 0x7
14170#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS__SHIFT 0x0
14171#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS_MASK 0x700
14172#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS__SHIFT 0x8
14173#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT_MASK 0x70000
14174#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT__SHIFT 0x10
14175#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT_MASK 0x7000000
14176#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT__SHIFT 0x18
14177#define TCP_EDC_COUNTER__SEC_COUNT_MASK 0xf
14178#define TCP_EDC_COUNTER__SEC_COUNT__SHIFT 0x0
14179#define TCP_EDC_COUNTER__DED_COUNT_MASK 0xf0000
14180#define TCP_EDC_COUNTER__DED_COUNT__SHIFT 0x10
14181#define TC_CFG_L1_LOAD_POLICY0__POLICY_0_MASK 0x3
14182#define TC_CFG_L1_LOAD_POLICY0__POLICY_0__SHIFT 0x0
14183#define TC_CFG_L1_LOAD_POLICY0__POLICY_1_MASK 0xc
14184#define TC_CFG_L1_LOAD_POLICY0__POLICY_1__SHIFT 0x2
14185#define TC_CFG_L1_LOAD_POLICY0__POLICY_2_MASK 0x30
14186#define TC_CFG_L1_LOAD_POLICY0__POLICY_2__SHIFT 0x4
14187#define TC_CFG_L1_LOAD_POLICY0__POLICY_3_MASK 0xc0
14188#define TC_CFG_L1_LOAD_POLICY0__POLICY_3__SHIFT 0x6
14189#define TC_CFG_L1_LOAD_POLICY0__POLICY_4_MASK 0x300
14190#define TC_CFG_L1_LOAD_POLICY0__POLICY_4__SHIFT 0x8
14191#define TC_CFG_L1_LOAD_POLICY0__POLICY_5_MASK 0xc00
14192#define TC_CFG_L1_LOAD_POLICY0__POLICY_5__SHIFT 0xa
14193#define TC_CFG_L1_LOAD_POLICY0__POLICY_6_MASK 0x3000
14194#define TC_CFG_L1_LOAD_POLICY0__POLICY_6__SHIFT 0xc
14195#define TC_CFG_L1_LOAD_POLICY0__POLICY_7_MASK 0xc000
14196#define TC_CFG_L1_LOAD_POLICY0__POLICY_7__SHIFT 0xe
14197#define TC_CFG_L1_LOAD_POLICY0__POLICY_8_MASK 0x30000
14198#define TC_CFG_L1_LOAD_POLICY0__POLICY_8__SHIFT 0x10
14199#define TC_CFG_L1_LOAD_POLICY0__POLICY_9_MASK 0xc0000
14200#define TC_CFG_L1_LOAD_POLICY0__POLICY_9__SHIFT 0x12
14201#define TC_CFG_L1_LOAD_POLICY0__POLICY_10_MASK 0x300000
14202#define TC_CFG_L1_LOAD_POLICY0__POLICY_10__SHIFT 0x14
14203#define TC_CFG_L1_LOAD_POLICY0__POLICY_11_MASK 0xc00000
14204#define TC_CFG_L1_LOAD_POLICY0__POLICY_11__SHIFT 0x16
14205#define TC_CFG_L1_LOAD_POLICY0__POLICY_12_MASK 0x3000000
14206#define TC_CFG_L1_LOAD_POLICY0__POLICY_12__SHIFT 0x18
14207#define TC_CFG_L1_LOAD_POLICY0__POLICY_13_MASK 0xc000000
14208#define TC_CFG_L1_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
14209#define TC_CFG_L1_LOAD_POLICY0__POLICY_14_MASK 0x30000000
14210#define TC_CFG_L1_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
14211#define TC_CFG_L1_LOAD_POLICY0__POLICY_15_MASK 0xc0000000
14212#define TC_CFG_L1_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
14213#define TC_CFG_L1_LOAD_POLICY1__POLICY_16_MASK 0x3
14214#define TC_CFG_L1_LOAD_POLICY1__POLICY_16__SHIFT 0x0
14215#define TC_CFG_L1_LOAD_POLICY1__POLICY_17_MASK 0xc
14216#define TC_CFG_L1_LOAD_POLICY1__POLICY_17__SHIFT 0x2
14217#define TC_CFG_L1_LOAD_POLICY1__POLICY_18_MASK 0x30
14218#define TC_CFG_L1_LOAD_POLICY1__POLICY_18__SHIFT 0x4
14219#define TC_CFG_L1_LOAD_POLICY1__POLICY_19_MASK 0xc0
14220#define TC_CFG_L1_LOAD_POLICY1__POLICY_19__SHIFT 0x6
14221#define TC_CFG_L1_LOAD_POLICY1__POLICY_20_MASK 0x300
14222#define TC_CFG_L1_LOAD_POLICY1__POLICY_20__SHIFT 0x8
14223#define TC_CFG_L1_LOAD_POLICY1__POLICY_21_MASK 0xc00
14224#define TC_CFG_L1_LOAD_POLICY1__POLICY_21__SHIFT 0xa
14225#define TC_CFG_L1_LOAD_POLICY1__POLICY_22_MASK 0x3000
14226#define TC_CFG_L1_LOAD_POLICY1__POLICY_22__SHIFT 0xc
14227#define TC_CFG_L1_LOAD_POLICY1__POLICY_23_MASK 0xc000
14228#define TC_CFG_L1_LOAD_POLICY1__POLICY_23__SHIFT 0xe
14229#define TC_CFG_L1_LOAD_POLICY1__POLICY_24_MASK 0x30000
14230#define TC_CFG_L1_LOAD_POLICY1__POLICY_24__SHIFT 0x10
14231#define TC_CFG_L1_LOAD_POLICY1__POLICY_25_MASK 0xc0000
14232#define TC_CFG_L1_LOAD_POLICY1__POLICY_25__SHIFT 0x12
14233#define TC_CFG_L1_LOAD_POLICY1__POLICY_26_MASK 0x300000
14234#define TC_CFG_L1_LOAD_POLICY1__POLICY_26__SHIFT 0x14
14235#define TC_CFG_L1_LOAD_POLICY1__POLICY_27_MASK 0xc00000
14236#define TC_CFG_L1_LOAD_POLICY1__POLICY_27__SHIFT 0x16
14237#define TC_CFG_L1_LOAD_POLICY1__POLICY_28_MASK 0x3000000
14238#define TC_CFG_L1_LOAD_POLICY1__POLICY_28__SHIFT 0x18
14239#define TC_CFG_L1_LOAD_POLICY1__POLICY_29_MASK 0xc000000
14240#define TC_CFG_L1_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
14241#define TC_CFG_L1_LOAD_POLICY1__POLICY_30_MASK 0x30000000
14242#define TC_CFG_L1_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
14243#define TC_CFG_L1_LOAD_POLICY1__POLICY_31_MASK 0xc0000000
14244#define TC_CFG_L1_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
14245#define TC_CFG_L1_STORE_POLICY__POLICY_0_MASK 0x1
14246#define TC_CFG_L1_STORE_POLICY__POLICY_0__SHIFT 0x0
14247#define TC_CFG_L1_STORE_POLICY__POLICY_1_MASK 0x2
14248#define TC_CFG_L1_STORE_POLICY__POLICY_1__SHIFT 0x1
14249#define TC_CFG_L1_STORE_POLICY__POLICY_2_MASK 0x4
14250#define TC_CFG_L1_STORE_POLICY__POLICY_2__SHIFT 0x2
14251#define TC_CFG_L1_STORE_POLICY__POLICY_3_MASK 0x8
14252#define TC_CFG_L1_STORE_POLICY__POLICY_3__SHIFT 0x3
14253#define TC_CFG_L1_STORE_POLICY__POLICY_4_MASK 0x10
14254#define TC_CFG_L1_STORE_POLICY__POLICY_4__SHIFT 0x4
14255#define TC_CFG_L1_STORE_POLICY__POLICY_5_MASK 0x20
14256#define TC_CFG_L1_STORE_POLICY__POLICY_5__SHIFT 0x5
14257#define TC_CFG_L1_STORE_POLICY__POLICY_6_MASK 0x40
14258#define TC_CFG_L1_STORE_POLICY__POLICY_6__SHIFT 0x6
14259#define TC_CFG_L1_STORE_POLICY__POLICY_7_MASK 0x80
14260#define TC_CFG_L1_STORE_POLICY__POLICY_7__SHIFT 0x7
14261#define TC_CFG_L1_STORE_POLICY__POLICY_8_MASK 0x100
14262#define TC_CFG_L1_STORE_POLICY__POLICY_8__SHIFT 0x8
14263#define TC_CFG_L1_STORE_POLICY__POLICY_9_MASK 0x200
14264#define TC_CFG_L1_STORE_POLICY__POLICY_9__SHIFT 0x9
14265#define TC_CFG_L1_STORE_POLICY__POLICY_10_MASK 0x400
14266#define TC_CFG_L1_STORE_POLICY__POLICY_10__SHIFT 0xa
14267#define TC_CFG_L1_STORE_POLICY__POLICY_11_MASK 0x800
14268#define TC_CFG_L1_STORE_POLICY__POLICY_11__SHIFT 0xb
14269#define TC_CFG_L1_STORE_POLICY__POLICY_12_MASK 0x1000
14270#define TC_CFG_L1_STORE_POLICY__POLICY_12__SHIFT 0xc
14271#define TC_CFG_L1_STORE_POLICY__POLICY_13_MASK 0x2000
14272#define TC_CFG_L1_STORE_POLICY__POLICY_13__SHIFT 0xd
14273#define TC_CFG_L1_STORE_POLICY__POLICY_14_MASK 0x4000
14274#define TC_CFG_L1_STORE_POLICY__POLICY_14__SHIFT 0xe
14275#define TC_CFG_L1_STORE_POLICY__POLICY_15_MASK 0x8000
14276#define TC_CFG_L1_STORE_POLICY__POLICY_15__SHIFT 0xf
14277#define TC_CFG_L1_STORE_POLICY__POLICY_16_MASK 0x10000
14278#define TC_CFG_L1_STORE_POLICY__POLICY_16__SHIFT 0x10
14279#define TC_CFG_L1_STORE_POLICY__POLICY_17_MASK 0x20000
14280#define TC_CFG_L1_STORE_POLICY__POLICY_17__SHIFT 0x11
14281#define TC_CFG_L1_STORE_POLICY__POLICY_18_MASK 0x40000
14282#define TC_CFG_L1_STORE_POLICY__POLICY_18__SHIFT 0x12
14283#define TC_CFG_L1_STORE_POLICY__POLICY_19_MASK 0x80000
14284#define TC_CFG_L1_STORE_POLICY__POLICY_19__SHIFT 0x13
14285#define TC_CFG_L1_STORE_POLICY__POLICY_20_MASK 0x100000
14286#define TC_CFG_L1_STORE_POLICY__POLICY_20__SHIFT 0x14
14287#define TC_CFG_L1_STORE_POLICY__POLICY_21_MASK 0x200000
14288#define TC_CFG_L1_STORE_POLICY__POLICY_21__SHIFT 0x15
14289#define TC_CFG_L1_STORE_POLICY__POLICY_22_MASK 0x400000
14290#define TC_CFG_L1_STORE_POLICY__POLICY_22__SHIFT 0x16
14291#define TC_CFG_L1_STORE_POLICY__POLICY_23_MASK 0x800000
14292#define TC_CFG_L1_STORE_POLICY__POLICY_23__SHIFT 0x17
14293#define TC_CFG_L1_STORE_POLICY__POLICY_24_MASK 0x1000000
14294#define TC_CFG_L1_STORE_POLICY__POLICY_24__SHIFT 0x18
14295#define TC_CFG_L1_STORE_POLICY__POLICY_25_MASK 0x2000000
14296#define TC_CFG_L1_STORE_POLICY__POLICY_25__SHIFT 0x19
14297#define TC_CFG_L1_STORE_POLICY__POLICY_26_MASK 0x4000000
14298#define TC_CFG_L1_STORE_POLICY__POLICY_26__SHIFT 0x1a
14299#define TC_CFG_L1_STORE_POLICY__POLICY_27_MASK 0x8000000
14300#define TC_CFG_L1_STORE_POLICY__POLICY_27__SHIFT 0x1b
14301#define TC_CFG_L1_STORE_POLICY__POLICY_28_MASK 0x10000000
14302#define TC_CFG_L1_STORE_POLICY__POLICY_28__SHIFT 0x1c
14303#define TC_CFG_L1_STORE_POLICY__POLICY_29_MASK 0x20000000
14304#define TC_CFG_L1_STORE_POLICY__POLICY_29__SHIFT 0x1d
14305#define TC_CFG_L1_STORE_POLICY__POLICY_30_MASK 0x40000000
14306#define TC_CFG_L1_STORE_POLICY__POLICY_30__SHIFT 0x1e
14307#define TC_CFG_L1_STORE_POLICY__POLICY_31_MASK 0x80000000
14308#define TC_CFG_L1_STORE_POLICY__POLICY_31__SHIFT 0x1f
14309#define TC_CFG_L2_LOAD_POLICY0__POLICY_0_MASK 0x3
14310#define TC_CFG_L2_LOAD_POLICY0__POLICY_0__SHIFT 0x0
14311#define TC_CFG_L2_LOAD_POLICY0__POLICY_1_MASK 0xc
14312#define TC_CFG_L2_LOAD_POLICY0__POLICY_1__SHIFT 0x2
14313#define TC_CFG_L2_LOAD_POLICY0__POLICY_2_MASK 0x30
14314#define TC_CFG_L2_LOAD_POLICY0__POLICY_2__SHIFT 0x4
14315#define TC_CFG_L2_LOAD_POLICY0__POLICY_3_MASK 0xc0
14316#define TC_CFG_L2_LOAD_POLICY0__POLICY_3__SHIFT 0x6
14317#define TC_CFG_L2_LOAD_POLICY0__POLICY_4_MASK 0x300
14318#define TC_CFG_L2_LOAD_POLICY0__POLICY_4__SHIFT 0x8
14319#define TC_CFG_L2_LOAD_POLICY0__POLICY_5_MASK 0xc00
14320#define TC_CFG_L2_LOAD_POLICY0__POLICY_5__SHIFT 0xa
14321#define TC_CFG_L2_LOAD_POLICY0__POLICY_6_MASK 0x3000
14322#define TC_CFG_L2_LOAD_POLICY0__POLICY_6__SHIFT 0xc
14323#define TC_CFG_L2_LOAD_POLICY0__POLICY_7_MASK 0xc000
14324#define TC_CFG_L2_LOAD_POLICY0__POLICY_7__SHIFT 0xe
14325#define TC_CFG_L2_LOAD_POLICY0__POLICY_8_MASK 0x30000
14326#define TC_CFG_L2_LOAD_POLICY0__POLICY_8__SHIFT 0x10
14327#define TC_CFG_L2_LOAD_POLICY0__POLICY_9_MASK 0xc0000
14328#define TC_CFG_L2_LOAD_POLICY0__POLICY_9__SHIFT 0x12
14329#define TC_CFG_L2_LOAD_POLICY0__POLICY_10_MASK 0x300000
14330#define TC_CFG_L2_LOAD_POLICY0__POLICY_10__SHIFT 0x14
14331#define TC_CFG_L2_LOAD_POLICY0__POLICY_11_MASK 0xc00000
14332#define TC_CFG_L2_LOAD_POLICY0__POLICY_11__SHIFT 0x16
14333#define TC_CFG_L2_LOAD_POLICY0__POLICY_12_MASK 0x3000000
14334#define TC_CFG_L2_LOAD_POLICY0__POLICY_12__SHIFT 0x18
14335#define TC_CFG_L2_LOAD_POLICY0__POLICY_13_MASK 0xc000000
14336#define TC_CFG_L2_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
14337#define TC_CFG_L2_LOAD_POLICY0__POLICY_14_MASK 0x30000000
14338#define TC_CFG_L2_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
14339#define TC_CFG_L2_LOAD_POLICY0__POLICY_15_MASK 0xc0000000
14340#define TC_CFG_L2_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
14341#define TC_CFG_L2_LOAD_POLICY1__POLICY_16_MASK 0x3
14342#define TC_CFG_L2_LOAD_POLICY1__POLICY_16__SHIFT 0x0
14343#define TC_CFG_L2_LOAD_POLICY1__POLICY_17_MASK 0xc
14344#define TC_CFG_L2_LOAD_POLICY1__POLICY_17__SHIFT 0x2
14345#define TC_CFG_L2_LOAD_POLICY1__POLICY_18_MASK 0x30
14346#define TC_CFG_L2_LOAD_POLICY1__POLICY_18__SHIFT 0x4
14347#define TC_CFG_L2_LOAD_POLICY1__POLICY_19_MASK 0xc0
14348#define TC_CFG_L2_LOAD_POLICY1__POLICY_19__SHIFT 0x6
14349#define TC_CFG_L2_LOAD_POLICY1__POLICY_20_MASK 0x300
14350#define TC_CFG_L2_LOAD_POLICY1__POLICY_20__SHIFT 0x8
14351#define TC_CFG_L2_LOAD_POLICY1__POLICY_21_MASK 0xc00
14352#define TC_CFG_L2_LOAD_POLICY1__POLICY_21__SHIFT 0xa
14353#define TC_CFG_L2_LOAD_POLICY1__POLICY_22_MASK 0x3000
14354#define TC_CFG_L2_LOAD_POLICY1__POLICY_22__SHIFT 0xc
14355#define TC_CFG_L2_LOAD_POLICY1__POLICY_23_MASK 0xc000
14356#define TC_CFG_L2_LOAD_POLICY1__POLICY_23__SHIFT 0xe
14357#define TC_CFG_L2_LOAD_POLICY1__POLICY_24_MASK 0x30000
14358#define TC_CFG_L2_LOAD_POLICY1__POLICY_24__SHIFT 0x10
14359#define TC_CFG_L2_LOAD_POLICY1__POLICY_25_MASK 0xc0000
14360#define TC_CFG_L2_LOAD_POLICY1__POLICY_25__SHIFT 0x12
14361#define TC_CFG_L2_LOAD_POLICY1__POLICY_26_MASK 0x300000
14362#define TC_CFG_L2_LOAD_POLICY1__POLICY_26__SHIFT 0x14
14363#define TC_CFG_L2_LOAD_POLICY1__POLICY_27_MASK 0xc00000
14364#define TC_CFG_L2_LOAD_POLICY1__POLICY_27__SHIFT 0x16
14365#define TC_CFG_L2_LOAD_POLICY1__POLICY_28_MASK 0x3000000
14366#define TC_CFG_L2_LOAD_POLICY1__POLICY_28__SHIFT 0x18
14367#define TC_CFG_L2_LOAD_POLICY1__POLICY_29_MASK 0xc000000
14368#define TC_CFG_L2_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
14369#define TC_CFG_L2_LOAD_POLICY1__POLICY_30_MASK 0x30000000
14370#define TC_CFG_L2_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
14371#define TC_CFG_L2_LOAD_POLICY1__POLICY_31_MASK 0xc0000000
14372#define TC_CFG_L2_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
14373#define TC_CFG_L2_STORE_POLICY0__POLICY_0_MASK 0x3
14374#define TC_CFG_L2_STORE_POLICY0__POLICY_0__SHIFT 0x0
14375#define TC_CFG_L2_STORE_POLICY0__POLICY_1_MASK 0xc
14376#define TC_CFG_L2_STORE_POLICY0__POLICY_1__SHIFT 0x2
14377#define TC_CFG_L2_STORE_POLICY0__POLICY_2_MASK 0x30
14378#define TC_CFG_L2_STORE_POLICY0__POLICY_2__SHIFT 0x4
14379#define TC_CFG_L2_STORE_POLICY0__POLICY_3_MASK 0xc0
14380#define TC_CFG_L2_STORE_POLICY0__POLICY_3__SHIFT 0x6
14381#define TC_CFG_L2_STORE_POLICY0__POLICY_4_MASK 0x300
14382#define TC_CFG_L2_STORE_POLICY0__POLICY_4__SHIFT 0x8
14383#define TC_CFG_L2_STORE_POLICY0__POLICY_5_MASK 0xc00
14384#define TC_CFG_L2_STORE_POLICY0__POLICY_5__SHIFT 0xa
14385#define TC_CFG_L2_STORE_POLICY0__POLICY_6_MASK 0x3000
14386#define TC_CFG_L2_STORE_POLICY0__POLICY_6__SHIFT 0xc
14387#define TC_CFG_L2_STORE_POLICY0__POLICY_7_MASK 0xc000
14388#define TC_CFG_L2_STORE_POLICY0__POLICY_7__SHIFT 0xe
14389#define TC_CFG_L2_STORE_POLICY0__POLICY_8_MASK 0x30000
14390#define TC_CFG_L2_STORE_POLICY0__POLICY_8__SHIFT 0x10
14391#define TC_CFG_L2_STORE_POLICY0__POLICY_9_MASK 0xc0000
14392#define TC_CFG_L2_STORE_POLICY0__POLICY_9__SHIFT 0x12
14393#define TC_CFG_L2_STORE_POLICY0__POLICY_10_MASK 0x300000
14394#define TC_CFG_L2_STORE_POLICY0__POLICY_10__SHIFT 0x14
14395#define TC_CFG_L2_STORE_POLICY0__POLICY_11_MASK 0xc00000
14396#define TC_CFG_L2_STORE_POLICY0__POLICY_11__SHIFT 0x16
14397#define TC_CFG_L2_STORE_POLICY0__POLICY_12_MASK 0x3000000
14398#define TC_CFG_L2_STORE_POLICY0__POLICY_12__SHIFT 0x18
14399#define TC_CFG_L2_STORE_POLICY0__POLICY_13_MASK 0xc000000
14400#define TC_CFG_L2_STORE_POLICY0__POLICY_13__SHIFT 0x1a
14401#define TC_CFG_L2_STORE_POLICY0__POLICY_14_MASK 0x30000000
14402#define TC_CFG_L2_STORE_POLICY0__POLICY_14__SHIFT 0x1c
14403#define TC_CFG_L2_STORE_POLICY0__POLICY_15_MASK 0xc0000000
14404#define TC_CFG_L2_STORE_POLICY0__POLICY_15__SHIFT 0x1e
14405#define TC_CFG_L2_STORE_POLICY1__POLICY_16_MASK 0x3
14406#define TC_CFG_L2_STORE_POLICY1__POLICY_16__SHIFT 0x0
14407#define TC_CFG_L2_STORE_POLICY1__POLICY_17_MASK 0xc
14408#define TC_CFG_L2_STORE_POLICY1__POLICY_17__SHIFT 0x2
14409#define TC_CFG_L2_STORE_POLICY1__POLICY_18_MASK 0x30
14410#define TC_CFG_L2_STORE_POLICY1__POLICY_18__SHIFT 0x4
14411#define TC_CFG_L2_STORE_POLICY1__POLICY_19_MASK 0xc0
14412#define TC_CFG_L2_STORE_POLICY1__POLICY_19__SHIFT 0x6
14413#define TC_CFG_L2_STORE_POLICY1__POLICY_20_MASK 0x300
14414#define TC_CFG_L2_STORE_POLICY1__POLICY_20__SHIFT 0x8
14415#define TC_CFG_L2_STORE_POLICY1__POLICY_21_MASK 0xc00
14416#define TC_CFG_L2_STORE_POLICY1__POLICY_21__SHIFT 0xa
14417#define TC_CFG_L2_STORE_POLICY1__POLICY_22_MASK 0x3000
14418#define TC_CFG_L2_STORE_POLICY1__POLICY_22__SHIFT 0xc
14419#define TC_CFG_L2_STORE_POLICY1__POLICY_23_MASK 0xc000
14420#define TC_CFG_L2_STORE_POLICY1__POLICY_23__SHIFT 0xe
14421#define TC_CFG_L2_STORE_POLICY1__POLICY_24_MASK 0x30000
14422#define TC_CFG_L2_STORE_POLICY1__POLICY_24__SHIFT 0x10
14423#define TC_CFG_L2_STORE_POLICY1__POLICY_25_MASK 0xc0000
14424#define TC_CFG_L2_STORE_POLICY1__POLICY_25__SHIFT 0x12
14425#define TC_CFG_L2_STORE_POLICY1__POLICY_26_MASK 0x300000
14426#define TC_CFG_L2_STORE_POLICY1__POLICY_26__SHIFT 0x14
14427#define TC_CFG_L2_STORE_POLICY1__POLICY_27_MASK 0xc00000
14428#define TC_CFG_L2_STORE_POLICY1__POLICY_27__SHIFT 0x16
14429#define TC_CFG_L2_STORE_POLICY1__POLICY_28_MASK 0x3000000
14430#define TC_CFG_L2_STORE_POLICY1__POLICY_28__SHIFT 0x18
14431#define TC_CFG_L2_STORE_POLICY1__POLICY_29_MASK 0xc000000
14432#define TC_CFG_L2_STORE_POLICY1__POLICY_29__SHIFT 0x1a
14433#define TC_CFG_L2_STORE_POLICY1__POLICY_30_MASK 0x30000000
14434#define TC_CFG_L2_STORE_POLICY1__POLICY_30__SHIFT 0x1c
14435#define TC_CFG_L2_STORE_POLICY1__POLICY_31_MASK 0xc0000000
14436#define TC_CFG_L2_STORE_POLICY1__POLICY_31__SHIFT 0x1e
14437#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0_MASK 0x3
14438#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0__SHIFT 0x0
14439#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1_MASK 0xc
14440#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1__SHIFT 0x2
14441#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2_MASK 0x30
14442#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2__SHIFT 0x4
14443#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3_MASK 0xc0
14444#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3__SHIFT 0x6
14445#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4_MASK 0x300
14446#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4__SHIFT 0x8
14447#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5_MASK 0xc00
14448#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5__SHIFT 0xa
14449#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6_MASK 0x3000
14450#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6__SHIFT 0xc
14451#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7_MASK 0xc000
14452#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7__SHIFT 0xe
14453#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8_MASK 0x30000
14454#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8__SHIFT 0x10
14455#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9_MASK 0xc0000
14456#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9__SHIFT 0x12
14457#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10_MASK 0x300000
14458#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10__SHIFT 0x14
14459#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11_MASK 0xc00000
14460#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11__SHIFT 0x16
14461#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12_MASK 0x3000000
14462#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12__SHIFT 0x18
14463#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13_MASK 0xc000000
14464#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13__SHIFT 0x1a
14465#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14_MASK 0x30000000
14466#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14__SHIFT 0x1c
14467#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15_MASK 0xc0000000
14468#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15__SHIFT 0x1e
14469#define TC_CFG_L1_VOLATILE__VOL_MASK 0xf
14470#define TC_CFG_L1_VOLATILE__VOL__SHIFT 0x0
14471#define TC_CFG_L2_VOLATILE__VOL_MASK 0xf
14472#define TC_CFG_L2_VOLATILE__VOL__SHIFT 0x0
14473#define TCP_WATCH0_ADDR_H__ADDR_MASK 0xffff
14474#define TCP_WATCH0_ADDR_H__ADDR__SHIFT 0x0
14475#define TCP_WATCH1_ADDR_H__ADDR_MASK 0xffff
14476#define TCP_WATCH1_ADDR_H__ADDR__SHIFT 0x0
14477#define TCP_WATCH2_ADDR_H__ADDR_MASK 0xffff
14478#define TCP_WATCH2_ADDR_H__ADDR__SHIFT 0x0
14479#define TCP_WATCH3_ADDR_H__ADDR_MASK 0xffff
14480#define TCP_WATCH3_ADDR_H__ADDR__SHIFT 0x0
14481#define TCP_WATCH0_ADDR_L__ADDR_MASK 0xffffffc0
14482#define TCP_WATCH0_ADDR_L__ADDR__SHIFT 0x6
14483#define TCP_WATCH1_ADDR_L__ADDR_MASK 0xffffffc0
14484#define TCP_WATCH1_ADDR_L__ADDR__SHIFT 0x6
14485#define TCP_WATCH2_ADDR_L__ADDR_MASK 0xffffffc0
14486#define TCP_WATCH2_ADDR_L__ADDR__SHIFT 0x6
14487#define TCP_WATCH3_ADDR_L__ADDR_MASK 0xffffffc0
14488#define TCP_WATCH3_ADDR_L__ADDR__SHIFT 0x6
14489#define TCP_WATCH0_CNTL__MASK_MASK 0xffffff
14490#define TCP_WATCH0_CNTL__MASK__SHIFT 0x0
14491#define TCP_WATCH0_CNTL__VMID_MASK 0xf000000
14492#define TCP_WATCH0_CNTL__VMID__SHIFT 0x18
14493#define TCP_WATCH0_CNTL__MODE_MASK 0x60000000
14494#define TCP_WATCH0_CNTL__MODE__SHIFT 0x1d
14495#define TCP_WATCH0_CNTL__VALID_MASK 0x80000000
14496#define TCP_WATCH0_CNTL__VALID__SHIFT 0x1f
14497#define TCP_WATCH1_CNTL__MASK_MASK 0xffffff
14498#define TCP_WATCH1_CNTL__MASK__SHIFT 0x0
14499#define TCP_WATCH1_CNTL__VMID_MASK 0xf000000
14500#define TCP_WATCH1_CNTL__VMID__SHIFT 0x18
14501#define TCP_WATCH1_CNTL__MODE_MASK 0x60000000
14502#define TCP_WATCH1_CNTL__MODE__SHIFT 0x1d
14503#define TCP_WATCH1_CNTL__VALID_MASK 0x80000000
14504#define TCP_WATCH1_CNTL__VALID__SHIFT 0x1f
14505#define TCP_WATCH2_CNTL__MASK_MASK 0xffffff
14506#define TCP_WATCH2_CNTL__MASK__SHIFT 0x0
14507#define TCP_WATCH2_CNTL__VMID_MASK 0xf000000
14508#define TCP_WATCH2_CNTL__VMID__SHIFT 0x18
14509#define TCP_WATCH2_CNTL__MODE_MASK 0x60000000
14510#define TCP_WATCH2_CNTL__MODE__SHIFT 0x1d
14511#define TCP_WATCH2_CNTL__VALID_MASK 0x80000000
14512#define TCP_WATCH2_CNTL__VALID__SHIFT 0x1f
14513#define TCP_WATCH3_CNTL__MASK_MASK 0xffffff
14514#define TCP_WATCH3_CNTL__MASK__SHIFT 0x0
14515#define TCP_WATCH3_CNTL__VMID_MASK 0xf000000
14516#define TCP_WATCH3_CNTL__VMID__SHIFT 0x18
14517#define TCP_WATCH3_CNTL__MODE_MASK 0x60000000
14518#define TCP_WATCH3_CNTL__MODE__SHIFT 0x1d
14519#define TCP_WATCH3_CNTL__VALID_MASK 0x80000000
14520#define TCP_WATCH3_CNTL__VALID__SHIFT 0x1f
14521#define TD_CGTT_CTRL__ON_DELAY_MASK 0xf
14522#define TD_CGTT_CTRL__ON_DELAY__SHIFT 0x0
14523#define TD_CGTT_CTRL__OFF_HYSTERESIS_MASK 0xff0
14524#define TD_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
14525#define TD_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
14526#define TD_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
14527#define TD_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
14528#define TD_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
14529#define TD_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
14530#define TD_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
14531#define TD_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
14532#define TD_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
14533#define TD_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
14534#define TD_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
14535#define TD_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
14536#define TD_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
14537#define TD_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
14538#define TD_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
14539#define TD_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
14540#define TD_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
14541#define TA_CGTT_CTRL__ON_DELAY_MASK 0xf
14542#define TA_CGTT_CTRL__ON_DELAY__SHIFT 0x0
14543#define TA_CGTT_CTRL__OFF_HYSTERESIS_MASK 0xff0
14544#define TA_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
14545#define TA_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
14546#define TA_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
14547#define TA_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
14548#define TA_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
14549#define TA_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
14550#define TA_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
14551#define TA_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
14552#define TA_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
14553#define TA_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
14554#define TA_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
14555#define TA_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
14556#define TA_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
14557#define TA_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
14558#define TA_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
14559#define TA_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
14560#define TA_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
14561#define CGTT_TCP_CLK_CTRL__ON_DELAY_MASK 0xf
14562#define CGTT_TCP_CLK_CTRL__ON_DELAY__SHIFT 0x0
14563#define CGTT_TCP_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
14564#define CGTT_TCP_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
14565#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
14566#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
14567#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
14568#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
14569#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
14570#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
14571#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
14572#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
14573#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
14574#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
14575#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
14576#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
14577#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
14578#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
14579#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
14580#define CGTT_TCP_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
14581#define CGTT_TCI_CLK_CTRL__ON_DELAY_MASK 0xf
14582#define CGTT_TCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
14583#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
14584#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
14585#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
14586#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
14587#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
14588#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
14589#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
14590#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
14591#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
14592#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
14593#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
14594#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
14595#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
14596#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
14597#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
14598#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
14599#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
14600#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
14601#define TCI_STATUS__TCI_BUSY_MASK 0x1
14602#define TCI_STATUS__TCI_BUSY__SHIFT 0x0
14603#define TCI_CNTL_1__WBINVL1_NUM_CYCLES_MASK 0xffff
14604#define TCI_CNTL_1__WBINVL1_NUM_CYCLES__SHIFT 0x0
14605#define TCI_CNTL_1__REQ_FIFO_DEPTH_MASK 0xff0000
14606#define TCI_CNTL_1__REQ_FIFO_DEPTH__SHIFT 0x10
14607#define TCI_CNTL_1__WDATA_RAM_DEPTH_MASK 0xff000000
14608#define TCI_CNTL_1__WDATA_RAM_DEPTH__SHIFT 0x18
14609#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2_MASK 0x1
14610#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2__SHIFT 0x0
14611#define TCI_CNTL_2__TCA_MAX_CREDIT_MASK 0x1fe
14612#define TCI_CNTL_2__TCA_MAX_CREDIT__SHIFT 0x1
14613#define GDS_CONFIG__SH0_GPR_PHASE_SEL_MASK 0x6
14614#define GDS_CONFIG__SH0_GPR_PHASE_SEL__SHIFT 0x1
14615#define GDS_CONFIG__SH1_GPR_PHASE_SEL_MASK 0x18
14616#define GDS_CONFIG__SH1_GPR_PHASE_SEL__SHIFT 0x3
14617#define GDS_CONFIG__SH2_GPR_PHASE_SEL_MASK 0x60
14618#define GDS_CONFIG__SH2_GPR_PHASE_SEL__SHIFT 0x5
14619#define GDS_CONFIG__SH3_GPR_PHASE_SEL_MASK 0x180
14620#define GDS_CONFIG__SH3_GPR_PHASE_SEL__SHIFT 0x7
14621#define GDS_CNTL_STATUS__GDS_BUSY_MASK 0x1
14622#define GDS_CNTL_STATUS__GDS_BUSY__SHIFT 0x0
14623#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY_MASK 0x2
14624#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY__SHIFT 0x1
14625#define GDS_CNTL_STATUS__ORD_APP_BUSY_MASK 0x4
14626#define GDS_CNTL_STATUS__ORD_APP_BUSY__SHIFT 0x2
14627#define GDS_CNTL_STATUS__DS_BANK_CONFLICT_MASK 0x8
14628#define GDS_CNTL_STATUS__DS_BANK_CONFLICT__SHIFT 0x3
14629#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT_MASK 0x10
14630#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT__SHIFT 0x4
14631#define GDS_CNTL_STATUS__DS_WR_CLAMP_MASK 0x20
14632#define GDS_CNTL_STATUS__DS_WR_CLAMP__SHIFT 0x5
14633#define GDS_CNTL_STATUS__DS_RD_CLAMP_MASK 0x40
14634#define GDS_CNTL_STATUS__DS_RD_CLAMP__SHIFT 0x6
14635#define GDS_ENHANCE2__MISC_MASK 0xffff
14636#define GDS_ENHANCE2__MISC__SHIFT 0x0
14637#define GDS_ENHANCE2__UNUSED_MASK 0xffff0000
14638#define GDS_ENHANCE2__UNUSED__SHIFT 0x10
14639#define GDS_PROTECTION_FAULT__WRITE_DIS_MASK 0x1
14640#define GDS_PROTECTION_FAULT__WRITE_DIS__SHIFT 0x0
14641#define GDS_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x2
14642#define GDS_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
14643#define GDS_PROTECTION_FAULT__GRBM_MASK 0x4
14644#define GDS_PROTECTION_FAULT__GRBM__SHIFT 0x2
14645#define GDS_PROTECTION_FAULT__SH_ID_MASK 0x38
14646#define GDS_PROTECTION_FAULT__SH_ID__SHIFT 0x3
14647#define GDS_PROTECTION_FAULT__CU_ID_MASK 0x3c0
14648#define GDS_PROTECTION_FAULT__CU_ID__SHIFT 0x6
14649#define GDS_PROTECTION_FAULT__SIMD_ID_MASK 0xc00
14650#define GDS_PROTECTION_FAULT__SIMD_ID__SHIFT 0xa
14651#define GDS_PROTECTION_FAULT__WAVE_ID_MASK 0xf000
14652#define GDS_PROTECTION_FAULT__WAVE_ID__SHIFT 0xc
14653#define GDS_PROTECTION_FAULT__ADDRESS_MASK 0xffff0000
14654#define GDS_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
14655#define GDS_VM_PROTECTION_FAULT__WRITE_DIS_MASK 0x1
14656#define GDS_VM_PROTECTION_FAULT__WRITE_DIS__SHIFT 0x0
14657#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x2
14658#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
14659#define GDS_VM_PROTECTION_FAULT__GWS_MASK 0x4
14660#define GDS_VM_PROTECTION_FAULT__GWS__SHIFT 0x2
14661#define GDS_VM_PROTECTION_FAULT__OA_MASK 0x8
14662#define GDS_VM_PROTECTION_FAULT__OA__SHIFT 0x3
14663#define GDS_VM_PROTECTION_FAULT__GRBM_MASK 0x10
14664#define GDS_VM_PROTECTION_FAULT__GRBM__SHIFT 0x4
14665#define GDS_VM_PROTECTION_FAULT__VMID_MASK 0xf00
14666#define GDS_VM_PROTECTION_FAULT__VMID__SHIFT 0x8
14667#define GDS_VM_PROTECTION_FAULT__ADDRESS_MASK 0xffff0000
14668#define GDS_VM_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
14669#define GDS_SECDED_CNT__DED_MASK 0xffff
14670#define GDS_SECDED_CNT__DED__SHIFT 0x0
14671#define GDS_SECDED_CNT__SEC_MASK 0xffff0000
14672#define GDS_SECDED_CNT__SEC__SHIFT 0x10
14673#define GDS_GRBM_SECDED_CNT__DED_MASK 0xffff
14674#define GDS_GRBM_SECDED_CNT__DED__SHIFT 0x0
14675#define GDS_GRBM_SECDED_CNT__SEC_MASK 0xffff0000
14676#define GDS_GRBM_SECDED_CNT__SEC__SHIFT 0x10
14677#define GDS_OA_DED__ME0_GFXHP3D_PIX_DED_MASK 0x1
14678#define GDS_OA_DED__ME0_GFXHP3D_PIX_DED__SHIFT 0x0
14679#define GDS_OA_DED__ME0_GFXHP3D_VTX_DED_MASK 0x2
14680#define GDS_OA_DED__ME0_GFXHP3D_VTX_DED__SHIFT 0x1
14681#define GDS_OA_DED__ME0_CS_DED_MASK 0x4
14682#define GDS_OA_DED__ME0_CS_DED__SHIFT 0x2
14683#define GDS_OA_DED__UNUSED0_MASK 0x8
14684#define GDS_OA_DED__UNUSED0__SHIFT 0x3
14685#define GDS_OA_DED__ME1_PIPE0_DED_MASK 0x10
14686#define GDS_OA_DED__ME1_PIPE0_DED__SHIFT 0x4
14687#define GDS_OA_DED__ME1_PIPE1_DED_MASK 0x20
14688#define GDS_OA_DED__ME1_PIPE1_DED__SHIFT 0x5
14689#define GDS_OA_DED__ME1_PIPE2_DED_MASK 0x40
14690#define GDS_OA_DED__ME1_PIPE2_DED__SHIFT 0x6
14691#define GDS_OA_DED__ME1_PIPE3_DED_MASK 0x80
14692#define GDS_OA_DED__ME1_PIPE3_DED__SHIFT 0x7
14693#define GDS_OA_DED__ME2_PIPE0_DED_MASK 0x100
14694#define GDS_OA_DED__ME2_PIPE0_DED__SHIFT 0x8
14695#define GDS_OA_DED__ME2_PIPE1_DED_MASK 0x200
14696#define GDS_OA_DED__ME2_PIPE1_DED__SHIFT 0x9
14697#define GDS_OA_DED__ME2_PIPE2_DED_MASK 0x400
14698#define GDS_OA_DED__ME2_PIPE2_DED__SHIFT 0xa
14699#define GDS_OA_DED__ME2_PIPE3_DED_MASK 0x800
14700#define GDS_OA_DED__ME2_PIPE3_DED__SHIFT 0xb
14701#define GDS_OA_DED__UNUSED1_MASK 0xfffff000
14702#define GDS_OA_DED__UNUSED1__SHIFT 0xc
14703#define GDS_DEBUG_CNTL__GDS_DEBUG_INDX_MASK 0x1f
14704#define GDS_DEBUG_CNTL__GDS_DEBUG_INDX__SHIFT 0x0
14705#define GDS_DEBUG_CNTL__UNUSED_MASK 0xffffffe0
14706#define GDS_DEBUG_CNTL__UNUSED__SHIFT 0x5
14707#define GDS_DEBUG_DATA__DATA_MASK 0xffffffff
14708#define GDS_DEBUG_DATA__DATA__SHIFT 0x0
14709#define CGTT_GDS_CLK_CTRL__ON_DELAY_MASK 0xf
14710#define CGTT_GDS_CLK_CTRL__ON_DELAY__SHIFT 0x0
14711#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
14712#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
14713#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
14714#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
14715#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x2000000
14716#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
14717#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x4000000
14718#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
14719#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
14720#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
14721#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
14722#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
14723#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
14724#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
14725#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000
14726#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
14727#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000
14728#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
14729#define GDS_RD_ADDR__READ_ADDR_MASK 0xffffffff
14730#define GDS_RD_ADDR__READ_ADDR__SHIFT 0x0
14731#define GDS_RD_DATA__READ_DATA_MASK 0xffffffff
14732#define GDS_RD_DATA__READ_DATA__SHIFT 0x0
14733#define GDS_RD_BURST_ADDR__BURST_ADDR_MASK 0xffffffff
14734#define GDS_RD_BURST_ADDR__BURST_ADDR__SHIFT 0x0
14735#define GDS_RD_BURST_COUNT__BURST_COUNT_MASK 0xffffffff
14736#define GDS_RD_BURST_COUNT__BURST_COUNT__SHIFT 0x0
14737#define GDS_RD_BURST_DATA__BURST_DATA_MASK 0xffffffff
14738#define GDS_RD_BURST_DATA__BURST_DATA__SHIFT 0x0
14739#define GDS_WR_ADDR__WRITE_ADDR_MASK 0xffffffff
14740#define GDS_WR_ADDR__WRITE_ADDR__SHIFT 0x0
14741#define GDS_WR_DATA__WRITE_DATA_MASK 0xffffffff
14742#define GDS_WR_DATA__WRITE_DATA__SHIFT 0x0
14743#define GDS_WR_BURST_ADDR__WRITE_ADDR_MASK 0xffffffff
14744#define GDS_WR_BURST_ADDR__WRITE_ADDR__SHIFT 0x0
14745#define GDS_WR_BURST_DATA__WRITE_DATA_MASK 0xffffffff
14746#define GDS_WR_BURST_DATA__WRITE_DATA__SHIFT 0x0
14747#define GDS_WRITE_COMPLETE__WRITE_COMPLETE_MASK 0xffffffff
14748#define GDS_WRITE_COMPLETE__WRITE_COMPLETE__SHIFT 0x0
14749#define GDS_ATOM_CNTL__AINC_MASK 0x3f
14750#define GDS_ATOM_CNTL__AINC__SHIFT 0x0
14751#define GDS_ATOM_CNTL__UNUSED1_MASK 0xc0
14752#define GDS_ATOM_CNTL__UNUSED1__SHIFT 0x6
14753#define GDS_ATOM_CNTL__DMODE_MASK 0x100
14754#define GDS_ATOM_CNTL__DMODE__SHIFT 0x8
14755#define GDS_ATOM_CNTL__UNUSED2_MASK 0xfffffe00
14756#define GDS_ATOM_CNTL__UNUSED2__SHIFT 0x9
14757#define GDS_ATOM_COMPLETE__COMPLETE_MASK 0x1
14758#define GDS_ATOM_COMPLETE__COMPLETE__SHIFT 0x0
14759#define GDS_ATOM_COMPLETE__UNUSED_MASK 0xfffffffe
14760#define GDS_ATOM_COMPLETE__UNUSED__SHIFT 0x1
14761#define GDS_ATOM_BASE__BASE_MASK 0xffff
14762#define GDS_ATOM_BASE__BASE__SHIFT 0x0
14763#define GDS_ATOM_BASE__UNUSED_MASK 0xffff0000
14764#define GDS_ATOM_BASE__UNUSED__SHIFT 0x10
14765#define GDS_ATOM_SIZE__SIZE_MASK 0xffff
14766#define GDS_ATOM_SIZE__SIZE__SHIFT 0x0
14767#define GDS_ATOM_SIZE__UNUSED_MASK 0xffff0000
14768#define GDS_ATOM_SIZE__UNUSED__SHIFT 0x10
14769#define GDS_ATOM_OFFSET0__OFFSET0_MASK 0xff
14770#define GDS_ATOM_OFFSET0__OFFSET0__SHIFT 0x0
14771#define GDS_ATOM_OFFSET0__UNUSED_MASK 0xffffff00
14772#define GDS_ATOM_OFFSET0__UNUSED__SHIFT 0x8
14773#define GDS_ATOM_OFFSET1__OFFSET1_MASK 0xff
14774#define GDS_ATOM_OFFSET1__OFFSET1__SHIFT 0x0
14775#define GDS_ATOM_OFFSET1__UNUSED_MASK 0xffffff00
14776#define GDS_ATOM_OFFSET1__UNUSED__SHIFT 0x8
14777#define GDS_ATOM_DST__DST_MASK 0xffffffff
14778#define GDS_ATOM_DST__DST__SHIFT 0x0
14779#define GDS_ATOM_OP__OP_MASK 0xff
14780#define GDS_ATOM_OP__OP__SHIFT 0x0
14781#define GDS_ATOM_OP__UNUSED_MASK 0xffffff00
14782#define GDS_ATOM_OP__UNUSED__SHIFT 0x8
14783#define GDS_ATOM_SRC0__DATA_MASK 0xffffffff
14784#define GDS_ATOM_SRC0__DATA__SHIFT 0x0
14785#define GDS_ATOM_SRC0_U__DATA_MASK 0xffffffff
14786#define GDS_ATOM_SRC0_U__DATA__SHIFT 0x0
14787#define GDS_ATOM_SRC1__DATA_MASK 0xffffffff
14788#define GDS_ATOM_SRC1__DATA__SHIFT 0x0
14789#define GDS_ATOM_SRC1_U__DATA_MASK 0xffffffff
14790#define GDS_ATOM_SRC1_U__DATA__SHIFT 0x0
14791#define GDS_ATOM_READ0__DATA_MASK 0xffffffff
14792#define GDS_ATOM_READ0__DATA__SHIFT 0x0
14793#define GDS_ATOM_READ0_U__DATA_MASK 0xffffffff
14794#define GDS_ATOM_READ0_U__DATA__SHIFT 0x0
14795#define GDS_ATOM_READ1__DATA_MASK 0xffffffff
14796#define GDS_ATOM_READ1__DATA__SHIFT 0x0
14797#define GDS_ATOM_READ1_U__DATA_MASK 0xffffffff
14798#define GDS_ATOM_READ1_U__DATA__SHIFT 0x0
14799#define GDS_GWS_RESOURCE_CNTL__INDEX_MASK 0x3f
14800#define GDS_GWS_RESOURCE_CNTL__INDEX__SHIFT 0x0
14801#define GDS_GWS_RESOURCE_CNTL__UNUSED_MASK 0xffffffc0
14802#define GDS_GWS_RESOURCE_CNTL__UNUSED__SHIFT 0x6
14803#define GDS_GWS_RESOURCE__FLAG_MASK 0x1
14804#define GDS_GWS_RESOURCE__FLAG__SHIFT 0x0
14805#define GDS_GWS_RESOURCE__COUNTER_MASK 0x1ffe
14806#define GDS_GWS_RESOURCE__COUNTER__SHIFT 0x1
14807#define GDS_GWS_RESOURCE__TYPE_MASK 0x2000
14808#define GDS_GWS_RESOURCE__TYPE__SHIFT 0xd
14809#define GDS_GWS_RESOURCE__DED_MASK 0x4000
14810#define GDS_GWS_RESOURCE__DED__SHIFT 0xe
14811#define GDS_GWS_RESOURCE__RELEASE_ALL_MASK 0x8000
14812#define GDS_GWS_RESOURCE__RELEASE_ALL__SHIFT 0xf
14813#define GDS_GWS_RESOURCE__HEAD_QUEUE_MASK 0x7ff0000
14814#define GDS_GWS_RESOURCE__HEAD_QUEUE__SHIFT 0x10
14815#define GDS_GWS_RESOURCE__HEAD_VALID_MASK 0x8000000
14816#define GDS_GWS_RESOURCE__HEAD_VALID__SHIFT 0x1b
14817#define GDS_GWS_RESOURCE__HEAD_FLAG_MASK 0x10000000
14818#define GDS_GWS_RESOURCE__HEAD_FLAG__SHIFT 0x1c
14819#define GDS_GWS_RESOURCE__UNUSED1_MASK 0xe0000000
14820#define GDS_GWS_RESOURCE__UNUSED1__SHIFT 0x1d
14821#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT_MASK 0xffff
14822#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT__SHIFT 0x0
14823#define GDS_GWS_RESOURCE_CNT__UNUSED_MASK 0xffff0000
14824#define GDS_GWS_RESOURCE_CNT__UNUSED__SHIFT 0x10
14825#define GDS_OA_CNTL__INDEX_MASK 0xf
14826#define GDS_OA_CNTL__INDEX__SHIFT 0x0
14827#define GDS_OA_CNTL__UNUSED_MASK 0xfffffff0
14828#define GDS_OA_CNTL__UNUSED__SHIFT 0x4
14829#define GDS_OA_COUNTER__SPACE_AVAILABLE_MASK 0xffffffff
14830#define GDS_OA_COUNTER__SPACE_AVAILABLE__SHIFT 0x0
14831#define GDS_OA_ADDRESS__DS_ADDRESS_MASK 0xffff
14832#define GDS_OA_ADDRESS__DS_ADDRESS__SHIFT 0x0
14833#define GDS_OA_ADDRESS__CRAWLER_TYPE_MASK 0xf0000
14834#define GDS_OA_ADDRESS__CRAWLER_TYPE__SHIFT 0x10
14835#define GDS_OA_ADDRESS__CRAWLER_MASK 0xf00000
14836#define GDS_OA_ADDRESS__CRAWLER__SHIFT 0x14
14837#define GDS_OA_ADDRESS__UNUSED_MASK 0x3f000000
14838#define GDS_OA_ADDRESS__UNUSED__SHIFT 0x18
14839#define GDS_OA_ADDRESS__NO_ALLOC_MASK 0x40000000
14840#define GDS_OA_ADDRESS__NO_ALLOC__SHIFT 0x1e
14841#define GDS_OA_ADDRESS__ENABLE_MASK 0x80000000
14842#define GDS_OA_ADDRESS__ENABLE__SHIFT 0x1f
14843#define GDS_OA_INCDEC__VALUE_MASK 0x7fffffff
14844#define GDS_OA_INCDEC__VALUE__SHIFT 0x0
14845#define GDS_OA_INCDEC__INCDEC_MASK 0x80000000
14846#define GDS_OA_INCDEC__INCDEC__SHIFT 0x1f
14847#define GDS_OA_RING_SIZE__RING_SIZE_MASK 0xffffffff
14848#define GDS_OA_RING_SIZE__RING_SIZE__SHIFT 0x0
14849#define GDS_DEBUG_REG0__spare1_MASK 0x3f
14850#define GDS_DEBUG_REG0__spare1__SHIFT 0x0
14851#define GDS_DEBUG_REG0__write_buff_valid_MASK 0x40
14852#define GDS_DEBUG_REG0__write_buff_valid__SHIFT 0x6
14853#define GDS_DEBUG_REG0__wr_pixel_nxt_ptr_MASK 0xf80
14854#define GDS_DEBUG_REG0__wr_pixel_nxt_ptr__SHIFT 0x7
14855#define GDS_DEBUG_REG0__last_pixel_ptr_MASK 0x1000
14856#define GDS_DEBUG_REG0__last_pixel_ptr__SHIFT 0xc
14857#define GDS_DEBUG_REG0__cstate_MASK 0x1e000
14858#define GDS_DEBUG_REG0__cstate__SHIFT 0xd
14859#define GDS_DEBUG_REG0__buff_write_MASK 0x20000
14860#define GDS_DEBUG_REG0__buff_write__SHIFT 0x11
14861#define GDS_DEBUG_REG0__flush_request_MASK 0x40000
14862#define GDS_DEBUG_REG0__flush_request__SHIFT 0x12
14863#define GDS_DEBUG_REG0__wr_buffer_wr_complete_MASK 0x80000
14864#define GDS_DEBUG_REG0__wr_buffer_wr_complete__SHIFT 0x13
14865#define GDS_DEBUG_REG0__wbuf_fifo_empty_MASK 0x100000
14866#define GDS_DEBUG_REG0__wbuf_fifo_empty__SHIFT 0x14
14867#define GDS_DEBUG_REG0__wbuf_fifo_full_MASK 0x200000
14868#define GDS_DEBUG_REG0__wbuf_fifo_full__SHIFT 0x15
14869#define GDS_DEBUG_REG0__spare_MASK 0xffc00000
14870#define GDS_DEBUG_REG0__spare__SHIFT 0x16
14871#define GDS_DEBUG_REG1__tag_hit_MASK 0x1
14872#define GDS_DEBUG_REG1__tag_hit__SHIFT 0x0
14873#define GDS_DEBUG_REG1__tag_miss_MASK 0x2
14874#define GDS_DEBUG_REG1__tag_miss__SHIFT 0x1
14875#define GDS_DEBUG_REG1__pixel_addr_MASK 0x1fffc
14876#define GDS_DEBUG_REG1__pixel_addr__SHIFT 0x2
14877#define GDS_DEBUG_REG1__pixel_vld_MASK 0x20000
14878#define GDS_DEBUG_REG1__pixel_vld__SHIFT 0x11
14879#define GDS_DEBUG_REG1__data_ready_MASK 0x40000
14880#define GDS_DEBUG_REG1__data_ready__SHIFT 0x12
14881#define GDS_DEBUG_REG1__awaiting_data_MASK 0x80000
14882#define GDS_DEBUG_REG1__awaiting_data__SHIFT 0x13
14883#define GDS_DEBUG_REG1__addr_fifo_full_MASK 0x100000
14884#define GDS_DEBUG_REG1__addr_fifo_full__SHIFT 0x14
14885#define GDS_DEBUG_REG1__addr_fifo_empty_MASK 0x200000
14886#define GDS_DEBUG_REG1__addr_fifo_empty__SHIFT 0x15
14887#define GDS_DEBUG_REG1__buffer_loaded_MASK 0x400000
14888#define GDS_DEBUG_REG1__buffer_loaded__SHIFT 0x16
14889#define GDS_DEBUG_REG1__buffer_invalid_MASK 0x800000
14890#define GDS_DEBUG_REG1__buffer_invalid__SHIFT 0x17
14891#define GDS_DEBUG_REG1__spare_MASK 0xff000000
14892#define GDS_DEBUG_REG1__spare__SHIFT 0x18
14893#define GDS_DEBUG_REG2__ds_full_MASK 0x1
14894#define GDS_DEBUG_REG2__ds_full__SHIFT 0x0
14895#define GDS_DEBUG_REG2__ds_credit_avail_MASK 0x2
14896#define GDS_DEBUG_REG2__ds_credit_avail__SHIFT 0x1
14897#define GDS_DEBUG_REG2__ord_idx_free_MASK 0x4
14898#define GDS_DEBUG_REG2__ord_idx_free__SHIFT 0x2
14899#define GDS_DEBUG_REG2__cmd_write_MASK 0x8
14900#define GDS_DEBUG_REG2__cmd_write__SHIFT 0x3
14901#define GDS_DEBUG_REG2__app_sel_MASK 0xf0
14902#define GDS_DEBUG_REG2__app_sel__SHIFT 0x4
14903#define GDS_DEBUG_REG2__req_MASK 0x7fff00
14904#define GDS_DEBUG_REG2__req__SHIFT 0x8
14905#define GDS_DEBUG_REG2__spare_MASK 0xff800000
14906#define GDS_DEBUG_REG2__spare__SHIFT 0x17
14907#define GDS_DEBUG_REG3__pipe_num_busy_MASK 0x7ff
14908#define GDS_DEBUG_REG3__pipe_num_busy__SHIFT 0x0
14909#define GDS_DEBUG_REG3__pipe0_busy_num_MASK 0x7800
14910#define GDS_DEBUG_REG3__pipe0_busy_num__SHIFT 0xb
14911#define GDS_DEBUG_REG3__spare_MASK 0xffff8000
14912#define GDS_DEBUG_REG3__spare__SHIFT 0xf
14913#define GDS_DEBUG_REG4__gws_busy_MASK 0x1
14914#define GDS_DEBUG_REG4__gws_busy__SHIFT 0x0
14915#define GDS_DEBUG_REG4__gws_req_MASK 0x2
14916#define GDS_DEBUG_REG4__gws_req__SHIFT 0x1
14917#define GDS_DEBUG_REG4__gws_out_stall_MASK 0x4
14918#define GDS_DEBUG_REG4__gws_out_stall__SHIFT 0x2
14919#define GDS_DEBUG_REG4__cur_reso_MASK 0x1f8
14920#define GDS_DEBUG_REG4__cur_reso__SHIFT 0x3
14921#define GDS_DEBUG_REG4__cur_reso_head_valid_MASK 0x200
14922#define GDS_DEBUG_REG4__cur_reso_head_valid__SHIFT 0x9
14923#define GDS_DEBUG_REG4__cur_reso_head_dirty_MASK 0x400
14924#define GDS_DEBUG_REG4__cur_reso_head_dirty__SHIFT 0xa
14925#define GDS_DEBUG_REG4__cur_reso_head_flag_MASK 0x800
14926#define GDS_DEBUG_REG4__cur_reso_head_flag__SHIFT 0xb
14927#define GDS_DEBUG_REG4__cur_reso_fed_MASK 0x1000
14928#define GDS_DEBUG_REG4__cur_reso_fed__SHIFT 0xc
14929#define GDS_DEBUG_REG4__cur_reso_barrier_MASK 0x2000
14930#define GDS_DEBUG_REG4__cur_reso_barrier__SHIFT 0xd
14931#define GDS_DEBUG_REG4__cur_reso_flag_MASK 0x4000
14932#define GDS_DEBUG_REG4__cur_reso_flag__SHIFT 0xe
14933#define GDS_DEBUG_REG4__cur_reso_cnt_gt0_MASK 0x8000
14934#define GDS_DEBUG_REG4__cur_reso_cnt_gt0__SHIFT 0xf
14935#define GDS_DEBUG_REG4__credit_cnt_gt0_MASK 0x10000
14936#define GDS_DEBUG_REG4__credit_cnt_gt0__SHIFT 0x10
14937#define GDS_DEBUG_REG4__cmd_write_MASK 0x20000
14938#define GDS_DEBUG_REG4__cmd_write__SHIFT 0x11
14939#define GDS_DEBUG_REG4__grbm_gws_reso_wr_MASK 0x40000
14940#define GDS_DEBUG_REG4__grbm_gws_reso_wr__SHIFT 0x12
14941#define GDS_DEBUG_REG4__grbm_gws_reso_rd_MASK 0x80000
14942#define GDS_DEBUG_REG4__grbm_gws_reso_rd__SHIFT 0x13
14943#define GDS_DEBUG_REG4__ram_read_busy_MASK 0x100000
14944#define GDS_DEBUG_REG4__ram_read_busy__SHIFT 0x14
14945#define GDS_DEBUG_REG4__gws_bulkfree_MASK 0x200000
14946#define GDS_DEBUG_REG4__gws_bulkfree__SHIFT 0x15
14947#define GDS_DEBUG_REG4__ram_gws_re_MASK 0x400000
14948#define GDS_DEBUG_REG4__ram_gws_re__SHIFT 0x16
14949#define GDS_DEBUG_REG4__ram_gws_we_MASK 0x800000
14950#define GDS_DEBUG_REG4__ram_gws_we__SHIFT 0x17
14951#define GDS_DEBUG_REG4__spare_MASK 0xff000000
14952#define GDS_DEBUG_REG4__spare__SHIFT 0x18
14953#define GDS_DEBUG_REG5__write_dis_MASK 0x1
14954#define GDS_DEBUG_REG5__write_dis__SHIFT 0x0
14955#define GDS_DEBUG_REG5__dec_error_MASK 0x2
14956#define GDS_DEBUG_REG5__dec_error__SHIFT 0x1
14957#define GDS_DEBUG_REG5__alloc_opco_error_MASK 0x4
14958#define GDS_DEBUG_REG5__alloc_opco_error__SHIFT 0x2
14959#define GDS_DEBUG_REG5__dealloc_opco_error_MASK 0x8
14960#define GDS_DEBUG_REG5__dealloc_opco_error__SHIFT 0x3
14961#define GDS_DEBUG_REG5__wrap_opco_error_MASK 0x10
14962#define GDS_DEBUG_REG5__wrap_opco_error__SHIFT 0x4
14963#define GDS_DEBUG_REG5__spare_MASK 0xe0
14964#define GDS_DEBUG_REG5__spare__SHIFT 0x5
14965#define GDS_DEBUG_REG5__error_ds_address_MASK 0x3fff00
14966#define GDS_DEBUG_REG5__error_ds_address__SHIFT 0x8
14967#define GDS_DEBUG_REG5__spare1_MASK 0xffc00000
14968#define GDS_DEBUG_REG5__spare1__SHIFT 0x16
14969#define GDS_DEBUG_REG6__oa_busy_MASK 0x1
14970#define GDS_DEBUG_REG6__oa_busy__SHIFT 0x0
14971#define GDS_DEBUG_REG6__counters_enabled_MASK 0x1e
14972#define GDS_DEBUG_REG6__counters_enabled__SHIFT 0x1
14973#define GDS_DEBUG_REG6__counters_busy_MASK 0x1fffe0
14974#define GDS_DEBUG_REG6__counters_busy__SHIFT 0x5
14975#define GDS_DEBUG_REG6__spare_MASK 0xffe00000
14976#define GDS_DEBUG_REG6__spare__SHIFT 0x15
14977#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
14978#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
14979#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
14980#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
14981#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
14982#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
14983#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
14984#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
14985#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
14986#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
14987#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
14988#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
14989#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
14990#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
14991#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
14992#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
14993#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0xf00000
14994#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
14995#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT_MASK 0x3ff
14996#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
14997#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1_MASK 0xffc00
14998#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
14999#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0xf00000
15000#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
15001#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
15002#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
15003#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
15004#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
15005#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
15006#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
15007#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
15008#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
15009#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
15010#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
15011#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
15012#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
15013#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
15014#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
15015#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
15016#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
15017#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2_MASK 0x3ff
15018#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
15019#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3_MASK 0xffc00
15020#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
15021#define GDS_VMID0_BASE__BASE_MASK 0xffff
15022#define GDS_VMID0_BASE__BASE__SHIFT 0x0
15023#define GDS_VMID1_BASE__BASE_MASK 0xffff
15024#define GDS_VMID1_BASE__BASE__SHIFT 0x0
15025#define GDS_VMID2_BASE__BASE_MASK 0xffff
15026#define GDS_VMID2_BASE__BASE__SHIFT 0x0
15027#define GDS_VMID3_BASE__BASE_MASK 0xffff
15028#define GDS_VMID3_BASE__BASE__SHIFT 0x0
15029#define GDS_VMID4_BASE__BASE_MASK 0xffff
15030#define GDS_VMID4_BASE__BASE__SHIFT 0x0
15031#define GDS_VMID5_BASE__BASE_MASK 0xffff
15032#define GDS_VMID5_BASE__BASE__SHIFT 0x0
15033#define GDS_VMID6_BASE__BASE_MASK 0xffff
15034#define GDS_VMID6_BASE__BASE__SHIFT 0x0
15035#define GDS_VMID7_BASE__BASE_MASK 0xffff
15036#define GDS_VMID7_BASE__BASE__SHIFT 0x0
15037#define GDS_VMID8_BASE__BASE_MASK 0xffff
15038#define GDS_VMID8_BASE__BASE__SHIFT 0x0
15039#define GDS_VMID9_BASE__BASE_MASK 0xffff
15040#define GDS_VMID9_BASE__BASE__SHIFT 0x0
15041#define GDS_VMID10_BASE__BASE_MASK 0xffff
15042#define GDS_VMID10_BASE__BASE__SHIFT 0x0
15043#define GDS_VMID11_BASE__BASE_MASK 0xffff
15044#define GDS_VMID11_BASE__BASE__SHIFT 0x0
15045#define GDS_VMID12_BASE__BASE_MASK 0xffff
15046#define GDS_VMID12_BASE__BASE__SHIFT 0x0
15047#define GDS_VMID13_BASE__BASE_MASK 0xffff
15048#define GDS_VMID13_BASE__BASE__SHIFT 0x0
15049#define GDS_VMID14_BASE__BASE_MASK 0xffff
15050#define GDS_VMID14_BASE__BASE__SHIFT 0x0
15051#define GDS_VMID15_BASE__BASE_MASK 0xffff
15052#define GDS_VMID15_BASE__BASE__SHIFT 0x0
15053#define GDS_VMID0_SIZE__SIZE_MASK 0x1ffff
15054#define GDS_VMID0_SIZE__SIZE__SHIFT 0x0
15055#define GDS_VMID1_SIZE__SIZE_MASK 0x1ffff
15056#define GDS_VMID1_SIZE__SIZE__SHIFT 0x0
15057#define GDS_VMID2_SIZE__SIZE_MASK 0x1ffff
15058#define GDS_VMID2_SIZE__SIZE__SHIFT 0x0
15059#define GDS_VMID3_SIZE__SIZE_MASK 0x1ffff
15060#define GDS_VMID3_SIZE__SIZE__SHIFT 0x0
15061#define GDS_VMID4_SIZE__SIZE_MASK 0x1ffff
15062#define GDS_VMID4_SIZE__SIZE__SHIFT 0x0
15063#define GDS_VMID5_SIZE__SIZE_MASK 0x1ffff
15064#define GDS_VMID5_SIZE__SIZE__SHIFT 0x0
15065#define GDS_VMID6_SIZE__SIZE_MASK 0x1ffff
15066#define GDS_VMID6_SIZE__SIZE__SHIFT 0x0
15067#define GDS_VMID7_SIZE__SIZE_MASK 0x1ffff
15068#define GDS_VMID7_SIZE__SIZE__SHIFT 0x0
15069#define GDS_VMID8_SIZE__SIZE_MASK 0x1ffff
15070#define GDS_VMID8_SIZE__SIZE__SHIFT 0x0
15071#define GDS_VMID9_SIZE__SIZE_MASK 0x1ffff
15072#define GDS_VMID9_SIZE__SIZE__SHIFT 0x0
15073#define GDS_VMID10_SIZE__SIZE_MASK 0x1ffff
15074#define GDS_VMID10_SIZE__SIZE__SHIFT 0x0
15075#define GDS_VMID11_SIZE__SIZE_MASK 0x1ffff
15076#define GDS_VMID11_SIZE__SIZE__SHIFT 0x0
15077#define GDS_VMID12_SIZE__SIZE_MASK 0x1ffff
15078#define GDS_VMID12_SIZE__SIZE__SHIFT 0x0
15079#define GDS_VMID13_SIZE__SIZE_MASK 0x1ffff
15080#define GDS_VMID13_SIZE__SIZE__SHIFT 0x0
15081#define GDS_VMID14_SIZE__SIZE_MASK 0x1ffff
15082#define GDS_VMID14_SIZE__SIZE__SHIFT 0x0
15083#define GDS_VMID15_SIZE__SIZE_MASK 0x1ffff
15084#define GDS_VMID15_SIZE__SIZE__SHIFT 0x0
15085#define GDS_GWS_VMID0__BASE_MASK 0x3f
15086#define GDS_GWS_VMID0__BASE__SHIFT 0x0
15087#define GDS_GWS_VMID0__SIZE_MASK 0x7f0000
15088#define GDS_GWS_VMID0__SIZE__SHIFT 0x10
15089#define GDS_GWS_VMID1__BASE_MASK 0x3f
15090#define GDS_GWS_VMID1__BASE__SHIFT 0x0
15091#define GDS_GWS_VMID1__SIZE_MASK 0x7f0000
15092#define GDS_GWS_VMID1__SIZE__SHIFT 0x10
15093#define GDS_GWS_VMID2__BASE_MASK 0x3f
15094#define GDS_GWS_VMID2__BASE__SHIFT 0x0
15095#define GDS_GWS_VMID2__SIZE_MASK 0x7f0000
15096#define GDS_GWS_VMID2__SIZE__SHIFT 0x10
15097#define GDS_GWS_VMID3__BASE_MASK 0x3f
15098#define GDS_GWS_VMID3__BASE__SHIFT 0x0
15099#define GDS_GWS_VMID3__SIZE_MASK 0x7f0000
15100#define GDS_GWS_VMID3__SIZE__SHIFT 0x10
15101#define GDS_GWS_VMID4__BASE_MASK 0x3f
15102#define GDS_GWS_VMID4__BASE__SHIFT 0x0
15103#define GDS_GWS_VMID4__SIZE_MASK 0x7f0000
15104#define GDS_GWS_VMID4__SIZE__SHIFT 0x10
15105#define GDS_GWS_VMID5__BASE_MASK 0x3f
15106#define GDS_GWS_VMID5__BASE__SHIFT 0x0
15107#define GDS_GWS_VMID5__SIZE_MASK 0x7f0000
15108#define GDS_GWS_VMID5__SIZE__SHIFT 0x10
15109#define GDS_GWS_VMID6__BASE_MASK 0x3f
15110#define GDS_GWS_VMID6__BASE__SHIFT 0x0
15111#define GDS_GWS_VMID6__SIZE_MASK 0x7f0000
15112#define GDS_GWS_VMID6__SIZE__SHIFT 0x10
15113#define GDS_GWS_VMID7__BASE_MASK 0x3f
15114#define GDS_GWS_VMID7__BASE__SHIFT 0x0
15115#define GDS_GWS_VMID7__SIZE_MASK 0x7f0000
15116#define GDS_GWS_VMID7__SIZE__SHIFT 0x10
15117#define GDS_GWS_VMID8__BASE_MASK 0x3f
15118#define GDS_GWS_VMID8__BASE__SHIFT 0x0
15119#define GDS_GWS_VMID8__SIZE_MASK 0x7f0000
15120#define GDS_GWS_VMID8__SIZE__SHIFT 0x10
15121#define GDS_GWS_VMID9__BASE_MASK 0x3f
15122#define GDS_GWS_VMID9__BASE__SHIFT 0x0
15123#define GDS_GWS_VMID9__SIZE_MASK 0x7f0000
15124#define GDS_GWS_VMID9__SIZE__SHIFT 0x10
15125#define GDS_GWS_VMID10__BASE_MASK 0x3f
15126#define GDS_GWS_VMID10__BASE__SHIFT 0x0
15127#define GDS_GWS_VMID10__SIZE_MASK 0x7f0000
15128#define GDS_GWS_VMID10__SIZE__SHIFT 0x10
15129#define GDS_GWS_VMID11__BASE_MASK 0x3f
15130#define GDS_GWS_VMID11__BASE__SHIFT 0x0
15131#define GDS_GWS_VMID11__SIZE_MASK 0x7f0000
15132#define GDS_GWS_VMID11__SIZE__SHIFT 0x10
15133#define GDS_GWS_VMID12__BASE_MASK 0x3f
15134#define GDS_GWS_VMID12__BASE__SHIFT 0x0
15135#define GDS_GWS_VMID12__SIZE_MASK 0x7f0000
15136#define GDS_GWS_VMID12__SIZE__SHIFT 0x10
15137#define GDS_GWS_VMID13__BASE_MASK 0x3f
15138#define GDS_GWS_VMID13__BASE__SHIFT 0x0
15139#define GDS_GWS_VMID13__SIZE_MASK 0x7f0000
15140#define GDS_GWS_VMID13__SIZE__SHIFT 0x10
15141#define GDS_GWS_VMID14__BASE_MASK 0x3f
15142#define GDS_GWS_VMID14__BASE__SHIFT 0x0
15143#define GDS_GWS_VMID14__SIZE_MASK 0x7f0000
15144#define GDS_GWS_VMID14__SIZE__SHIFT 0x10
15145#define GDS_GWS_VMID15__BASE_MASK 0x3f
15146#define GDS_GWS_VMID15__BASE__SHIFT 0x0
15147#define GDS_GWS_VMID15__SIZE_MASK 0x7f0000
15148#define GDS_GWS_VMID15__SIZE__SHIFT 0x10
15149#define GDS_OA_VMID0__MASK_MASK 0xffff
15150#define GDS_OA_VMID0__MASK__SHIFT 0x0
15151#define GDS_OA_VMID0__UNUSED_MASK 0xffff0000
15152#define GDS_OA_VMID0__UNUSED__SHIFT 0x10
15153#define GDS_OA_VMID1__MASK_MASK 0xffff
15154#define GDS_OA_VMID1__MASK__SHIFT 0x0
15155#define GDS_OA_VMID1__UNUSED_MASK 0xffff0000
15156#define GDS_OA_VMID1__UNUSED__SHIFT 0x10
15157#define GDS_OA_VMID2__MASK_MASK 0xffff
15158#define GDS_OA_VMID2__MASK__SHIFT 0x0
15159#define GDS_OA_VMID2__UNUSED_MASK 0xffff0000
15160#define GDS_OA_VMID2__UNUSED__SHIFT 0x10
15161#define GDS_OA_VMID3__MASK_MASK 0xffff
15162#define GDS_OA_VMID3__MASK__SHIFT 0x0
15163#define GDS_OA_VMID3__UNUSED_MASK 0xffff0000
15164#define GDS_OA_VMID3__UNUSED__SHIFT 0x10
15165#define GDS_OA_VMID4__MASK_MASK 0xffff
15166#define GDS_OA_VMID4__MASK__SHIFT 0x0
15167#define GDS_OA_VMID4__UNUSED_MASK 0xffff0000
15168#define GDS_OA_VMID4__UNUSED__SHIFT 0x10
15169#define GDS_OA_VMID5__MASK_MASK 0xffff
15170#define GDS_OA_VMID5__MASK__SHIFT 0x0
15171#define GDS_OA_VMID5__UNUSED_MASK 0xffff0000
15172#define GDS_OA_VMID5__UNUSED__SHIFT 0x10
15173#define GDS_OA_VMID6__MASK_MASK 0xffff
15174#define GDS_OA_VMID6__MASK__SHIFT 0x0
15175#define GDS_OA_VMID6__UNUSED_MASK 0xffff0000
15176#define GDS_OA_VMID6__UNUSED__SHIFT 0x10
15177#define GDS_OA_VMID7__MASK_MASK 0xffff
15178#define GDS_OA_VMID7__MASK__SHIFT 0x0
15179#define GDS_OA_VMID7__UNUSED_MASK 0xffff0000
15180#define GDS_OA_VMID7__UNUSED__SHIFT 0x10
15181#define GDS_OA_VMID8__MASK_MASK 0xffff
15182#define GDS_OA_VMID8__MASK__SHIFT 0x0
15183#define GDS_OA_VMID8__UNUSED_MASK 0xffff0000
15184#define GDS_OA_VMID8__UNUSED__SHIFT 0x10
15185#define GDS_OA_VMID9__MASK_MASK 0xffff
15186#define GDS_OA_VMID9__MASK__SHIFT 0x0
15187#define GDS_OA_VMID9__UNUSED_MASK 0xffff0000
15188#define GDS_OA_VMID9__UNUSED__SHIFT 0x10
15189#define GDS_OA_VMID10__MASK_MASK 0xffff
15190#define GDS_OA_VMID10__MASK__SHIFT 0x0
15191#define GDS_OA_VMID10__UNUSED_MASK 0xffff0000
15192#define GDS_OA_VMID10__UNUSED__SHIFT 0x10
15193#define GDS_OA_VMID11__MASK_MASK 0xffff
15194#define GDS_OA_VMID11__MASK__SHIFT 0x0
15195#define GDS_OA_VMID11__UNUSED_MASK 0xffff0000
15196#define GDS_OA_VMID11__UNUSED__SHIFT 0x10
15197#define GDS_OA_VMID12__MASK_MASK 0xffff
15198#define GDS_OA_VMID12__MASK__SHIFT 0x0
15199#define GDS_OA_VMID12__UNUSED_MASK 0xffff0000
15200#define GDS_OA_VMID12__UNUSED__SHIFT 0x10
15201#define GDS_OA_VMID13__MASK_MASK 0xffff
15202#define GDS_OA_VMID13__MASK__SHIFT 0x0
15203#define GDS_OA_VMID13__UNUSED_MASK 0xffff0000
15204#define GDS_OA_VMID13__UNUSED__SHIFT 0x10
15205#define GDS_OA_VMID14__MASK_MASK 0xffff
15206#define GDS_OA_VMID14__MASK__SHIFT 0x0
15207#define GDS_OA_VMID14__UNUSED_MASK 0xffff0000
15208#define GDS_OA_VMID14__UNUSED__SHIFT 0x10
15209#define GDS_OA_VMID15__MASK_MASK 0xffff
15210#define GDS_OA_VMID15__MASK__SHIFT 0x0
15211#define GDS_OA_VMID15__UNUSED_MASK 0xffff0000
15212#define GDS_OA_VMID15__UNUSED__SHIFT 0x10
15213#define GDS_GWS_RESET0__RESOURCE0_RESET_MASK 0x1
15214#define GDS_GWS_RESET0__RESOURCE0_RESET__SHIFT 0x0
15215#define GDS_GWS_RESET0__RESOURCE1_RESET_MASK 0x2
15216#define GDS_GWS_RESET0__RESOURCE1_RESET__SHIFT 0x1
15217#define GDS_GWS_RESET0__RESOURCE2_RESET_MASK 0x4
15218#define GDS_GWS_RESET0__RESOURCE2_RESET__SHIFT 0x2
15219#define GDS_GWS_RESET0__RESOURCE3_RESET_MASK 0x8
15220#define GDS_GWS_RESET0__RESOURCE3_RESET__SHIFT 0x3
15221#define GDS_GWS_RESET0__RESOURCE4_RESET_MASK 0x10
15222#define GDS_GWS_RESET0__RESOURCE4_RESET__SHIFT 0x4
15223#define GDS_GWS_RESET0__RESOURCE5_RESET_MASK 0x20
15224#define GDS_GWS_RESET0__RESOURCE5_RESET__SHIFT 0x5
15225#define GDS_GWS_RESET0__RESOURCE6_RESET_MASK 0x40
15226#define GDS_GWS_RESET0__RESOURCE6_RESET__SHIFT 0x6
15227#define GDS_GWS_RESET0__RESOURCE7_RESET_MASK 0x80
15228#define GDS_GWS_RESET0__RESOURCE7_RESET__SHIFT 0x7
15229#define GDS_GWS_RESET0__RESOURCE8_RESET_MASK 0x100
15230#define GDS_GWS_RESET0__RESOURCE8_RESET__SHIFT 0x8
15231#define GDS_GWS_RESET0__RESOURCE9_RESET_MASK 0x200
15232#define GDS_GWS_RESET0__RESOURCE9_RESET__SHIFT 0x9
15233#define GDS_GWS_RESET0__RESOURCE10_RESET_MASK 0x400
15234#define GDS_GWS_RESET0__RESOURCE10_RESET__SHIFT 0xa
15235#define GDS_GWS_RESET0__RESOURCE11_RESET_MASK 0x800
15236#define GDS_GWS_RESET0__RESOURCE11_RESET__SHIFT 0xb
15237#define GDS_GWS_RESET0__RESOURCE12_RESET_MASK 0x1000
15238#define GDS_GWS_RESET0__RESOURCE12_RESET__SHIFT 0xc
15239#define GDS_GWS_RESET0__RESOURCE13_RESET_MASK 0x2000
15240#define GDS_GWS_RESET0__RESOURCE13_RESET__SHIFT 0xd
15241#define GDS_GWS_RESET0__RESOURCE14_RESET_MASK 0x4000
15242#define GDS_GWS_RESET0__RESOURCE14_RESET__SHIFT 0xe
15243#define GDS_GWS_RESET0__RESOURCE15_RESET_MASK 0x8000
15244#define GDS_GWS_RESET0__RESOURCE15_RESET__SHIFT 0xf
15245#define GDS_GWS_RESET0__RESOURCE16_RESET_MASK 0x10000
15246#define GDS_GWS_RESET0__RESOURCE16_RESET__SHIFT 0x10
15247#define GDS_GWS_RESET0__RESOURCE17_RESET_MASK 0x20000
15248#define GDS_GWS_RESET0__RESOURCE17_RESET__SHIFT 0x11
15249#define GDS_GWS_RESET0__RESOURCE18_RESET_MASK 0x40000
15250#define GDS_GWS_RESET0__RESOURCE18_RESET__SHIFT 0x12
15251#define GDS_GWS_RESET0__RESOURCE19_RESET_MASK 0x80000
15252#define GDS_GWS_RESET0__RESOURCE19_RESET__SHIFT 0x13
15253#define GDS_GWS_RESET0__RESOURCE20_RESET_MASK 0x100000
15254#define GDS_GWS_RESET0__RESOURCE20_RESET__SHIFT 0x14
15255#define GDS_GWS_RESET0__RESOURCE21_RESET_MASK 0x200000
15256#define GDS_GWS_RESET0__RESOURCE21_RESET__SHIFT 0x15
15257#define GDS_GWS_RESET0__RESOURCE22_RESET_MASK 0x400000
15258#define GDS_GWS_RESET0__RESOURCE22_RESET__SHIFT 0x16
15259#define GDS_GWS_RESET0__RESOURCE23_RESET_MASK 0x800000
15260#define GDS_GWS_RESET0__RESOURCE23_RESET__SHIFT 0x17
15261#define GDS_GWS_RESET0__RESOURCE24_RESET_MASK 0x1000000
15262#define GDS_GWS_RESET0__RESOURCE24_RESET__SHIFT 0x18
15263#define GDS_GWS_RESET0__RESOURCE25_RESET_MASK 0x2000000
15264#define GDS_GWS_RESET0__RESOURCE25_RESET__SHIFT 0x19
15265#define GDS_GWS_RESET0__RESOURCE26_RESET_MASK 0x4000000
15266#define GDS_GWS_RESET0__RESOURCE26_RESET__SHIFT 0x1a
15267#define GDS_GWS_RESET0__RESOURCE27_RESET_MASK 0x8000000
15268#define GDS_GWS_RESET0__RESOURCE27_RESET__SHIFT 0x1b
15269#define GDS_GWS_RESET0__RESOURCE28_RESET_MASK 0x10000000
15270#define GDS_GWS_RESET0__RESOURCE28_RESET__SHIFT 0x1c
15271#define GDS_GWS_RESET0__RESOURCE29_RESET_MASK 0x20000000
15272#define GDS_GWS_RESET0__RESOURCE29_RESET__SHIFT 0x1d
15273#define GDS_GWS_RESET0__RESOURCE30_RESET_MASK 0x40000000
15274#define GDS_GWS_RESET0__RESOURCE30_RESET__SHIFT 0x1e
15275#define GDS_GWS_RESET0__RESOURCE31_RESET_MASK 0x80000000
15276#define GDS_GWS_RESET0__RESOURCE31_RESET__SHIFT 0x1f
15277#define GDS_GWS_RESET1__RESOURCE32_RESET_MASK 0x1
15278#define GDS_GWS_RESET1__RESOURCE32_RESET__SHIFT 0x0
15279#define GDS_GWS_RESET1__RESOURCE33_RESET_MASK 0x2
15280#define GDS_GWS_RESET1__RESOURCE33_RESET__SHIFT 0x1
15281#define GDS_GWS_RESET1__RESOURCE34_RESET_MASK 0x4
15282#define GDS_GWS_RESET1__RESOURCE34_RESET__SHIFT 0x2
15283#define GDS_GWS_RESET1__RESOURCE35_RESET_MASK 0x8
15284#define GDS_GWS_RESET1__RESOURCE35_RESET__SHIFT 0x3
15285#define GDS_GWS_RESET1__RESOURCE36_RESET_MASK 0x10
15286#define GDS_GWS_RESET1__RESOURCE36_RESET__SHIFT 0x4
15287#define GDS_GWS_RESET1__RESOURCE37_RESET_MASK 0x20
15288#define GDS_GWS_RESET1__RESOURCE37_RESET__SHIFT 0x5
15289#define GDS_GWS_RESET1__RESOURCE38_RESET_MASK 0x40
15290#define GDS_GWS_RESET1__RESOURCE38_RESET__SHIFT 0x6
15291#define GDS_GWS_RESET1__RESOURCE39_RESET_MASK 0x80
15292#define GDS_GWS_RESET1__RESOURCE39_RESET__SHIFT 0x7
15293#define GDS_GWS_RESET1__RESOURCE40_RESET_MASK 0x100
15294#define GDS_GWS_RESET1__RESOURCE40_RESET__SHIFT 0x8
15295#define GDS_GWS_RESET1__RESOURCE41_RESET_MASK 0x200
15296#define GDS_GWS_RESET1__RESOURCE41_RESET__SHIFT 0x9
15297#define GDS_GWS_RESET1__RESOURCE42_RESET_MASK 0x400
15298#define GDS_GWS_RESET1__RESOURCE42_RESET__SHIFT 0xa
15299#define GDS_GWS_RESET1__RESOURCE43_RESET_MASK 0x800
15300#define GDS_GWS_RESET1__RESOURCE43_RESET__SHIFT 0xb
15301#define GDS_GWS_RESET1__RESOURCE44_RESET_MASK 0x1000
15302#define GDS_GWS_RESET1__RESOURCE44_RESET__SHIFT 0xc
15303#define GDS_GWS_RESET1__RESOURCE45_RESET_MASK 0x2000
15304#define GDS_GWS_RESET1__RESOURCE45_RESET__SHIFT 0xd
15305#define GDS_GWS_RESET1__RESOURCE46_RESET_MASK 0x4000
15306#define GDS_GWS_RESET1__RESOURCE46_RESET__SHIFT 0xe
15307#define GDS_GWS_RESET1__RESOURCE47_RESET_MASK 0x8000
15308#define GDS_GWS_RESET1__RESOURCE47_RESET__SHIFT 0xf
15309#define GDS_GWS_RESET1__RESOURCE48_RESET_MASK 0x10000
15310#define GDS_GWS_RESET1__RESOURCE48_RESET__SHIFT 0x10
15311#define GDS_GWS_RESET1__RESOURCE49_RESET_MASK 0x20000
15312#define GDS_GWS_RESET1__RESOURCE49_RESET__SHIFT 0x11
15313#define GDS_GWS_RESET1__RESOURCE50_RESET_MASK 0x40000
15314#define GDS_GWS_RESET1__RESOURCE50_RESET__SHIFT 0x12
15315#define GDS_GWS_RESET1__RESOURCE51_RESET_MASK 0x80000
15316#define GDS_GWS_RESET1__RESOURCE51_RESET__SHIFT 0x13
15317#define GDS_GWS_RESET1__RESOURCE52_RESET_MASK 0x100000
15318#define GDS_GWS_RESET1__RESOURCE52_RESET__SHIFT 0x14
15319#define GDS_GWS_RESET1__RESOURCE53_RESET_MASK 0x200000
15320#define GDS_GWS_RESET1__RESOURCE53_RESET__SHIFT 0x15
15321#define GDS_GWS_RESET1__RESOURCE54_RESET_MASK 0x400000
15322#define GDS_GWS_RESET1__RESOURCE54_RESET__SHIFT 0x16
15323#define GDS_GWS_RESET1__RESOURCE55_RESET_MASK 0x800000
15324#define GDS_GWS_RESET1__RESOURCE55_RESET__SHIFT 0x17
15325#define GDS_GWS_RESET1__RESOURCE56_RESET_MASK 0x1000000
15326#define GDS_GWS_RESET1__RESOURCE56_RESET__SHIFT 0x18
15327#define GDS_GWS_RESET1__RESOURCE57_RESET_MASK 0x2000000
15328#define GDS_GWS_RESET1__RESOURCE57_RESET__SHIFT 0x19
15329#define GDS_GWS_RESET1__RESOURCE58_RESET_MASK 0x4000000
15330#define GDS_GWS_RESET1__RESOURCE58_RESET__SHIFT 0x1a
15331#define GDS_GWS_RESET1__RESOURCE59_RESET_MASK 0x8000000
15332#define GDS_GWS_RESET1__RESOURCE59_RESET__SHIFT 0x1b
15333#define GDS_GWS_RESET1__RESOURCE60_RESET_MASK 0x10000000
15334#define GDS_GWS_RESET1__RESOURCE60_RESET__SHIFT 0x1c
15335#define GDS_GWS_RESET1__RESOURCE61_RESET_MASK 0x20000000
15336#define GDS_GWS_RESET1__RESOURCE61_RESET__SHIFT 0x1d
15337#define GDS_GWS_RESET1__RESOURCE62_RESET_MASK 0x40000000
15338#define GDS_GWS_RESET1__RESOURCE62_RESET__SHIFT 0x1e
15339#define GDS_GWS_RESET1__RESOURCE63_RESET_MASK 0x80000000
15340#define GDS_GWS_RESET1__RESOURCE63_RESET__SHIFT 0x1f
15341#define GDS_GWS_RESOURCE_RESET__RESET_MASK 0x1
15342#define GDS_GWS_RESOURCE_RESET__RESET__SHIFT 0x0
15343#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID_MASK 0xff00
15344#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID__SHIFT 0x8
15345#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0xfff
15346#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
15347#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET_MASK 0x1
15348#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET__SHIFT 0x0
15349#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET_MASK 0x2
15350#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET__SHIFT 0x1
15351#define GDS_OA_RESET_MASK__ME0_CS_RESET_MASK 0x4
15352#define GDS_OA_RESET_MASK__ME0_CS_RESET__SHIFT 0x2
15353#define GDS_OA_RESET_MASK__UNUSED0_MASK 0x8
15354#define GDS_OA_RESET_MASK__UNUSED0__SHIFT 0x3
15355#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET_MASK 0x10
15356#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET__SHIFT 0x4
15357#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET_MASK 0x20
15358#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET__SHIFT 0x5
15359#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET_MASK 0x40
15360#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET__SHIFT 0x6
15361#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET_MASK 0x80
15362#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET__SHIFT 0x7
15363#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET_MASK 0x100
15364#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET__SHIFT 0x8
15365#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET_MASK 0x200
15366#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET__SHIFT 0x9
15367#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET_MASK 0x400
15368#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET__SHIFT 0xa
15369#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET_MASK 0x800
15370#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET__SHIFT 0xb
15371#define GDS_OA_RESET_MASK__UNUSED1_MASK 0xfffff000
15372#define GDS_OA_RESET_MASK__UNUSED1__SHIFT 0xc
15373#define GDS_OA_RESET__RESET_MASK 0x1
15374#define GDS_OA_RESET__RESET__SHIFT 0x0
15375#define GDS_OA_RESET__PIPE_ID_MASK 0xff00
15376#define GDS_OA_RESET__PIPE_ID__SHIFT 0x8
15377#define GDS_ENHANCE__MISC_MASK 0xffff
15378#define GDS_ENHANCE__MISC__SHIFT 0x0
15379#define GDS_ENHANCE__AUTO_INC_INDEX_MASK 0x10000
15380#define GDS_ENHANCE__AUTO_INC_INDEX__SHIFT 0x10
15381#define GDS_ENHANCE__CGPG_RESTORE_MASK 0x20000
15382#define GDS_ENHANCE__CGPG_RESTORE__SHIFT 0x11
15383#define GDS_ENHANCE__UNUSED_MASK 0xfffc0000
15384#define GDS_ENHANCE__UNUSED__SHIFT 0x12
15385#define GDS_OA_CGPG_RESTORE__VMID_MASK 0xff
15386#define GDS_OA_CGPG_RESTORE__VMID__SHIFT 0x0
15387#define GDS_OA_CGPG_RESTORE__MEID_MASK 0xf00
15388#define GDS_OA_CGPG_RESTORE__MEID__SHIFT 0x8
15389#define GDS_OA_CGPG_RESTORE__PIPEID_MASK 0xf000
15390#define GDS_OA_CGPG_RESTORE__PIPEID__SHIFT 0xc
15391#define GDS_OA_CGPG_RESTORE__UNUSED_MASK 0xffff0000
15392#define GDS_OA_CGPG_RESTORE__UNUSED__SHIFT 0x10
15393#define CS_COPY_STATE__SRC_STATE_ID_MASK 0x7
15394#define CS_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
15395#define GFX_COPY_STATE__SRC_STATE_ID_MASK 0x7
15396#define GFX_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
15397#define VGT_DRAW_INITIATOR__SOURCE_SELECT_MASK 0x3
15398#define VGT_DRAW_INITIATOR__SOURCE_SELECT__SHIFT 0x0
15399#define VGT_DRAW_INITIATOR__MAJOR_MODE_MASK 0xc
15400#define VGT_DRAW_INITIATOR__MAJOR_MODE__SHIFT 0x2
15401#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX_MASK 0x10
15402#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX__SHIFT 0x4
15403#define VGT_DRAW_INITIATOR__NOT_EOP_MASK 0x20
15404#define VGT_DRAW_INITIATOR__NOT_EOP__SHIFT 0x5
15405#define VGT_DRAW_INITIATOR__USE_OPAQUE_MASK 0x40
15406#define VGT_DRAW_INITIATOR__USE_OPAQUE__SHIFT 0x6
15407#define VGT_EVENT_INITIATOR__EVENT_TYPE_MASK 0x3f
15408#define VGT_EVENT_INITIATOR__EVENT_TYPE__SHIFT 0x0
15409#define VGT_EVENT_INITIATOR__ADDRESS_HI_MASK 0x7fc0000
15410#define VGT_EVENT_INITIATOR__ADDRESS_HI__SHIFT 0x12
15411#define VGT_EVENT_INITIATOR__EXTENDED_EVENT_MASK 0x8000000
15412#define VGT_EVENT_INITIATOR__EXTENDED_EVENT__SHIFT 0x1b
15413#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW_MASK 0xfffffff
15414#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW__SHIFT 0x0
15415#define VGT_DMA_BASE_HI__BASE_ADDR_MASK 0xff
15416#define VGT_DMA_BASE_HI__BASE_ADDR__SHIFT 0x0
15417#define VGT_DMA_BASE__BASE_ADDR_MASK 0xffffffff
15418#define VGT_DMA_BASE__BASE_ADDR__SHIFT 0x0
15419#define VGT_DMA_INDEX_TYPE__INDEX_TYPE_MASK 0x3
15420#define VGT_DMA_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
15421#define VGT_DMA_INDEX_TYPE__SWAP_MODE_MASK 0xc
15422#define VGT_DMA_INDEX_TYPE__SWAP_MODE__SHIFT 0x2
15423#define VGT_DMA_INDEX_TYPE__BUF_TYPE_MASK 0x30
15424#define VGT_DMA_INDEX_TYPE__BUF_TYPE__SHIFT 0x4
15425#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY_MASK 0xc0
15426#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY__SHIFT 0x6
15427#define VGT_DMA_INDEX_TYPE__ATC_MASK 0x100
15428#define VGT_DMA_INDEX_TYPE__ATC__SHIFT 0x8
15429#define VGT_DMA_INDEX_TYPE__NOT_EOP_MASK 0x200
15430#define VGT_DMA_INDEX_TYPE__NOT_EOP__SHIFT 0x9
15431#define VGT_DMA_INDEX_TYPE__REQ_PATH_MASK 0x400
15432#define VGT_DMA_INDEX_TYPE__REQ_PATH__SHIFT 0xa
15433#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES_MASK 0xffffffff
15434#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
15435#define IA_ENHANCE__MISC_MASK 0xffffffff
15436#define IA_ENHANCE__MISC__SHIFT 0x0
15437#define VGT_DMA_SIZE__NUM_INDICES_MASK 0xffffffff
15438#define VGT_DMA_SIZE__NUM_INDICES__SHIFT 0x0
15439#define VGT_DMA_MAX_SIZE__MAX_SIZE_MASK 0xffffffff
15440#define VGT_DMA_MAX_SIZE__MAX_SIZE__SHIFT 0x0
15441#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x3f
15442#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
15443#define VGT_DMA_CONTROL__PRIMGROUP_SIZE_MASK 0xffff
15444#define VGT_DMA_CONTROL__PRIMGROUP_SIZE__SHIFT 0x0
15445#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP_MASK 0x20000
15446#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP__SHIFT 0x11
15447#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP_MASK 0x100000
15448#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP__SHIFT 0x14
15449#define VGT_IMMED_DATA__DATA_MASK 0xffffffff
15450#define VGT_IMMED_DATA__DATA__SHIFT 0x0
15451#define VGT_INDEX_TYPE__INDEX_TYPE_MASK 0x3
15452#define VGT_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
15453#define VGT_NUM_INDICES__NUM_INDICES_MASK 0xffffffff
15454#define VGT_NUM_INDICES__NUM_INDICES__SHIFT 0x0
15455#define VGT_NUM_INSTANCES__NUM_INSTANCES_MASK 0xffffffff
15456#define VGT_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
15457#define VGT_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x3f
15458#define VGT_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
15459#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN_MASK 0x1
15460#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN__SHIFT 0x0
15461#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI_MASK 0x2
15462#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI__SHIFT 0x1
15463#define VGT_PRIMITIVEID_RESET__VALUE_MASK 0xffffffff
15464#define VGT_PRIMITIVEID_RESET__VALUE__SHIFT 0x0
15465#define VGT_VTX_CNT_EN__VTX_CNT_EN_MASK 0x1
15466#define VGT_VTX_CNT_EN__VTX_CNT_EN__SHIFT 0x0
15467#define VGT_REUSE_OFF__REUSE_OFF_MASK 0x1
15468#define VGT_REUSE_OFF__REUSE_OFF__SHIFT 0x0
15469#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE_MASK 0xffffffff
15470#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE__SHIFT 0x0
15471#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE_MASK 0xffffffff
15472#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE__SHIFT 0x0
15473#define VGT_MAX_VTX_INDX__MAX_INDX_MASK 0xffffffff
15474#define VGT_MAX_VTX_INDX__MAX_INDX__SHIFT 0x0
15475#define VGT_MIN_VTX_INDX__MIN_INDX_MASK 0xffffffff
15476#define VGT_MIN_VTX_INDX__MIN_INDX__SHIFT 0x0
15477#define VGT_INDX_OFFSET__INDX_OFFSET_MASK 0xffffffff
15478#define VGT_INDX_OFFSET__INDX_OFFSET__SHIFT 0x0
15479#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH_MASK 0xff
15480#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH__SHIFT 0x0
15481#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST_MASK 0x7f
15482#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST__SHIFT 0x0
15483#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX_MASK 0xffffffff
15484#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX__SHIFT 0x0
15485#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN_MASK 0x1
15486#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN__SHIFT 0x0
15487#define VGT_ENHANCE__MISC_MASK 0xffffffff
15488#define VGT_ENHANCE__MISC__SHIFT 0x0
15489#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT_MASK 0x7
15490#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT__SHIFT 0x0
15491#define VGT_HOS_CNTL__TESS_MODE_MASK 0x3
15492#define VGT_HOS_CNTL__TESS_MODE__SHIFT 0x0
15493#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS_MASK 0xffffffff
15494#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS__SHIFT 0x0
15495#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS_MASK 0xffffffff
15496#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS__SHIFT 0x0
15497#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH_MASK 0xff
15498#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH__SHIFT 0x0
15499#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE_MASK 0x1f
15500#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE__SHIFT 0x0
15501#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER_MASK 0x4000
15502#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER__SHIFT 0xe
15503#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS_MASK 0x8000
15504#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS__SHIFT 0xf
15505#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER_MASK 0x70000
15506#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER__SHIFT 0x10
15507#define VGT_GROUP_FIRST_DECR__FIRST_DECR_MASK 0xf
15508#define VGT_GROUP_FIRST_DECR__FIRST_DECR__SHIFT 0x0
15509#define VGT_GROUP_DECR__DECR_MASK 0xf
15510#define VGT_GROUP_DECR__DECR__SHIFT 0x0
15511#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN_MASK 0x1
15512#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN__SHIFT 0x0
15513#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN_MASK 0x2
15514#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN__SHIFT 0x1
15515#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN_MASK 0x4
15516#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN__SHIFT 0x2
15517#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN_MASK 0x8
15518#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN__SHIFT 0x3
15519#define VGT_GROUP_VECT_0_CNTL__STRIDE_MASK 0xff00
15520#define VGT_GROUP_VECT_0_CNTL__STRIDE__SHIFT 0x8
15521#define VGT_GROUP_VECT_0_CNTL__SHIFT_MASK 0xff0000
15522#define VGT_GROUP_VECT_0_CNTL__SHIFT__SHIFT 0x10
15523#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN_MASK 0x1
15524#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN__SHIFT 0x0
15525#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN_MASK 0x2
15526#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN__SHIFT 0x1
15527#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN_MASK 0x4
15528#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN__SHIFT 0x2
15529#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN_MASK 0x8
15530#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN__SHIFT 0x3
15531#define VGT_GROUP_VECT_1_CNTL__STRIDE_MASK 0xff00
15532#define VGT_GROUP_VECT_1_CNTL__STRIDE__SHIFT 0x8
15533#define VGT_GROUP_VECT_1_CNTL__SHIFT_MASK 0xff0000
15534#define VGT_GROUP_VECT_1_CNTL__SHIFT__SHIFT 0x10
15535#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV_MASK 0xf
15536#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV__SHIFT 0x0
15537#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET_MASK 0xf0
15538#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET__SHIFT 0x4
15539#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV_MASK 0xf00
15540#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV__SHIFT 0x8
15541#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET_MASK 0xf000
15542#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET__SHIFT 0xc
15543#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV_MASK 0xf0000
15544#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV__SHIFT 0x10
15545#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET_MASK 0xf00000
15546#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET__SHIFT 0x14
15547#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV_MASK 0xf000000
15548#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV__SHIFT 0x18
15549#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET_MASK 0xf0000000
15550#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET__SHIFT 0x1c
15551#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV_MASK 0xf
15552#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV__SHIFT 0x0
15553#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET_MASK 0xf0
15554#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET__SHIFT 0x4
15555#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV_MASK 0xf00
15556#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV__SHIFT 0x8
15557#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET_MASK 0xf000
15558#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET__SHIFT 0xc
15559#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV_MASK 0xf0000
15560#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV__SHIFT 0x10
15561#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET_MASK 0xf00000
15562#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET__SHIFT 0x14
15563#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV_MASK 0xf000000
15564#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV__SHIFT 0x18
15565#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET_MASK 0xf0000000
15566#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET__SHIFT 0x1c
15567#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT_MASK 0x3ff
15568#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT__SHIFT 0x0
15569#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH_MASK 0x1ff
15570#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH__SHIFT 0x0
15571#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH_MASK 0x3f
15572#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH__SHIFT 0x0
15573#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH_MASK 0x3f
15574#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH__SHIFT 0x0
15575#define VGT_LAST_COPY_STATE__SRC_STATE_ID_MASK 0x7
15576#define VGT_LAST_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
15577#define VGT_LAST_COPY_STATE__DST_STATE_ID_MASK 0x70000
15578#define VGT_LAST_COPY_STATE__DST_STATE_ID__SHIFT 0x10
15579#define CC_GC_SHADER_ARRAY_CONFIG__DPFP_RATE_MASK 0x6
15580#define CC_GC_SHADER_ARRAY_CONFIG__DPFP_RATE__SHIFT 0x1
15581#define CC_GC_SHADER_ARRAY_CONFIG__SQC_BALANCE_DISABLE_MASK 0x8
15582#define CC_GC_SHADER_ARRAY_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
15583#define CC_GC_SHADER_ARRAY_CONFIG__HALF_LDS_MASK 0x10
15584#define CC_GC_SHADER_ARRAY_CONFIG__HALF_LDS__SHIFT 0x4
15585#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xffff0000
15586#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
15587#define GC_USER_SHADER_ARRAY_CONFIG__DPFP_RATE_MASK 0x6
15588#define GC_USER_SHADER_ARRAY_CONFIG__DPFP_RATE__SHIFT 0x1
15589#define GC_USER_SHADER_ARRAY_CONFIG__SQC_BALANCE_DISABLE_MASK 0x8
15590#define GC_USER_SHADER_ARRAY_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
15591#define GC_USER_SHADER_ARRAY_CONFIG__HALF_LDS_MASK 0x10
15592#define GC_USER_SHADER_ARRAY_CONFIG__HALF_LDS__SHIFT 0x4
15593#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xffff0000
15594#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
15595#define VGT_GS_MODE__MODE_MASK 0x7
15596#define VGT_GS_MODE__MODE__SHIFT 0x0
15597#define VGT_GS_MODE__RESERVED_0_MASK 0x8
15598#define VGT_GS_MODE__RESERVED_0__SHIFT 0x3
15599#define VGT_GS_MODE__CUT_MODE_MASK 0x30
15600#define VGT_GS_MODE__CUT_MODE__SHIFT 0x4
15601#define VGT_GS_MODE__RESERVED_1_MASK 0x7c0
15602#define VGT_GS_MODE__RESERVED_1__SHIFT 0x6
15603#define VGT_GS_MODE__GS_C_PACK_EN_MASK 0x800
15604#define VGT_GS_MODE__GS_C_PACK_EN__SHIFT 0xb
15605#define VGT_GS_MODE__RESERVED_2_MASK 0x1000
15606#define VGT_GS_MODE__RESERVED_2__SHIFT 0xc
15607#define VGT_GS_MODE__ES_PASSTHRU_MASK 0x2000
15608#define VGT_GS_MODE__ES_PASSTHRU__SHIFT 0xd
15609#define VGT_GS_MODE__COMPUTE_MODE_MASK 0x4000
15610#define VGT_GS_MODE__COMPUTE_MODE__SHIFT 0xe
15611#define VGT_GS_MODE__FAST_COMPUTE_MODE_MASK 0x8000
15612#define VGT_GS_MODE__FAST_COMPUTE_MODE__SHIFT 0xf
15613#define VGT_GS_MODE__ELEMENT_INFO_EN_MASK 0x10000
15614#define VGT_GS_MODE__ELEMENT_INFO_EN__SHIFT 0x10
15615#define VGT_GS_MODE__PARTIAL_THD_AT_EOI_MASK 0x20000
15616#define VGT_GS_MODE__PARTIAL_THD_AT_EOI__SHIFT 0x11
15617#define VGT_GS_MODE__SUPPRESS_CUTS_MASK 0x40000
15618#define VGT_GS_MODE__SUPPRESS_CUTS__SHIFT 0x12
15619#define VGT_GS_MODE__ES_WRITE_OPTIMIZE_MASK 0x80000
15620#define VGT_GS_MODE__ES_WRITE_OPTIMIZE__SHIFT 0x13
15621#define VGT_GS_MODE__GS_WRITE_OPTIMIZE_MASK 0x100000
15622#define VGT_GS_MODE__GS_WRITE_OPTIMIZE__SHIFT 0x14
15623#define VGT_GS_MODE__ONCHIP_MASK 0x600000
15624#define VGT_GS_MODE__ONCHIP__SHIFT 0x15
15625#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP_MASK 0x7ff
15626#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP__SHIFT 0x0
15627#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP_MASK 0x3ff800
15628#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP__SHIFT 0xb
15629#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_MASK 0x3f
15630#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE__SHIFT 0x0
15631#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1_MASK 0x3f00
15632#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1__SHIFT 0x8
15633#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2_MASK 0x3f0000
15634#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2__SHIFT 0x10
15635#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3_MASK 0xfc00000
15636#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3__SHIFT 0x16
15637#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM_MASK 0x80000000
15638#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM__SHIFT 0x1f
15639#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION_MASK 0x3
15640#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT 0x0
15641#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER_MASK 0x20
15642#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER__SHIFT 0x5
15643#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN_MASK 0xc0
15644#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT 0x6
15645#define VGT_CACHE_INVALIDATION__USE_GS_DONE_MASK 0x200
15646#define VGT_CACHE_INVALIDATION__USE_GS_DONE__SHIFT 0x9
15647#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD_MASK 0x800
15648#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD__SHIFT 0xb
15649#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN_MASK 0x1000
15650#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN__SHIFT 0xc
15651#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH_MASK 0x2000
15652#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH__SHIFT 0xd
15653#define VGT_CACHE_INVALIDATION__ES_LIMIT_MASK 0x1f0000
15654#define VGT_CACHE_INVALIDATION__ES_LIMIT__SHIFT 0x10
15655#define VGT_RESET_DEBUG__GS_DISABLE_MASK 0x1
15656#define VGT_RESET_DEBUG__GS_DISABLE__SHIFT 0x0
15657#define VGT_RESET_DEBUG__TESS_DISABLE_MASK 0x2
15658#define VGT_RESET_DEBUG__TESS_DISABLE__SHIFT 0x1
15659#define VGT_RESET_DEBUG__WD_DISABLE_MASK 0x4
15660#define VGT_RESET_DEBUG__WD_DISABLE__SHIFT 0x2
15661#define VGT_STRMOUT_DELAY__SKIP_DELAY_MASK 0xff
15662#define VGT_STRMOUT_DELAY__SKIP_DELAY__SHIFT 0x0
15663#define VGT_STRMOUT_DELAY__SE0_WD_DELAY_MASK 0x700
15664#define VGT_STRMOUT_DELAY__SE0_WD_DELAY__SHIFT 0x8
15665#define VGT_STRMOUT_DELAY__SE1_WD_DELAY_MASK 0x3800
15666#define VGT_STRMOUT_DELAY__SE1_WD_DELAY__SHIFT 0xb
15667#define VGT_STRMOUT_DELAY__SE2_WD_DELAY_MASK 0x1c000
15668#define VGT_STRMOUT_DELAY__SE2_WD_DELAY__SHIFT 0xe
15669#define VGT_STRMOUT_DELAY__SE3_WD_DELAY_MASK 0xe0000
15670#define VGT_STRMOUT_DELAY__SE3_WD_DELAY__SHIFT 0x11
15671#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH_MASK 0x7f
15672#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH__SHIFT 0x0
15673#define VGT_FIFO_DEPTHS__RESERVED_0_MASK 0x80
15674#define VGT_FIFO_DEPTHS__RESERVED_0__SHIFT 0x7
15675#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH_MASK 0x3fff00
15676#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH__SHIFT 0x8
15677#define VGT_FIFO_DEPTHS__RESERVED_1_MASK 0x400000
15678#define VGT_FIFO_DEPTHS__RESERVED_1__SHIFT 0x16
15679#define VGT_GS_PER_ES__GS_PER_ES_MASK 0x7ff
15680#define VGT_GS_PER_ES__GS_PER_ES__SHIFT 0x0
15681#define VGT_ES_PER_GS__ES_PER_GS_MASK 0x7ff
15682#define VGT_ES_PER_GS__ES_PER_GS__SHIFT 0x0
15683#define VGT_GS_PER_VS__GS_PER_VS_MASK 0xf
15684#define VGT_GS_PER_VS__GS_PER_VS__SHIFT 0x0
15685#define VGT_GS_VERTEX_REUSE__VERT_REUSE_MASK 0x1f
15686#define VGT_GS_VERTEX_REUSE__VERT_REUSE__SHIFT 0x0
15687#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES_MASK 0x3
15688#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES__SHIFT 0x0
15689#define IA_CNTL_STATUS__IA_BUSY_MASK 0x1
15690#define IA_CNTL_STATUS__IA_BUSY__SHIFT 0x0
15691#define IA_CNTL_STATUS__IA_DMA_BUSY_MASK 0x2
15692#define IA_CNTL_STATUS__IA_DMA_BUSY__SHIFT 0x1
15693#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY_MASK 0x4
15694#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY__SHIFT 0x2
15695#define IA_CNTL_STATUS__IA_GRP_BUSY_MASK 0x8
15696#define IA_CNTL_STATUS__IA_GRP_BUSY__SHIFT 0x3
15697#define IA_CNTL_STATUS__IA_ADC_BUSY_MASK 0x10
15698#define IA_CNTL_STATUS__IA_ADC_BUSY__SHIFT 0x4
15699#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN_MASK 0x1
15700#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN__SHIFT 0x0
15701#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN_MASK 0x2
15702#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN__SHIFT 0x1
15703#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN_MASK 0x4
15704#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN__SHIFT 0x2
15705#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN_MASK 0x8
15706#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN__SHIFT 0x3
15707#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK 0x70
15708#define VGT_STRMOUT_CONFIG__RAST_STREAM__SHIFT 0x4
15709#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK_MASK 0xf00
15710#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK__SHIFT 0x8
15711#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK_MASK 0x80000000
15712#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK__SHIFT 0x1f
15713#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE_MASK 0xffffffff
15714#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE__SHIFT 0x0
15715#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE_MASK 0xffffffff
15716#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE__SHIFT 0x0
15717#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE_MASK 0xffffffff
15718#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE__SHIFT 0x0
15719#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE_MASK 0xffffffff
15720#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE__SHIFT 0x0
15721#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET_MASK 0xffffffff
15722#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET__SHIFT 0x0
15723#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET_MASK 0xffffffff
15724#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET__SHIFT 0x0
15725#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET_MASK 0xffffffff
15726#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET__SHIFT 0x0
15727#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET_MASK 0xffffffff
15728#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET__SHIFT 0x0
15729#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE_MASK 0x3ff
15730#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE__SHIFT 0x0
15731#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE_MASK 0x3ff
15732#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE__SHIFT 0x0
15733#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE_MASK 0x3ff
15734#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE__SHIFT 0x0
15735#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE_MASK 0x3ff
15736#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE__SHIFT 0x0
15737#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN_MASK 0xf
15738#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN__SHIFT 0x0
15739#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN_MASK 0xf0
15740#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN__SHIFT 0x4
15741#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN_MASK 0xf00
15742#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN__SHIFT 0x8
15743#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN_MASK 0xf000
15744#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN__SHIFT 0xc
15745#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE_MASK 0xffffffff
15746#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE__SHIFT 0x0
15747#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE_MASK 0xffffffff
15748#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE__SHIFT 0x0
15749#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE_MASK 0xffffffff
15750#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE__SHIFT 0x0
15751#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE_MASK 0xffffffff
15752#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE__SHIFT 0x0
15753#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET_MASK 0xffffffff
15754#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET__SHIFT 0x0
15755#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE_MASK 0xffffffff
15756#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE__SHIFT 0x0
15757#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE_MASK 0x1ff
15758#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE__SHIFT 0x0
15759#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT_MASK 0x7ff
15760#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT__SHIFT 0x0
15761#define IA_VMID_OVERRIDE__ENABLE_MASK 0x1
15762#define IA_VMID_OVERRIDE__ENABLE__SHIFT 0x0
15763#define IA_VMID_OVERRIDE__VMID_MASK 0x1e
15764#define IA_VMID_OVERRIDE__VMID__SHIFT 0x1
15765#define VGT_SHADER_STAGES_EN__LS_EN_MASK 0x3
15766#define VGT_SHADER_STAGES_EN__LS_EN__SHIFT 0x0
15767#define VGT_SHADER_STAGES_EN__HS_EN_MASK 0x4
15768#define VGT_SHADER_STAGES_EN__HS_EN__SHIFT 0x2
15769#define VGT_SHADER_STAGES_EN__ES_EN_MASK 0x18
15770#define VGT_SHADER_STAGES_EN__ES_EN__SHIFT 0x3
15771#define VGT_SHADER_STAGES_EN__GS_EN_MASK 0x20
15772#define VGT_SHADER_STAGES_EN__GS_EN__SHIFT 0x5
15773#define VGT_SHADER_STAGES_EN__VS_EN_MASK 0xc0
15774#define VGT_SHADER_STAGES_EN__VS_EN__SHIFT 0x6
15775#define VGT_SHADER_STAGES_EN__DYNAMIC_HS_MASK 0x100
15776#define VGT_SHADER_STAGES_EN__DYNAMIC_HS__SHIFT 0x8
15777#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX_MASK 0xffffffff
15778#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX__SHIFT 0x0
15779#define VGT_LS_HS_CONFIG__NUM_PATCHES_MASK 0xff
15780#define VGT_LS_HS_CONFIG__NUM_PATCHES__SHIFT 0x0
15781#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x3f00
15782#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
15783#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP_MASK 0xfc000
15784#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP__SHIFT 0xe
15785#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x3f00
15786#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
15787#define VGT_TF_PARAM__TYPE_MASK 0x3
15788#define VGT_TF_PARAM__TYPE__SHIFT 0x0
15789#define VGT_TF_PARAM__PARTITIONING_MASK 0x1c
15790#define VGT_TF_PARAM__PARTITIONING__SHIFT 0x2
15791#define VGT_TF_PARAM__TOPOLOGY_MASK 0xe0
15792#define VGT_TF_PARAM__TOPOLOGY__SHIFT 0x5
15793#define VGT_TF_PARAM__RESERVED_REDUC_AXIS_MASK 0x100
15794#define VGT_TF_PARAM__RESERVED_REDUC_AXIS__SHIFT 0x8
15795#define VGT_TF_PARAM__DEPRECATED_MASK 0x200
15796#define VGT_TF_PARAM__DEPRECATED__SHIFT 0x9
15797#define VGT_TF_PARAM__NUM_DS_WAVES_PER_SIMD_MASK 0x3c00
15798#define VGT_TF_PARAM__NUM_DS_WAVES_PER_SIMD__SHIFT 0xa
15799#define VGT_TF_PARAM__DISABLE_DONUTS_MASK 0x4000
15800#define VGT_TF_PARAM__DISABLE_DONUTS__SHIFT 0xe
15801#define VGT_TF_PARAM__RDREQ_POLICY_MASK 0x18000
15802#define VGT_TF_PARAM__RDREQ_POLICY__SHIFT 0xf
15803#define VGT_TF_RING_SIZE__SIZE_MASK 0xffff
15804#define VGT_TF_RING_SIZE__SIZE__SHIFT 0x0
15805#define VGT_SYS_CONFIG__DUAL_CORE_EN_MASK 0x1
15806#define VGT_SYS_CONFIG__DUAL_CORE_EN__SHIFT 0x0
15807#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP_MASK 0x7e
15808#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP__SHIFT 0x1
15809#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE_MASK 0x80
15810#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE__SHIFT 0x7
15811#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING_MASK 0x1ff
15812#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING__SHIFT 0x0
15813#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY_MASK 0x600
15814#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY__SHIFT 0x9
15815#define VGT_TF_MEMORY_BASE__BASE_MASK 0xffffffff
15816#define VGT_TF_MEMORY_BASE__BASE__SHIFT 0x0
15817#define VGT_GS_INSTANCE_CNT__ENABLE_MASK 0x1
15818#define VGT_GS_INSTANCE_CNT__ENABLE__SHIFT 0x0
15819#define VGT_GS_INSTANCE_CNT__CNT_MASK 0x1fc
15820#define VGT_GS_INSTANCE_CNT__CNT__SHIFT 0x2
15821#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE_MASK 0xffff
15822#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE__SHIFT 0x0
15823#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON_MASK 0x10000
15824#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON__SHIFT 0x10
15825#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP_MASK 0x20000
15826#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP__SHIFT 0x11
15827#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON_MASK 0x40000
15828#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON__SHIFT 0x12
15829#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI_MASK 0x80000
15830#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI__SHIFT 0x13
15831#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP_MASK 0x100000
15832#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP__SHIFT 0x14
15833#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0xfff
15834#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
15835#define VGT_ESGS_RING_SIZE__MEM_SIZE_MASK 0xffffffff
15836#define VGT_ESGS_RING_SIZE__MEM_SIZE__SHIFT 0x0
15837#define VGT_GSVS_RING_SIZE__MEM_SIZE_MASK 0xffffffff
15838#define VGT_GSVS_RING_SIZE__MEM_SIZE__SHIFT 0x0
15839#define VGT_GSVS_RING_OFFSET_1__OFFSET_MASK 0x7fff
15840#define VGT_GSVS_RING_OFFSET_1__OFFSET__SHIFT 0x0
15841#define VGT_GSVS_RING_OFFSET_2__OFFSET_MASK 0x7fff
15842#define VGT_GSVS_RING_OFFSET_2__OFFSET__SHIFT 0x0
15843#define VGT_GSVS_RING_OFFSET_3__OFFSET_MASK 0x7fff
15844#define VGT_GSVS_RING_OFFSET_3__OFFSET__SHIFT 0x0
15845#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE_MASK 0x7fff
15846#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
15847#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE_MASK 0x7fff
15848#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
15849#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE_MASK 0x7fff
15850#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE__SHIFT 0x0
15851#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE_MASK 0x7fff
15852#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE__SHIFT 0x0
15853#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE_MASK 0x7fff
15854#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE__SHIFT 0x0
15855#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE_MASK 0x7fff
15856#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE__SHIFT 0x0
15857#define WD_CNTL_STATUS__WD_BUSY_MASK 0x1
15858#define WD_CNTL_STATUS__WD_BUSY__SHIFT 0x0
15859#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY_MASK 0x2
15860#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY__SHIFT 0x1
15861#define WD_CNTL_STATUS__WD_SPL_DI_BUSY_MASK 0x4
15862#define WD_CNTL_STATUS__WD_SPL_DI_BUSY__SHIFT 0x2
15863#define WD_CNTL_STATUS__WD_ADC_BUSY_MASK 0x8
15864#define WD_CNTL_STATUS__WD_ADC_BUSY__SHIFT 0x3
15865#define WD_ENHANCE__MISC_MASK 0xffffffff
15866#define WD_ENHANCE__MISC__SHIFT 0x0
15867#define GFX_PIPE_CONTROL__HYSTERESIS_CNT_MASK 0x1fff
15868#define GFX_PIPE_CONTROL__HYSTERESIS_CNT__SHIFT 0x0
15869#define GFX_PIPE_CONTROL__RESERVED_MASK 0xe000
15870#define GFX_PIPE_CONTROL__RESERVED__SHIFT 0xd
15871#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN_MASK 0x10000
15872#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN__SHIFT 0x10
15873#define GFX_PIPE_PRIORITY__HP_PIPE_SELECT_MASK 0x1
15874#define GFX_PIPE_PRIORITY__HP_PIPE_SELECT__SHIFT 0x0
15875#define CGTT_VGT_CLK_CTRL__ON_DELAY_MASK 0xf
15876#define CGTT_VGT_CLK_CTRL__ON_DELAY__SHIFT 0x0
15877#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
15878#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
15879#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
15880#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
15881#define CGTT_VGT_CLK_CTRL__PERF_ENABLE_MASK 0x2000000
15882#define CGTT_VGT_CLK_CTRL__PERF_ENABLE__SHIFT 0x19
15883#define CGTT_VGT_CLK_CTRL__DBG_ENABLE_MASK 0x4000000
15884#define CGTT_VGT_CLK_CTRL__DBG_ENABLE__SHIFT 0x1a
15885#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
15886#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
15887#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
15888#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
15889#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE_MASK 0x20000000
15890#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE__SHIFT 0x1d
15891#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000
15892#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
15893#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
15894#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
15895#define CGTT_IA_CLK_CTRL__ON_DELAY_MASK 0xf
15896#define CGTT_IA_CLK_CTRL__ON_DELAY__SHIFT 0x0
15897#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
15898#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
15899#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
15900#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
15901#define CGTT_IA_CLK_CTRL__PERF_ENABLE_MASK 0x2000000
15902#define CGTT_IA_CLK_CTRL__PERF_ENABLE__SHIFT 0x19
15903#define CGTT_IA_CLK_CTRL__DBG_ENABLE_MASK 0x4000000
15904#define CGTT_IA_CLK_CTRL__DBG_ENABLE__SHIFT 0x1a
15905#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
15906#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
15907#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000
15908#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
15909#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000
15910#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
15911#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000
15912#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
15913#define CGTT_IA_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
15914#define CGTT_IA_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
15915#define CGTT_WD_CLK_CTRL__ON_DELAY_MASK 0xf
15916#define CGTT_WD_CLK_CTRL__ON_DELAY__SHIFT 0x0
15917#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS_MASK 0xff0
15918#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
15919#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x1000000
15920#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
15921#define CGTT_WD_CLK_CTRL__PERF_ENABLE_MASK 0x2000000
15922#define CGTT_WD_CLK_CTRL__PERF_ENABLE__SHIFT 0x19
15923#define CGTT_WD_CLK_CTRL__DBG_ENABLE_MASK 0x4000000
15924#define CGTT_WD_CLK_CTRL__DBG_ENABLE__SHIFT 0x1a
15925#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x8000000
15926#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
15927#define CGTT_WD_CLK_CTRL__ADC_OVERRIDE_MASK 0x10000000
15928#define CGTT_WD_CLK_CTRL__ADC_OVERRIDE__SHIFT 0x1c
15929#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE_MASK 0x20000000
15930#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1d
15931#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE_MASK 0x40000000
15932#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE__SHIFT 0x1e
15933#define CGTT_WD_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000
15934#define CGTT_WD_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
15935#define VGT_DEBUG_CNTL__VGT_DEBUG_INDX_MASK 0x3f
15936#define VGT_DEBUG_CNTL__VGT_DEBUG_INDX__SHIFT 0x0
15937#define VGT_DEBUG_CNTL__VGT_DEBUG_SEL_BUS_B_MASK 0x40
15938#define VGT_DEBUG_CNTL__VGT_DEBUG_SEL_BUS_B__SHIFT 0x6
15939#define VGT_DEBUG_DATA__DATA_MASK 0xffffffff
15940#define VGT_DEBUG_DATA__DATA__SHIFT 0x0
15941#define IA_DEBUG_CNTL__IA_DEBUG_INDX_MASK 0x3f
15942#define IA_DEBUG_CNTL__IA_DEBUG_INDX__SHIFT 0x0
15943#define IA_DEBUG_CNTL__IA_DEBUG_SEL_BUS_B_MASK 0x40
15944#define IA_DEBUG_CNTL__IA_DEBUG_SEL_BUS_B__SHIFT 0x6
15945#define IA_DEBUG_DATA__DATA_MASK 0xffffffff
15946#define IA_DEBUG_DATA__DATA__SHIFT 0x0
15947#define VGT_CNTL_STATUS__VGT_BUSY_MASK 0x1
15948#define VGT_CNTL_STATUS__VGT_BUSY__SHIFT 0x0
15949#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY_MASK 0x2
15950#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY__SHIFT 0x1
15951#define VGT_CNTL_STATUS__VGT_OUT_BUSY_MASK 0x4
15952#define VGT_CNTL_STATUS__VGT_OUT_BUSY__SHIFT 0x2
15953#define VGT_CNTL_STATUS__VGT_PT_BUSY_MASK 0x8
15954#define VGT_CNTL_STATUS__VGT_PT_BUSY__SHIFT 0x3
15955#define VGT_CNTL_STATUS__VGT_TE_BUSY_MASK 0x10
15956#define VGT_CNTL_STATUS__VGT_TE_BUSY__SHIFT 0x4
15957#define VGT_CNTL_STATUS__VGT_VR_BUSY_MASK 0x20
15958#define VGT_CNTL_STATUS__VGT_VR_BUSY__SHIFT 0x5
15959#define VGT_CNTL_STATUS__VGT_PI_BUSY_MASK 0x40
15960#define VGT_CNTL_STATUS__VGT_PI_BUSY__SHIFT 0x6
15961#define VGT_CNTL_STATUS__VGT_GS_BUSY_MASK 0x80
15962#define VGT_CNTL_STATUS__VGT_GS_BUSY__SHIFT 0x7
15963#define VGT_CNTL_STATUS__VGT_HS_BUSY_MASK 0x100
15964#define VGT_CNTL_STATUS__VGT_HS_BUSY__SHIFT 0x8
15965#define VGT_CNTL_STATUS__VGT_TE11_BUSY_MASK 0x200
15966#define VGT_CNTL_STATUS__VGT_TE11_BUSY__SHIFT 0x9
15967#define WD_DEBUG_CNTL__WD_DEBUG_INDX_MASK 0x3f
15968#define WD_DEBUG_CNTL__WD_DEBUG_INDX__SHIFT 0x0
15969#define WD_DEBUG_CNTL__WD_DEBUG_SEL_BUS_B_MASK 0x40
15970#define WD_DEBUG_CNTL__WD_DEBUG_SEL_BUS_B__SHIFT 0x6
15971#define WD_DEBUG_DATA__DATA_MASK 0xffffffff
15972#define WD_DEBUG_DATA__DATA__SHIFT 0x0
15973#define CC_GC_PRIM_CONFIG__INACTIVE_IA_MASK 0x30000
15974#define CC_GC_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
15975#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0xf000000
15976#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
15977#define GC_USER_PRIM_CONFIG__INACTIVE_IA_MASK 0x30000
15978#define GC_USER_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
15979#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0xf000000
15980#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
15981#define WD_DEBUG_REG0__wd_busy_extended_MASK 0x1
15982#define WD_DEBUG_REG0__wd_busy_extended__SHIFT 0x0
15983#define WD_DEBUG_REG0__wd_nodma_busy_extended_MASK 0x2
15984#define WD_DEBUG_REG0__wd_nodma_busy_extended__SHIFT 0x1
15985#define WD_DEBUG_REG0__wd_busy_MASK 0x4
15986#define WD_DEBUG_REG0__wd_busy__SHIFT 0x2
15987#define WD_DEBUG_REG0__wd_nodma_busy_MASK 0x8
15988#define WD_DEBUG_REG0__wd_nodma_busy__SHIFT 0x3
15989#define WD_DEBUG_REG0__rbiu_busy_MASK 0x10
15990#define WD_DEBUG_REG0__rbiu_busy__SHIFT 0x4
15991#define WD_DEBUG_REG0__spl_dma_busy_MASK 0x20
15992#define WD_DEBUG_REG0__spl_dma_busy__SHIFT 0x5
15993#define WD_DEBUG_REG0__spl_di_busy_MASK 0x40
15994#define WD_DEBUG_REG0__spl_di_busy__SHIFT 0x6
15995#define WD_DEBUG_REG0__vgt0_active_q_MASK 0x80
15996#define WD_DEBUG_REG0__vgt0_active_q__SHIFT 0x7
15997#define WD_DEBUG_REG0__vgt1_active_q_MASK 0x100
15998#define WD_DEBUG_REG0__vgt1_active_q__SHIFT 0x8
15999#define WD_DEBUG_REG0__spl_dma_p1_busy_MASK 0x200
16000#define WD_DEBUG_REG0__spl_dma_p1_busy__SHIFT 0x9
16001#define WD_DEBUG_REG0__rbiu_dr_p1_fifo_busy_MASK 0x400
16002#define WD_DEBUG_REG0__rbiu_dr_p1_fifo_busy__SHIFT 0xa
16003#define WD_DEBUG_REG0__rbiu_di_p1_fifo_busy_MASK 0x800
16004#define WD_DEBUG_REG0__rbiu_di_p1_fifo_busy__SHIFT 0xb
16005#define WD_DEBUG_REG0__SPARE2_MASK 0x1000
16006#define WD_DEBUG_REG0__SPARE2__SHIFT 0xc
16007#define WD_DEBUG_REG0__rbiu_dr_fifo_busy_MASK 0x2000
16008#define WD_DEBUG_REG0__rbiu_dr_fifo_busy__SHIFT 0xd
16009#define WD_DEBUG_REG0__rbiu_spl_dr_valid_MASK 0x4000
16010#define WD_DEBUG_REG0__rbiu_spl_dr_valid__SHIFT 0xe
16011#define WD_DEBUG_REG0__spl_rbiu_dr_read_MASK 0x8000
16012#define WD_DEBUG_REG0__spl_rbiu_dr_read__SHIFT 0xf
16013#define WD_DEBUG_REG0__SPARE3_MASK 0x10000
16014#define WD_DEBUG_REG0__SPARE3__SHIFT 0x10
16015#define WD_DEBUG_REG0__rbiu_di_fifo_busy_MASK 0x20000
16016#define WD_DEBUG_REG0__rbiu_di_fifo_busy__SHIFT 0x11
16017#define WD_DEBUG_REG0__rbiu_spl_di_valid_MASK 0x40000
16018#define WD_DEBUG_REG0__rbiu_spl_di_valid__SHIFT 0x12
16019#define WD_DEBUG_REG0__spl_rbiu_di_read_MASK 0x80000
16020#define WD_DEBUG_REG0__spl_rbiu_di_read__SHIFT 0x13
16021#define WD_DEBUG_REG0__se0_synced_q_MASK 0x100000
16022#define WD_DEBUG_REG0__se0_synced_q__SHIFT 0x14
16023#define WD_DEBUG_REG0__se1_synced_q_MASK 0x200000
16024#define WD_DEBUG_REG0__se1_synced_q__SHIFT 0x15
16025#define WD_DEBUG_REG0__se2_synced_q_MASK 0x400000
16026#define WD_DEBUG_REG0__se2_synced_q__SHIFT 0x16
16027#define WD_DEBUG_REG0__se3_synced_q_MASK 0x800000
16028#define WD_DEBUG_REG0__se3_synced_q__SHIFT 0x17
16029#define WD_DEBUG_REG0__reg_clk_busy_MASK 0x1000000
16030#define WD_DEBUG_REG0__reg_clk_busy__SHIFT 0x18
16031#define WD_DEBUG_REG0__input_clk_busy_MASK 0x2000000
16032#define WD_DEBUG_REG0__input_clk_busy__SHIFT 0x19
16033#define WD_DEBUG_REG0__core_clk_busy_MASK 0x4000000
16034#define WD_DEBUG_REG0__core_clk_busy__SHIFT 0x1a
16035#define WD_DEBUG_REG0__vgt2_active_q_MASK 0x8000000
16036#define WD_DEBUG_REG0__vgt2_active_q__SHIFT 0x1b
16037#define WD_DEBUG_REG0__sclk_reg_vld_MASK 0x10000000
16038#define WD_DEBUG_REG0__sclk_reg_vld__SHIFT 0x1c
16039#define WD_DEBUG_REG0__sclk_input_vld_MASK 0x20000000
16040#define WD_DEBUG_REG0__sclk_input_vld__SHIFT 0x1d
16041#define WD_DEBUG_REG0__sclk_core_vld_MASK 0x40000000
16042#define WD_DEBUG_REG0__sclk_core_vld__SHIFT 0x1e
16043#define WD_DEBUG_REG0__vgt3_active_q_MASK 0x80000000
16044#define WD_DEBUG_REG0__vgt3_active_q__SHIFT 0x1f
16045#define WD_DEBUG_REG1__grbm_fifo_empty_MASK 0x1
16046#define WD_DEBUG_REG1__grbm_fifo_empty__SHIFT 0x0
16047#define WD_DEBUG_REG1__grbm_fifo_full_MASK 0x2
16048#define WD_DEBUG_REG1__grbm_fifo_full__SHIFT 0x1
16049#define WD_DEBUG_REG1__grbm_fifo_we_MASK 0x4
16050#define WD_DEBUG_REG1__grbm_fifo_we__SHIFT 0x2
16051#define WD_DEBUG_REG1__grbm_fifo_re_MASK 0x8
16052#define WD_DEBUG_REG1__grbm_fifo_re__SHIFT 0x3
16053#define WD_DEBUG_REG1__draw_initiator_valid_q_MASK 0x10
16054#define WD_DEBUG_REG1__draw_initiator_valid_q__SHIFT 0x4
16055#define WD_DEBUG_REG1__event_initiator_valid_q_MASK 0x20
16056#define WD_DEBUG_REG1__event_initiator_valid_q__SHIFT 0x5
16057#define WD_DEBUG_REG1__event_addr_valid_q_MASK 0x40
16058#define WD_DEBUG_REG1__event_addr_valid_q__SHIFT 0x6
16059#define WD_DEBUG_REG1__dma_request_valid_q_MASK 0x80
16060#define WD_DEBUG_REG1__dma_request_valid_q__SHIFT 0x7
16061#define WD_DEBUG_REG1__SPARE0_MASK 0x100
16062#define WD_DEBUG_REG1__SPARE0__SHIFT 0x8
16063#define WD_DEBUG_REG1__min_indx_valid_q_MASK 0x200
16064#define WD_DEBUG_REG1__min_indx_valid_q__SHIFT 0x9
16065#define WD_DEBUG_REG1__max_indx_valid_q_MASK 0x400
16066#define WD_DEBUG_REG1__max_indx_valid_q__SHIFT 0xa
16067#define WD_DEBUG_REG1__indx_offset_valid_q_MASK 0x800
16068#define WD_DEBUG_REG1__indx_offset_valid_q__SHIFT 0xb
16069#define WD_DEBUG_REG1__grbm_fifo_rdata_reg_id_MASK 0x1f000
16070#define WD_DEBUG_REG1__grbm_fifo_rdata_reg_id__SHIFT 0xc
16071#define WD_DEBUG_REG1__grbm_fifo_rdata_state_MASK 0xe0000
16072#define WD_DEBUG_REG1__grbm_fifo_rdata_state__SHIFT 0x11
16073#define WD_DEBUG_REG1__free_cnt_q_MASK 0x3f00000
16074#define WD_DEBUG_REG1__free_cnt_q__SHIFT 0x14
16075#define WD_DEBUG_REG1__rbiu_di_fifo_we_MASK 0x4000000
16076#define WD_DEBUG_REG1__rbiu_di_fifo_we__SHIFT 0x1a
16077#define WD_DEBUG_REG1__rbiu_dr_fifo_we_MASK 0x8000000
16078#define WD_DEBUG_REG1__rbiu_dr_fifo_we__SHIFT 0x1b
16079#define WD_DEBUG_REG1__rbiu_di_fifo_empty_MASK 0x10000000
16080#define WD_DEBUG_REG1__rbiu_di_fifo_empty__SHIFT 0x1c
16081#define WD_DEBUG_REG1__rbiu_di_fifo_full_MASK 0x20000000
16082#define WD_DEBUG_REG1__rbiu_di_fifo_full__SHIFT 0x1d
16083#define WD_DEBUG_REG1__rbiu_dr_fifo_empty_MASK 0x40000000
16084#define WD_DEBUG_REG1__rbiu_dr_fifo_empty__SHIFT 0x1e
16085#define WD_DEBUG_REG1__rbiu_dr_fifo_full_MASK 0x80000000
16086#define WD_DEBUG_REG1__rbiu_dr_fifo_full__SHIFT 0x1f
16087#define WD_DEBUG_REG2__p1_grbm_fifo_empty_MASK 0x1
16088#define WD_DEBUG_REG2__p1_grbm_fifo_empty__SHIFT 0x0
16089#define WD_DEBUG_REG2__p1_grbm_fifo_full_MASK 0x2
16090#define WD_DEBUG_REG2__p1_grbm_fifo_full__SHIFT 0x1
16091#define WD_DEBUG_REG2__p1_grbm_fifo_we_MASK 0x4
16092#define WD_DEBUG_REG2__p1_grbm_fifo_we__SHIFT 0x2
16093#define WD_DEBUG_REG2__p1_grbm_fifo_re_MASK 0x8
16094#define WD_DEBUG_REG2__p1_grbm_fifo_re__SHIFT 0x3
16095#define WD_DEBUG_REG2__p1_draw_initiator_valid_q_MASK 0x10
16096#define WD_DEBUG_REG2__p1_draw_initiator_valid_q__SHIFT 0x4
16097#define WD_DEBUG_REG2__p1_event_initiator_valid_q_MASK 0x20
16098#define WD_DEBUG_REG2__p1_event_initiator_valid_q__SHIFT 0x5
16099#define WD_DEBUG_REG2__p1_event_addr_valid_q_MASK 0x40
16100#define WD_DEBUG_REG2__p1_event_addr_valid_q__SHIFT 0x6
16101#define WD_DEBUG_REG2__p1_dma_request_valid_q_MASK 0x80
16102#define WD_DEBUG_REG2__p1_dma_request_valid_q__SHIFT 0x7
16103#define WD_DEBUG_REG2__SPARE0_MASK 0x100
16104#define WD_DEBUG_REG2__SPARE0__SHIFT 0x8
16105#define WD_DEBUG_REG2__p1_min_indx_valid_q_MASK 0x200
16106#define WD_DEBUG_REG2__p1_min_indx_valid_q__SHIFT 0x9
16107#define WD_DEBUG_REG2__p1_max_indx_valid_q_MASK 0x400
16108#define WD_DEBUG_REG2__p1_max_indx_valid_q__SHIFT 0xa
16109#define WD_DEBUG_REG2__p1_indx_offset_valid_q_MASK 0x800
16110#define WD_DEBUG_REG2__p1_indx_offset_valid_q__SHIFT 0xb
16111#define WD_DEBUG_REG2__p1_grbm_fifo_rdata_reg_id_MASK 0x1f000
16112#define WD_DEBUG_REG2__p1_grbm_fifo_rdata_reg_id__SHIFT 0xc
16113#define WD_DEBUG_REG2__p1_grbm_fifo_rdata_state_MASK 0xe0000
16114#define WD_DEBUG_REG2__p1_grbm_fifo_rdata_state__SHIFT 0x11
16115#define WD_DEBUG_REG2__p1_free_cnt_q_MASK 0x3f00000
16116#define WD_DEBUG_REG2__p1_free_cnt_q__SHIFT 0x14
16117#define WD_DEBUG_REG2__p1_rbiu_di_fifo_we_MASK 0x4000000
16118#define WD_DEBUG_REG2__p1_rbiu_di_fifo_we__SHIFT 0x1a
16119#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_we_MASK 0x8000000
16120#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_we__SHIFT 0x1b
16121#define WD_DEBUG_REG2__p1_rbiu_di_fifo_empty_MASK 0x10000000
16122#define WD_DEBUG_REG2__p1_rbiu_di_fifo_empty__SHIFT 0x1c
16123#define WD_DEBUG_REG2__p1_rbiu_di_fifo_full_MASK 0x20000000
16124#define WD_DEBUG_REG2__p1_rbiu_di_fifo_full__SHIFT 0x1d
16125#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_empty_MASK 0x40000000
16126#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_empty__SHIFT 0x1e
16127#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_full_MASK 0x80000000
16128#define WD_DEBUG_REG2__p1_rbiu_dr_fifo_full__SHIFT 0x1f
16129#define WD_DEBUG_REG3__rbiu_spl_dr_valid_MASK 0x1
16130#define WD_DEBUG_REG3__rbiu_spl_dr_valid__SHIFT 0x0
16131#define WD_DEBUG_REG3__SPARE0_MASK 0x2
16132#define WD_DEBUG_REG3__SPARE0__SHIFT 0x1
16133#define WD_DEBUG_REG3__pipe0_dr_MASK 0x4
16134#define WD_DEBUG_REG3__pipe0_dr__SHIFT 0x2
16135#define WD_DEBUG_REG3__pipe0_rtr_MASK 0x8
16136#define WD_DEBUG_REG3__pipe0_rtr__SHIFT 0x3
16137#define WD_DEBUG_REG3__pipe1_dr_MASK 0x10
16138#define WD_DEBUG_REG3__pipe1_dr__SHIFT 0x4
16139#define WD_DEBUG_REG3__pipe1_rtr_MASK 0x20
16140#define WD_DEBUG_REG3__pipe1_rtr__SHIFT 0x5
16141#define WD_DEBUG_REG3__wd_subdma_fifo_empty_MASK 0x40
16142#define WD_DEBUG_REG3__wd_subdma_fifo_empty__SHIFT 0x6
16143#define WD_DEBUG_REG3__wd_subdma_fifo_full_MASK 0x80
16144#define WD_DEBUG_REG3__wd_subdma_fifo_full__SHIFT 0x7
16145#define WD_DEBUG_REG3__dma_buf_type_p0_q_MASK 0x300
16146#define WD_DEBUG_REG3__dma_buf_type_p0_q__SHIFT 0x8
16147#define WD_DEBUG_REG3__dma_zero_indices_p0_q_MASK 0x400
16148#define WD_DEBUG_REG3__dma_zero_indices_p0_q__SHIFT 0xa
16149#define WD_DEBUG_REG3__dma_req_path_p3_q_MASK 0x800
16150#define WD_DEBUG_REG3__dma_req_path_p3_q__SHIFT 0xb
16151#define WD_DEBUG_REG3__dma_not_eop_p1_q_MASK 0x1000
16152#define WD_DEBUG_REG3__dma_not_eop_p1_q__SHIFT 0xc
16153#define WD_DEBUG_REG3__out_of_range_p4_MASK 0x2000
16154#define WD_DEBUG_REG3__out_of_range_p4__SHIFT 0xd
16155#define WD_DEBUG_REG3__last_sub_dma_p3_q_MASK 0x4000
16156#define WD_DEBUG_REG3__last_sub_dma_p3_q__SHIFT 0xe
16157#define WD_DEBUG_REG3__last_rdreq_of_sub_dma_p4_MASK 0x8000
16158#define WD_DEBUG_REG3__last_rdreq_of_sub_dma_p4__SHIFT 0xf
16159#define WD_DEBUG_REG3__WD_IA_dma_send_d_MASK 0x10000
16160#define WD_DEBUG_REG3__WD_IA_dma_send_d__SHIFT 0x10
16161#define WD_DEBUG_REG3__WD_IA_dma_rtr_MASK 0x20000
16162#define WD_DEBUG_REG3__WD_IA_dma_rtr__SHIFT 0x11
16163#define WD_DEBUG_REG3__WD_IA1_dma_send_d_MASK 0x40000
16164#define WD_DEBUG_REG3__WD_IA1_dma_send_d__SHIFT 0x12
16165#define WD_DEBUG_REG3__WD_IA1_dma_rtr_MASK 0x80000
16166#define WD_DEBUG_REG3__WD_IA1_dma_rtr__SHIFT 0x13
16167#define WD_DEBUG_REG3__last_inst_of_dma_p2_MASK 0x100000
16168#define WD_DEBUG_REG3__last_inst_of_dma_p2__SHIFT 0x14
16169#define WD_DEBUG_REG3__last_sd_of_inst_p2_MASK 0x200000
16170#define WD_DEBUG_REG3__last_sd_of_inst_p2__SHIFT 0x15
16171#define WD_DEBUG_REG3__last_sd_of_dma_p2_MASK 0x400000
16172#define WD_DEBUG_REG3__last_sd_of_dma_p2__SHIFT 0x16
16173#define WD_DEBUG_REG3__SPARE1_MASK 0x800000
16174#define WD_DEBUG_REG3__SPARE1__SHIFT 0x17
16175#define WD_DEBUG_REG3__WD_IA_dma_busy_MASK 0x1000000
16176#define WD_DEBUG_REG3__WD_IA_dma_busy__SHIFT 0x18
16177#define WD_DEBUG_REG3__WD_IA1_dma_busy_MASK 0x2000000
16178#define WD_DEBUG_REG3__WD_IA1_dma_busy__SHIFT 0x19
16179#define WD_DEBUG_REG3__send_to_ia1_p3_q_MASK 0x4000000
16180#define WD_DEBUG_REG3__send_to_ia1_p3_q__SHIFT 0x1a
16181#define WD_DEBUG_REG3__dma_wd_switch_on_eop_p3_q_MASK 0x8000000
16182#define WD_DEBUG_REG3__dma_wd_switch_on_eop_p3_q__SHIFT 0x1b
16183#define WD_DEBUG_REG3__pipe3_dr_MASK 0x10000000
16184#define WD_DEBUG_REG3__pipe3_dr__SHIFT 0x1c
16185#define WD_DEBUG_REG3__pipe3_rtr_MASK 0x20000000
16186#define WD_DEBUG_REG3__pipe3_rtr__SHIFT 0x1d
16187#define WD_DEBUG_REG3__wd_dma2draw_fifo_empty_MASK 0x40000000
16188#define WD_DEBUG_REG3__wd_dma2draw_fifo_empty__SHIFT 0x1e
16189#define WD_DEBUG_REG3__wd_dma2draw_fifo_full_MASK 0x80000000
16190#define WD_DEBUG_REG3__wd_dma2draw_fifo_full__SHIFT 0x1f
16191#define WD_DEBUG_REG4__rbiu_spl_di_valid_MASK 0x1
16192#define WD_DEBUG_REG4__rbiu_spl_di_valid__SHIFT 0x0
16193#define WD_DEBUG_REG4__spl_rbiu_di_read_MASK 0x2
16194#define WD_DEBUG_REG4__spl_rbiu_di_read__SHIFT 0x1
16195#define WD_DEBUG_REG4__rbiu_spl_p1_di_valid_MASK 0x4
16196#define WD_DEBUG_REG4__rbiu_spl_p1_di_valid__SHIFT 0x2
16197#define WD_DEBUG_REG4__spl_rbiu_p1_di_read_MASK 0x8
16198#define WD_DEBUG_REG4__spl_rbiu_p1_di_read__SHIFT 0x3
16199#define WD_DEBUG_REG4__pipe0_dr_MASK 0x10
16200#define WD_DEBUG_REG4__pipe0_dr__SHIFT 0x4
16201#define WD_DEBUG_REG4__pipe0_rtr_MASK 0x20
16202#define WD_DEBUG_REG4__pipe0_rtr__SHIFT 0x5
16203#define WD_DEBUG_REG4__pipe1_dr_MASK 0x40
16204#define WD_DEBUG_REG4__pipe1_dr__SHIFT 0x6
16205#define WD_DEBUG_REG4__pipe1_rtr_MASK 0x80
16206#define WD_DEBUG_REG4__pipe1_rtr__SHIFT 0x7
16207#define WD_DEBUG_REG4__pipe2_dr_MASK 0x100
16208#define WD_DEBUG_REG4__pipe2_dr__SHIFT 0x8
16209#define WD_DEBUG_REG4__pipe2_rtr_MASK 0x200
16210#define WD_DEBUG_REG4__pipe2_rtr__SHIFT 0x9
16211#define WD_DEBUG_REG4__pipe3_ld_MASK 0x400
16212#define WD_DEBUG_REG4__pipe3_ld__SHIFT 0xa
16213#define WD_DEBUG_REG4__pipe3_rtr_MASK 0x800
16214#define WD_DEBUG_REG4__pipe3_rtr__SHIFT 0xb
16215#define WD_DEBUG_REG4__WD_IA_draw_send_d_MASK 0x1000
16216#define WD_DEBUG_REG4__WD_IA_draw_send_d__SHIFT 0xc
16217#define WD_DEBUG_REG4__WD_IA_draw_rtr_MASK 0x2000
16218#define WD_DEBUG_REG4__WD_IA_draw_rtr__SHIFT 0xd
16219#define WD_DEBUG_REG4__di_type_p0_MASK 0xc000
16220#define WD_DEBUG_REG4__di_type_p0__SHIFT 0xe
16221#define WD_DEBUG_REG4__di_state_sel_p1_q_MASK 0x70000
16222#define WD_DEBUG_REG4__di_state_sel_p1_q__SHIFT 0x10
16223#define WD_DEBUG_REG4__di_wd_switch_on_eop_p1_q_MASK 0x80000
16224#define WD_DEBUG_REG4__di_wd_switch_on_eop_p1_q__SHIFT 0x13
16225#define WD_DEBUG_REG4__rbiu_spl_pipe0_lockout_MASK 0x100000
16226#define WD_DEBUG_REG4__rbiu_spl_pipe0_lockout__SHIFT 0x14
16227#define WD_DEBUG_REG4__last_inst_of_di_p2_MASK 0x200000
16228#define WD_DEBUG_REG4__last_inst_of_di_p2__SHIFT 0x15
16229#define WD_DEBUG_REG4__last_sd_of_inst_p2_MASK 0x400000
16230#define WD_DEBUG_REG4__last_sd_of_inst_p2__SHIFT 0x16
16231#define WD_DEBUG_REG4__last_sd_of_di_p2_MASK 0x800000
16232#define WD_DEBUG_REG4__last_sd_of_di_p2__SHIFT 0x17
16233#define WD_DEBUG_REG4__not_eop_wait_p1_q_MASK 0x1000000
16234#define WD_DEBUG_REG4__not_eop_wait_p1_q__SHIFT 0x18
16235#define WD_DEBUG_REG4__not_eop_wait_q_MASK 0x2000000
16236#define WD_DEBUG_REG4__not_eop_wait_q__SHIFT 0x19
16237#define WD_DEBUG_REG4__ext_event_wait_p1_q_MASK 0x4000000
16238#define WD_DEBUG_REG4__ext_event_wait_p1_q__SHIFT 0x1a
16239#define WD_DEBUG_REG4__ext_event_wait_q_MASK 0x8000000
16240#define WD_DEBUG_REG4__ext_event_wait_q__SHIFT 0x1b
16241#define WD_DEBUG_REG4__WD_IA1_draw_send_d_MASK 0x10000000
16242#define WD_DEBUG_REG4__WD_IA1_draw_send_d__SHIFT 0x1c
16243#define WD_DEBUG_REG4__WD_IA1_draw_rtr_MASK 0x20000000
16244#define WD_DEBUG_REG4__WD_IA1_draw_rtr__SHIFT 0x1d
16245#define WD_DEBUG_REG4__send_to_ia1_q_MASK 0x40000000
16246#define WD_DEBUG_REG4__send_to_ia1_q__SHIFT 0x1e
16247#define WD_DEBUG_REG4__dual_ia_mode_MASK 0x80000000
16248#define WD_DEBUG_REG4__dual_ia_mode__SHIFT 0x1f
16249#define WD_DEBUG_REG5__p1_rbiu_spl_dr_valid_MASK 0x1
16250#define WD_DEBUG_REG5__p1_rbiu_spl_dr_valid__SHIFT 0x0
16251#define WD_DEBUG_REG5__SPARE0_MASK 0x2
16252#define WD_DEBUG_REG5__SPARE0__SHIFT 0x1
16253#define WD_DEBUG_REG5__p1_pipe0_dr_MASK 0x4
16254#define WD_DEBUG_REG5__p1_pipe0_dr__SHIFT 0x2
16255#define WD_DEBUG_REG5__p1_pipe0_rtr_MASK 0x8
16256#define WD_DEBUG_REG5__p1_pipe0_rtr__SHIFT 0x3
16257#define WD_DEBUG_REG5__p1_pipe1_dr_MASK 0x10
16258#define WD_DEBUG_REG5__p1_pipe1_dr__SHIFT 0x4
16259#define WD_DEBUG_REG5__p1_pipe1_rtr_MASK 0x20
16260#define WD_DEBUG_REG5__p1_pipe1_rtr__SHIFT 0x5
16261#define WD_DEBUG_REG5__p1_wd_subdma_fifo_empty_MASK 0x40
16262#define WD_DEBUG_REG5__p1_wd_subdma_fifo_empty__SHIFT 0x6
16263#define WD_DEBUG_REG5__p1_wd_subdma_fifo_full_MASK 0x80
16264#define WD_DEBUG_REG5__p1_wd_subdma_fifo_full__SHIFT 0x7
16265#define WD_DEBUG_REG5__p1_dma_buf_type_p0_q_MASK 0x300
16266#define WD_DEBUG_REG5__p1_dma_buf_type_p0_q__SHIFT 0x8
16267#define WD_DEBUG_REG5__p1_dma_zero_indices_p0_q_MASK 0x400
16268#define WD_DEBUG_REG5__p1_dma_zero_indices_p0_q__SHIFT 0xa
16269#define WD_DEBUG_REG5__p1_dma_req_path_p3_q_MASK 0x800
16270#define WD_DEBUG_REG5__p1_dma_req_path_p3_q__SHIFT 0xb
16271#define WD_DEBUG_REG5__p1_dma_not_eop_p1_q_MASK 0x1000
16272#define WD_DEBUG_REG5__p1_dma_not_eop_p1_q__SHIFT 0xc
16273#define WD_DEBUG_REG5__p1_out_of_range_p4_MASK 0x2000
16274#define WD_DEBUG_REG5__p1_out_of_range_p4__SHIFT 0xd
16275#define WD_DEBUG_REG5__p1_last_sub_dma_p3_q_MASK 0x4000
16276#define WD_DEBUG_REG5__p1_last_sub_dma_p3_q__SHIFT 0xe
16277#define WD_DEBUG_REG5__p1_last_rdreq_of_sub_dma_p4_MASK 0x8000
16278#define WD_DEBUG_REG5__p1_last_rdreq_of_sub_dma_p4__SHIFT 0xf
16279#define WD_DEBUG_REG5__p1_WD_IA_dma_send_d_MASK 0x10000
16280#define WD_DEBUG_REG5__p1_WD_IA_dma_send_d__SHIFT 0x10
16281#define WD_DEBUG_REG5__p1_WD_IA_dma_rtr_MASK 0x20000
16282#define WD_DEBUG_REG5__p1_WD_IA_dma_rtr__SHIFT 0x11
16283#define WD_DEBUG_REG5__p1_WD_IA1_dma_send_d_MASK 0x40000
16284#define WD_DEBUG_REG5__p1_WD_IA1_dma_send_d__SHIFT 0x12
16285#define WD_DEBUG_REG5__p1_WD_IA1_dma_rtr_MASK 0x80000
16286#define WD_DEBUG_REG5__p1_WD_IA1_dma_rtr__SHIFT 0x13
16287#define WD_DEBUG_REG5__p1_last_inst_of_dma_p2_MASK 0x100000
16288#define WD_DEBUG_REG5__p1_last_inst_of_dma_p2__SHIFT 0x14
16289#define WD_DEBUG_REG5__p1_last_sd_of_inst_p2_MASK 0x200000
16290#define WD_DEBUG_REG5__p1_last_sd_of_inst_p2__SHIFT 0x15
16291#define WD_DEBUG_REG5__p1_last_sd_of_dma_p2_MASK 0x400000
16292#define WD_DEBUG_REG5__p1_last_sd_of_dma_p2__SHIFT 0x16
16293#define WD_DEBUG_REG5__SPARE1_MASK 0x800000
16294#define WD_DEBUG_REG5__SPARE1__SHIFT 0x17
16295#define WD_DEBUG_REG5__p1_WD_IA_dma_busy_MASK 0x1000000
16296#define WD_DEBUG_REG5__p1_WD_IA_dma_busy__SHIFT 0x18
16297#define WD_DEBUG_REG5__p1_WD_IA1_dma_busy_MASK 0x2000000
16298#define WD_DEBUG_REG5__p1_WD_IA1_dma_busy__SHIFT 0x19
16299#define WD_DEBUG_REG5__p1_send_to_ia1_p3_q_MASK 0x4000000
16300#define WD_DEBUG_REG5__p1_send_to_ia1_p3_q__SHIFT 0x1a
16301#define WD_DEBUG_REG5__p1_dma_wd_switch_on_eop_p3_q_MASK 0x8000000
16302#define WD_DEBUG_REG5__p1_dma_wd_switch_on_eop_p3_q__SHIFT 0x1b
16303#define WD_DEBUG_REG5__p1_pipe3_dr_MASK 0x10000000
16304#define WD_DEBUG_REG5__p1_pipe3_dr__SHIFT 0x1c
16305#define WD_DEBUG_REG5__p1_pipe3_rtr_MASK 0x20000000
16306#define WD_DEBUG_REG5__p1_pipe3_rtr__SHIFT 0x1d
16307#define WD_DEBUG_REG5__p1_wd_dma2draw_fifo_empty_MASK 0x40000000
16308#define WD_DEBUG_REG5__p1_wd_dma2draw_fifo_empty__SHIFT 0x1e
16309#define WD_DEBUG_REG5__p1_wd_dma2draw_fifo_full_MASK 0x80000000
16310#define WD_DEBUG_REG5__p1_wd_dma2draw_fifo_full__SHIFT 0x1f
16311#define IA_DEBUG_REG0__ia_busy_extended_MASK 0x1
16312#define IA_DEBUG_REG0__ia_busy_extended__SHIFT 0x0
16313#define IA_DEBUG_REG0__ia_nodma_busy_extended_MASK 0x2
16314#define IA_DEBUG_REG0__ia_nodma_busy_extended__SHIFT 0x1
16315#define IA_DEBUG_REG0__ia_busy_MASK 0x4
16316#define IA_DEBUG_REG0__ia_busy__SHIFT 0x2
16317#define IA_DEBUG_REG0__ia_nodma_busy_MASK 0x8
16318#define IA_DEBUG_REG0__ia_nodma_busy__SHIFT 0x3
16319#define IA_DEBUG_REG0__SPARE0_MASK 0x10
16320#define IA_DEBUG_REG0__SPARE0__SHIFT 0x4
16321#define IA_DEBUG_REG0__dma_req_busy_MASK 0x20
16322#define IA_DEBUG_REG0__dma_req_busy__SHIFT 0x5
16323#define IA_DEBUG_REG0__dma_busy_MASK 0x40
16324#define IA_DEBUG_REG0__dma_busy__SHIFT 0x6
16325#define IA_DEBUG_REG0__mc_xl8r_busy_MASK 0x80
16326#define IA_DEBUG_REG0__mc_xl8r_busy__SHIFT 0x7
16327#define IA_DEBUG_REG0__grp_busy_MASK 0x100
16328#define IA_DEBUG_REG0__grp_busy__SHIFT 0x8
16329#define IA_DEBUG_REG0__SPARE1_MASK 0x200
16330#define IA_DEBUG_REG0__SPARE1__SHIFT 0x9
16331#define IA_DEBUG_REG0__dma_grp_valid_MASK 0x400
16332#define IA_DEBUG_REG0__dma_grp_valid__SHIFT 0xa
16333#define IA_DEBUG_REG0__grp_dma_read_MASK 0x800
16334#define IA_DEBUG_REG0__grp_dma_read__SHIFT 0xb
16335#define IA_DEBUG_REG0__dma_grp_hp_valid_MASK 0x1000
16336#define IA_DEBUG_REG0__dma_grp_hp_valid__SHIFT 0xc
16337#define IA_DEBUG_REG0__grp_dma_hp_read_MASK 0x2000
16338#define IA_DEBUG_REG0__grp_dma_hp_read__SHIFT 0xd
16339#define IA_DEBUG_REG0__SPARE2_MASK 0xffc000
16340#define IA_DEBUG_REG0__SPARE2__SHIFT 0xe
16341#define IA_DEBUG_REG0__reg_clk_busy_MASK 0x1000000
16342#define IA_DEBUG_REG0__reg_clk_busy__SHIFT 0x18
16343#define IA_DEBUG_REG0__core_clk_busy_MASK 0x2000000
16344#define IA_DEBUG_REG0__core_clk_busy__SHIFT 0x19
16345#define IA_DEBUG_REG0__SPARE3_MASK 0x4000000
16346#define IA_DEBUG_REG0__SPARE3__SHIFT 0x1a
16347#define IA_DEBUG_REG0__SPARE4_MASK 0x8000000
16348#define IA_DEBUG_REG0__SPARE4__SHIFT 0x1b
16349#define IA_DEBUG_REG0__sclk_reg_vld_MASK 0x10000000
16350#define IA_DEBUG_REG0__sclk_reg_vld__SHIFT 0x1c
16351#define IA_DEBUG_REG0__sclk_core_vld_MASK 0x20000000
16352#define IA_DEBUG_REG0__sclk_core_vld__SHIFT 0x1d
16353#define IA_DEBUG_REG0__SPARE5_MASK 0x40000000
16354#define IA_DEBUG_REG0__SPARE5__SHIFT 0x1e
16355#define IA_DEBUG_REG0__SPARE6_MASK 0x80000000
16356#define IA_DEBUG_REG0__SPARE6__SHIFT 0x1f
16357#define IA_DEBUG_REG1__dma_input_fifo_empty_MASK 0x1
16358#define IA_DEBUG_REG1__dma_input_fifo_empty__SHIFT 0x0
16359#define IA_DEBUG_REG1__dma_input_fifo_full_MASK 0x2
16360#define IA_DEBUG_REG1__dma_input_fifo_full__SHIFT 0x1
16361#define IA_DEBUG_REG1__start_new_packet_MASK 0x4
16362#define IA_DEBUG_REG1__start_new_packet__SHIFT 0x2
16363#define IA_DEBUG_REG1__dma_rdreq_dr_q_MASK 0x8
16364#define IA_DEBUG_REG1__dma_rdreq_dr_q__SHIFT 0x3
16365#define IA_DEBUG_REG1__dma_zero_indices_q_MASK 0x10
16366#define IA_DEBUG_REG1__dma_zero_indices_q__SHIFT 0x4
16367#define IA_DEBUG_REG1__dma_buf_type_q_MASK 0x60
16368#define IA_DEBUG_REG1__dma_buf_type_q__SHIFT 0x5
16369#define IA_DEBUG_REG1__dma_req_path_q_MASK 0x80
16370#define IA_DEBUG_REG1__dma_req_path_q__SHIFT 0x7
16371#define IA_DEBUG_REG1__discard_1st_chunk_MASK 0x100
16372#define IA_DEBUG_REG1__discard_1st_chunk__SHIFT 0x8
16373#define IA_DEBUG_REG1__discard_2nd_chunk_MASK 0x200
16374#define IA_DEBUG_REG1__discard_2nd_chunk__SHIFT 0x9
16375#define IA_DEBUG_REG1__second_tc_ret_data_q_MASK 0x400
16376#define IA_DEBUG_REG1__second_tc_ret_data_q__SHIFT 0xa
16377#define IA_DEBUG_REG1__dma_tc_ret_sel_q_MASK 0x800
16378#define IA_DEBUG_REG1__dma_tc_ret_sel_q__SHIFT 0xb
16379#define IA_DEBUG_REG1__last_rdreq_in_dma_op_MASK 0x1000
16380#define IA_DEBUG_REG1__last_rdreq_in_dma_op__SHIFT 0xc
16381#define IA_DEBUG_REG1__dma_mask_fifo_empty_MASK 0x2000
16382#define IA_DEBUG_REG1__dma_mask_fifo_empty__SHIFT 0xd
16383#define IA_DEBUG_REG1__dma_data_fifo_empty_q_MASK 0x4000
16384#define IA_DEBUG_REG1__dma_data_fifo_empty_q__SHIFT 0xe
16385#define IA_DEBUG_REG1__dma_data_fifo_full_MASK 0x8000
16386#define IA_DEBUG_REG1__dma_data_fifo_full__SHIFT 0xf
16387#define IA_DEBUG_REG1__dma_req_fifo_empty_MASK 0x10000
16388#define IA_DEBUG_REG1__dma_req_fifo_empty__SHIFT 0x10
16389#define IA_DEBUG_REG1__dma_req_fifo_full_MASK 0x20000
16390#define IA_DEBUG_REG1__dma_req_fifo_full__SHIFT 0x11
16391#define IA_DEBUG_REG1__stage2_dr_MASK 0x40000
16392#define IA_DEBUG_REG1__stage2_dr__SHIFT 0x12
16393#define IA_DEBUG_REG1__stage2_rtr_MASK 0x80000
16394#define IA_DEBUG_REG1__stage2_rtr__SHIFT 0x13
16395#define IA_DEBUG_REG1__stage3_dr_MASK 0x100000
16396#define IA_DEBUG_REG1__stage3_dr__SHIFT 0x14
16397#define IA_DEBUG_REG1__stage3_rtr_MASK 0x200000
16398#define IA_DEBUG_REG1__stage3_rtr__SHIFT 0x15
16399#define IA_DEBUG_REG1__stage4_dr_MASK 0x400000
16400#define IA_DEBUG_REG1__stage4_dr__SHIFT 0x16
16401#define IA_DEBUG_REG1__stage4_rtr_MASK 0x800000
16402#define IA_DEBUG_REG1__stage4_rtr__SHIFT 0x17
16403#define IA_DEBUG_REG1__dma_skid_fifo_empty_MASK 0x1000000
16404#define IA_DEBUG_REG1__dma_skid_fifo_empty__SHIFT 0x18
16405#define IA_DEBUG_REG1__dma_skid_fifo_full_MASK 0x2000000
16406#define IA_DEBUG_REG1__dma_skid_fifo_full__SHIFT 0x19
16407#define IA_DEBUG_REG1__dma_grp_valid_MASK 0x4000000
16408#define IA_DEBUG_REG1__dma_grp_valid__SHIFT 0x1a
16409#define IA_DEBUG_REG1__grp_dma_read_MASK 0x8000000
16410#define IA_DEBUG_REG1__grp_dma_read__SHIFT 0x1b
16411#define IA_DEBUG_REG1__current_data_valid_MASK 0x10000000
16412#define IA_DEBUG_REG1__current_data_valid__SHIFT 0x1c
16413#define IA_DEBUG_REG1__out_of_range_r2_q_MASK 0x20000000
16414#define IA_DEBUG_REG1__out_of_range_r2_q__SHIFT 0x1d
16415#define IA_DEBUG_REG1__dma_mask_fifo_we_MASK 0x40000000
16416#define IA_DEBUG_REG1__dma_mask_fifo_we__SHIFT 0x1e
16417#define IA_DEBUG_REG1__dma_ret_data_we_q_MASK 0x80000000
16418#define IA_DEBUG_REG1__dma_ret_data_we_q__SHIFT 0x1f
16419#define IA_DEBUG_REG2__hp_dma_input_fifo_empty_MASK 0x1
16420#define IA_DEBUG_REG2__hp_dma_input_fifo_empty__SHIFT 0x0
16421#define IA_DEBUG_REG2__hp_dma_input_fifo_full_MASK 0x2
16422#define IA_DEBUG_REG2__hp_dma_input_fifo_full__SHIFT 0x1
16423#define IA_DEBUG_REG2__hp_start_new_packet_MASK 0x4
16424#define IA_DEBUG_REG2__hp_start_new_packet__SHIFT 0x2
16425#define IA_DEBUG_REG2__hp_dma_rdreq_dr_q_MASK 0x8
16426#define IA_DEBUG_REG2__hp_dma_rdreq_dr_q__SHIFT 0x3
16427#define IA_DEBUG_REG2__hp_dma_zero_indices_q_MASK 0x10
16428#define IA_DEBUG_REG2__hp_dma_zero_indices_q__SHIFT 0x4
16429#define IA_DEBUG_REG2__hp_dma_buf_type_q_MASK 0x60
16430#define IA_DEBUG_REG2__hp_dma_buf_type_q__SHIFT 0x5
16431#define IA_DEBUG_REG2__hp_dma_req_path_q_MASK 0x80
16432#define IA_DEBUG_REG2__hp_dma_req_path_q__SHIFT 0x7
16433#define IA_DEBUG_REG2__hp_discard_1st_chunk_MASK 0x100
16434#define IA_DEBUG_REG2__hp_discard_1st_chunk__SHIFT 0x8
16435#define IA_DEBUG_REG2__hp_discard_2nd_chunk_MASK 0x200
16436#define IA_DEBUG_REG2__hp_discard_2nd_chunk__SHIFT 0x9
16437#define IA_DEBUG_REG2__hp_second_tc_ret_data_q_MASK 0x400
16438#define IA_DEBUG_REG2__hp_second_tc_ret_data_q__SHIFT 0xa
16439#define IA_DEBUG_REG2__hp_dma_tc_ret_sel_q_MASK 0x800
16440#define IA_DEBUG_REG2__hp_dma_tc_ret_sel_q__SHIFT 0xb
16441#define IA_DEBUG_REG2__hp_last_rdreq_in_dma_op_MASK 0x1000
16442#define IA_DEBUG_REG2__hp_last_rdreq_in_dma_op__SHIFT 0xc
16443#define IA_DEBUG_REG2__hp_dma_mask_fifo_empty_MASK 0x2000
16444#define IA_DEBUG_REG2__hp_dma_mask_fifo_empty__SHIFT 0xd
16445#define IA_DEBUG_REG2__hp_dma_data_fifo_empty_q_MASK 0x4000
16446#define IA_DEBUG_REG2__hp_dma_data_fifo_empty_q__SHIFT 0xe
16447#define IA_DEBUG_REG2__hp_dma_data_fifo_full_MASK 0x8000
16448#define IA_DEBUG_REG2__hp_dma_data_fifo_full__SHIFT 0xf
16449#define IA_DEBUG_REG2__hp_dma_req_fifo_empty_MASK 0x10000
16450#define IA_DEBUG_REG2__hp_dma_req_fifo_empty__SHIFT 0x10
16451#define IA_DEBUG_REG2__hp_dma_req_fifo_full_MASK 0x20000
16452#define IA_DEBUG_REG2__hp_dma_req_fifo_full__SHIFT 0x11
16453#define IA_DEBUG_REG2__hp_stage2_dr_MASK 0x40000
16454#define IA_DEBUG_REG2__hp_stage2_dr__SHIFT 0x12
16455#define IA_DEBUG_REG2__hp_stage2_rtr_MASK 0x80000
16456#define IA_DEBUG_REG2__hp_stage2_rtr__SHIFT 0x13
16457#define IA_DEBUG_REG2__hp_stage3_dr_MASK 0x100000
16458#define IA_DEBUG_REG2__hp_stage3_dr__SHIFT 0x14
16459#define IA_DEBUG_REG2__hp_stage3_rtr_MASK 0x200000
16460#define IA_DEBUG_REG2__hp_stage3_rtr__SHIFT 0x15
16461#define IA_DEBUG_REG2__hp_stage4_dr_MASK 0x400000
16462#define IA_DEBUG_REG2__hp_stage4_dr__SHIFT 0x16
16463#define IA_DEBUG_REG2__hp_stage4_rtr_MASK 0x800000
16464#define IA_DEBUG_REG2__hp_stage4_rtr__SHIFT 0x17
16465#define IA_DEBUG_REG2__hp_dma_skid_fifo_empty_MASK 0x1000000
16466#define IA_DEBUG_REG2__hp_dma_skid_fifo_empty__SHIFT 0x18
16467#define IA_DEBUG_REG2__hp_dma_skid_fifo_full_MASK 0x2000000
16468#define IA_DEBUG_REG2__hp_dma_skid_fifo_full__SHIFT 0x19
16469#define IA_DEBUG_REG2__hp_dma_grp_valid_MASK 0x4000000
16470#define IA_DEBUG_REG2__hp_dma_grp_valid__SHIFT 0x1a
16471#define IA_DEBUG_REG2__hp_grp_dma_read_MASK 0x8000000
16472#define IA_DEBUG_REG2__hp_grp_dma_read__SHIFT 0x1b
16473#define IA_DEBUG_REG2__hp_current_data_valid_MASK 0x10000000
16474#define IA_DEBUG_REG2__hp_current_data_valid__SHIFT 0x1c
16475#define IA_DEBUG_REG2__hp_out_of_range_r2_q_MASK 0x20000000
16476#define IA_DEBUG_REG2__hp_out_of_range_r2_q__SHIFT 0x1d
16477#define IA_DEBUG_REG2__hp_dma_mask_fifo_we_MASK 0x40000000
16478#define IA_DEBUG_REG2__hp_dma_mask_fifo_we__SHIFT 0x1e
16479#define IA_DEBUG_REG2__hp_dma_ret_data_we_q_MASK 0x80000000
16480#define IA_DEBUG_REG2__hp_dma_ret_data_we_q__SHIFT 0x1f
16481#define IA_DEBUG_REG3__dma_pipe0_rdreq_valid_MASK 0x1
16482#define IA_DEBUG_REG3__dma_pipe0_rdreq_valid__SHIFT 0x0
16483#define IA_DEBUG_REG3__dma_pipe0_rdreq_read_MASK 0x2
16484#define IA_DEBUG_REG3__dma_pipe0_rdreq_read__SHIFT 0x1
16485#define IA_DEBUG_REG3__dma_pipe0_rdreq_null_out_MASK 0x4
16486#define IA_DEBUG_REG3__dma_pipe0_rdreq_null_out__SHIFT 0x2
16487#define IA_DEBUG_REG3__dma_pipe0_rdreq_eop_out_MASK 0x8
16488#define IA_DEBUG_REG3__dma_pipe0_rdreq_eop_out__SHIFT 0x3
16489#define IA_DEBUG_REG3__dma_pipe0_rdreq_use_tc_out_MASK 0x10
16490#define IA_DEBUG_REG3__dma_pipe0_rdreq_use_tc_out__SHIFT 0x4
16491#define IA_DEBUG_REG3__grp_dma_draw_is_pipe0_MASK 0x20
16492#define IA_DEBUG_REG3__grp_dma_draw_is_pipe0__SHIFT 0x5
16493#define IA_DEBUG_REG3__must_service_pipe0_req_MASK 0x40
16494#define IA_DEBUG_REG3__must_service_pipe0_req__SHIFT 0x6
16495#define IA_DEBUG_REG3__send_pipe1_req_MASK 0x80
16496#define IA_DEBUG_REG3__send_pipe1_req__SHIFT 0x7
16497#define IA_DEBUG_REG3__dma_pipe1_rdreq_valid_MASK 0x100
16498#define IA_DEBUG_REG3__dma_pipe1_rdreq_valid__SHIFT 0x8
16499#define IA_DEBUG_REG3__dma_pipe1_rdreq_read_MASK 0x200
16500#define IA_DEBUG_REG3__dma_pipe1_rdreq_read__SHIFT 0x9
16501#define IA_DEBUG_REG3__dma_pipe1_rdreq_null_out_MASK 0x400
16502#define IA_DEBUG_REG3__dma_pipe1_rdreq_null_out__SHIFT 0xa
16503#define IA_DEBUG_REG3__dma_pipe1_rdreq_eop_out_MASK 0x800
16504#define IA_DEBUG_REG3__dma_pipe1_rdreq_eop_out__SHIFT 0xb
16505#define IA_DEBUG_REG3__dma_pipe1_rdreq_use_tc_out_MASK 0x1000
16506#define IA_DEBUG_REG3__dma_pipe1_rdreq_use_tc_out__SHIFT 0xc
16507#define IA_DEBUG_REG3__ia_mc_rdreq_rtr_q_MASK 0x2000
16508#define IA_DEBUG_REG3__ia_mc_rdreq_rtr_q__SHIFT 0xd
16509#define IA_DEBUG_REG3__mc_out_rtr_MASK 0x4000
16510#define IA_DEBUG_REG3__mc_out_rtr__SHIFT 0xe
16511#define IA_DEBUG_REG3__dma_rdreq_send_out_MASK 0x8000
16512#define IA_DEBUG_REG3__dma_rdreq_send_out__SHIFT 0xf
16513#define IA_DEBUG_REG3__pipe0_dr_MASK 0x10000
16514#define IA_DEBUG_REG3__pipe0_dr__SHIFT 0x10
16515#define IA_DEBUG_REG3__pipe0_rtr_MASK 0x20000
16516#define IA_DEBUG_REG3__pipe0_rtr__SHIFT 0x11
16517#define IA_DEBUG_REG3__ia_tc_rdreq_rtr_q_MASK 0x40000
16518#define IA_DEBUG_REG3__ia_tc_rdreq_rtr_q__SHIFT 0x12
16519#define IA_DEBUG_REG3__tc_out_rtr_MASK 0x80000
16520#define IA_DEBUG_REG3__tc_out_rtr__SHIFT 0x13
16521#define IA_DEBUG_REG3__pair0_valid_p1_MASK 0x100000
16522#define IA_DEBUG_REG3__pair0_valid_p1__SHIFT 0x14
16523#define IA_DEBUG_REG3__pair1_valid_p1_MASK 0x200000
16524#define IA_DEBUG_REG3__pair1_valid_p1__SHIFT 0x15
16525#define IA_DEBUG_REG3__pair2_valid_p1_MASK 0x400000
16526#define IA_DEBUG_REG3__pair2_valid_p1__SHIFT 0x16
16527#define IA_DEBUG_REG3__pair3_valid_p1_MASK 0x800000
16528#define IA_DEBUG_REG3__pair3_valid_p1__SHIFT 0x17
16529#define IA_DEBUG_REG3__tc_req_count_q_MASK 0x3000000
16530#define IA_DEBUG_REG3__tc_req_count_q__SHIFT 0x18
16531#define IA_DEBUG_REG3__discard_1st_chunk_MASK 0x4000000
16532#define IA_DEBUG_REG3__discard_1st_chunk__SHIFT 0x1a
16533#define IA_DEBUG_REG3__discard_2nd_chunk_MASK 0x8000000
16534#define IA_DEBUG_REG3__discard_2nd_chunk__SHIFT 0x1b
16535#define IA_DEBUG_REG3__last_tc_req_p1_MASK 0x10000000
16536#define IA_DEBUG_REG3__last_tc_req_p1__SHIFT 0x1c
16537#define IA_DEBUG_REG3__IA_TC_rdreq_send_out_MASK 0x20000000
16538#define IA_DEBUG_REG3__IA_TC_rdreq_send_out__SHIFT 0x1d
16539#define IA_DEBUG_REG3__TC_IA_rdret_valid_in_MASK 0x40000000
16540#define IA_DEBUG_REG3__TC_IA_rdret_valid_in__SHIFT 0x1e
16541#define IA_DEBUG_REG3__TAP_IA_rdret_vld_in_MASK 0x80000000
16542#define IA_DEBUG_REG3__TAP_IA_rdret_vld_in__SHIFT 0x1f
16543#define IA_DEBUG_REG4__pipe0_dr_MASK 0x1
16544#define IA_DEBUG_REG4__pipe0_dr__SHIFT 0x0
16545#define IA_DEBUG_REG4__pipe1_dr_MASK 0x2
16546#define IA_DEBUG_REG4__pipe1_dr__SHIFT 0x1
16547#define IA_DEBUG_REG4__pipe2_dr_MASK 0x4
16548#define IA_DEBUG_REG4__pipe2_dr__SHIFT 0x2
16549#define IA_DEBUG_REG4__pipe3_dr_MASK 0x8
16550#define IA_DEBUG_REG4__pipe3_dr__SHIFT 0x3
16551#define IA_DEBUG_REG4__pipe4_dr_MASK 0x10
16552#define IA_DEBUG_REG4__pipe4_dr__SHIFT 0x4
16553#define IA_DEBUG_REG4__pipe5_dr_MASK 0x20
16554#define IA_DEBUG_REG4__pipe5_dr__SHIFT 0x5
16555#define IA_DEBUG_REG4__grp_se0_fifo_empty_MASK 0x40
16556#define IA_DEBUG_REG4__grp_se0_fifo_empty__SHIFT 0x6
16557#define IA_DEBUG_REG4__grp_se0_fifo_full_MASK 0x80
16558#define IA_DEBUG_REG4__grp_se0_fifo_full__SHIFT 0x7
16559#define IA_DEBUG_REG4__pipe0_rtr_MASK 0x100
16560#define IA_DEBUG_REG4__pipe0_rtr__SHIFT 0x8
16561#define IA_DEBUG_REG4__pipe1_rtr_MASK 0x200
16562#define IA_DEBUG_REG4__pipe1_rtr__SHIFT 0x9
16563#define IA_DEBUG_REG4__pipe2_rtr_MASK 0x400
16564#define IA_DEBUG_REG4__pipe2_rtr__SHIFT 0xa
16565#define IA_DEBUG_REG4__pipe3_rtr_MASK 0x800
16566#define IA_DEBUG_REG4__pipe3_rtr__SHIFT 0xb
16567#define IA_DEBUG_REG4__pipe4_rtr_MASK 0x1000
16568#define IA_DEBUG_REG4__pipe4_rtr__SHIFT 0xc
16569#define IA_DEBUG_REG4__pipe5_rtr_MASK 0x2000
16570#define IA_DEBUG_REG4__pipe5_rtr__SHIFT 0xd
16571#define IA_DEBUG_REG4__ia_vgt_prim_rtr_q_MASK 0x4000
16572#define IA_DEBUG_REG4__ia_vgt_prim_rtr_q__SHIFT 0xe
16573#define IA_DEBUG_REG4__ia_se1vgt_prim_rtr_q_MASK 0x8000
16574#define IA_DEBUG_REG4__ia_se1vgt_prim_rtr_q__SHIFT 0xf
16575#define IA_DEBUG_REG4__di_major_mode_p1_q_MASK 0x10000
16576#define IA_DEBUG_REG4__di_major_mode_p1_q__SHIFT 0x10
16577#define IA_DEBUG_REG4__gs_mode_p1_q_MASK 0xe0000
16578#define IA_DEBUG_REG4__gs_mode_p1_q__SHIFT 0x11
16579#define IA_DEBUG_REG4__di_event_flag_p1_q_MASK 0x100000
16580#define IA_DEBUG_REG4__di_event_flag_p1_q__SHIFT 0x14
16581#define IA_DEBUG_REG4__di_state_sel_p1_q_MASK 0xe00000
16582#define IA_DEBUG_REG4__di_state_sel_p1_q__SHIFT 0x15
16583#define IA_DEBUG_REG4__draw_opaq_en_p1_q_MASK 0x1000000
16584#define IA_DEBUG_REG4__draw_opaq_en_p1_q__SHIFT 0x18
16585#define IA_DEBUG_REG4__draw_opaq_active_q_MASK 0x2000000
16586#define IA_DEBUG_REG4__draw_opaq_active_q__SHIFT 0x19
16587#define IA_DEBUG_REG4__di_source_select_p1_q_MASK 0xc000000
16588#define IA_DEBUG_REG4__di_source_select_p1_q__SHIFT 0x1a
16589#define IA_DEBUG_REG4__ready_to_read_di_MASK 0x10000000
16590#define IA_DEBUG_REG4__ready_to_read_di__SHIFT 0x1c
16591#define IA_DEBUG_REG4__di_first_group_of_draw_q_MASK 0x20000000
16592#define IA_DEBUG_REG4__di_first_group_of_draw_q__SHIFT 0x1d
16593#define IA_DEBUG_REG4__last_shift_of_draw_MASK 0x40000000
16594#define IA_DEBUG_REG4__last_shift_of_draw__SHIFT 0x1e
16595#define IA_DEBUG_REG4__current_shift_is_vect1_q_MASK 0x80000000
16596#define IA_DEBUG_REG4__current_shift_is_vect1_q__SHIFT 0x1f
16597#define IA_DEBUG_REG5__di_index_counter_q_15_0_MASK 0xffff
16598#define IA_DEBUG_REG5__di_index_counter_q_15_0__SHIFT 0x0
16599#define IA_DEBUG_REG5__instanceid_13_0_MASK 0x3fff0000
16600#define IA_DEBUG_REG5__instanceid_13_0__SHIFT 0x10
16601#define IA_DEBUG_REG5__draw_input_fifo_full_MASK 0x40000000
16602#define IA_DEBUG_REG5__draw_input_fifo_full__SHIFT 0x1e
16603#define IA_DEBUG_REG5__draw_input_fifo_empty_MASK 0x80000000
16604#define IA_DEBUG_REG5__draw_input_fifo_empty__SHIFT 0x1f
16605#define IA_DEBUG_REG6__current_shift_q_MASK 0xf
16606#define IA_DEBUG_REG6__current_shift_q__SHIFT 0x0
16607#define IA_DEBUG_REG6__current_stride_pre_MASK 0xf0
16608#define IA_DEBUG_REG6__current_stride_pre__SHIFT 0x4
16609#define IA_DEBUG_REG6__current_stride_q_MASK 0x1f00
16610#define IA_DEBUG_REG6__current_stride_q__SHIFT 0x8
16611#define IA_DEBUG_REG6__first_group_partial_MASK 0x2000
16612#define IA_DEBUG_REG6__first_group_partial__SHIFT 0xd
16613#define IA_DEBUG_REG6__second_group_partial_MASK 0x4000
16614#define IA_DEBUG_REG6__second_group_partial__SHIFT 0xe
16615#define IA_DEBUG_REG6__curr_prim_partial_MASK 0x8000
16616#define IA_DEBUG_REG6__curr_prim_partial__SHIFT 0xf
16617#define IA_DEBUG_REG6__next_stride_q_MASK 0x1f0000
16618#define IA_DEBUG_REG6__next_stride_q__SHIFT 0x10
16619#define IA_DEBUG_REG6__next_group_partial_MASK 0x200000
16620#define IA_DEBUG_REG6__next_group_partial__SHIFT 0x15
16621#define IA_DEBUG_REG6__after_group_partial_MASK 0x400000
16622#define IA_DEBUG_REG6__after_group_partial__SHIFT 0x16
16623#define IA_DEBUG_REG6__extract_group_MASK 0x800000
16624#define IA_DEBUG_REG6__extract_group__SHIFT 0x17
16625#define IA_DEBUG_REG6__grp_shift_debug_data_MASK 0xff000000
16626#define IA_DEBUG_REG6__grp_shift_debug_data__SHIFT 0x18
16627#define IA_DEBUG_REG7__reset_indx_state_q_MASK 0xf
16628#define IA_DEBUG_REG7__reset_indx_state_q__SHIFT 0x0
16629#define IA_DEBUG_REG7__shift_vect_valid_p2_q_MASK 0xf0
16630#define IA_DEBUG_REG7__shift_vect_valid_p2_q__SHIFT 0x4
16631#define IA_DEBUG_REG7__shift_vect1_valid_p2_q_MASK 0xf00
16632#define IA_DEBUG_REG7__shift_vect1_valid_p2_q__SHIFT 0x8
16633#define IA_DEBUG_REG7__shift_vect0_reset_match_p2_q_MASK 0xf000
16634#define IA_DEBUG_REG7__shift_vect0_reset_match_p2_q__SHIFT 0xc
16635#define IA_DEBUG_REG7__shift_vect1_reset_match_p2_q_MASK 0xf0000
16636#define IA_DEBUG_REG7__shift_vect1_reset_match_p2_q__SHIFT 0x10
16637#define IA_DEBUG_REG7__num_indx_in_group_p2_q_MASK 0x700000
16638#define IA_DEBUG_REG7__num_indx_in_group_p2_q__SHIFT 0x14
16639#define IA_DEBUG_REG7__last_group_of_draw_p2_q_MASK 0x800000
16640#define IA_DEBUG_REG7__last_group_of_draw_p2_q__SHIFT 0x17
16641#define IA_DEBUG_REG7__shift_event_flag_p2_q_MASK 0x1000000
16642#define IA_DEBUG_REG7__shift_event_flag_p2_q__SHIFT 0x18
16643#define IA_DEBUG_REG7__indx_shift_is_one_p2_q_MASK 0x2000000
16644#define IA_DEBUG_REG7__indx_shift_is_one_p2_q__SHIFT 0x19
16645#define IA_DEBUG_REG7__indx_shift_is_two_p2_q_MASK 0x4000000
16646#define IA_DEBUG_REG7__indx_shift_is_two_p2_q__SHIFT 0x1a
16647#define IA_DEBUG_REG7__indx_stride_is_four_p2_q_MASK 0x8000000
16648#define IA_DEBUG_REG7__indx_stride_is_four_p2_q__SHIFT 0x1b
16649#define IA_DEBUG_REG7__shift_prim1_reset_p3_q_MASK 0x10000000
16650#define IA_DEBUG_REG7__shift_prim1_reset_p3_q__SHIFT 0x1c
16651#define IA_DEBUG_REG7__shift_prim1_partial_p3_q_MASK 0x20000000
16652#define IA_DEBUG_REG7__shift_prim1_partial_p3_q__SHIFT 0x1d
16653#define IA_DEBUG_REG7__shift_prim0_reset_p3_q_MASK 0x40000000
16654#define IA_DEBUG_REG7__shift_prim0_reset_p3_q__SHIFT 0x1e
16655#define IA_DEBUG_REG7__shift_prim0_partial_p3_q_MASK 0x80000000
16656#define IA_DEBUG_REG7__shift_prim0_partial_p3_q__SHIFT 0x1f
16657#define IA_DEBUG_REG8__di_prim_type_p1_q_MASK 0x1f
16658#define IA_DEBUG_REG8__di_prim_type_p1_q__SHIFT 0x0
16659#define IA_DEBUG_REG8__two_cycle_xfer_p1_q_MASK 0x20
16660#define IA_DEBUG_REG8__two_cycle_xfer_p1_q__SHIFT 0x5
16661#define IA_DEBUG_REG8__two_prim_input_p1_q_MASK 0x40
16662#define IA_DEBUG_REG8__two_prim_input_p1_q__SHIFT 0x6
16663#define IA_DEBUG_REG8__shift_vect_end_of_packet_p5_q_MASK 0x80
16664#define IA_DEBUG_REG8__shift_vect_end_of_packet_p5_q__SHIFT 0x7
16665#define IA_DEBUG_REG8__last_group_of_inst_p5_q_MASK 0x100
16666#define IA_DEBUG_REG8__last_group_of_inst_p5_q__SHIFT 0x8
16667#define IA_DEBUG_REG8__shift_prim1_null_flag_p5_q_MASK 0x200
16668#define IA_DEBUG_REG8__shift_prim1_null_flag_p5_q__SHIFT 0x9
16669#define IA_DEBUG_REG8__shift_prim0_null_flag_p5_q_MASK 0x400
16670#define IA_DEBUG_REG8__shift_prim0_null_flag_p5_q__SHIFT 0xa
16671#define IA_DEBUG_REG8__grp_continued_MASK 0x800
16672#define IA_DEBUG_REG8__grp_continued__SHIFT 0xb
16673#define IA_DEBUG_REG8__grp_state_sel_MASK 0x7000
16674#define IA_DEBUG_REG8__grp_state_sel__SHIFT 0xc
16675#define IA_DEBUG_REG8__grp_sub_prim_type_MASK 0x1f8000
16676#define IA_DEBUG_REG8__grp_sub_prim_type__SHIFT 0xf
16677#define IA_DEBUG_REG8__grp_output_path_MASK 0xe00000
16678#define IA_DEBUG_REG8__grp_output_path__SHIFT 0x15
16679#define IA_DEBUG_REG8__grp_null_primitive_MASK 0x1000000
16680#define IA_DEBUG_REG8__grp_null_primitive__SHIFT 0x18
16681#define IA_DEBUG_REG8__grp_eop_MASK 0x2000000
16682#define IA_DEBUG_REG8__grp_eop__SHIFT 0x19
16683#define IA_DEBUG_REG8__grp_eopg_MASK 0x4000000
16684#define IA_DEBUG_REG8__grp_eopg__SHIFT 0x1a
16685#define IA_DEBUG_REG8__grp_event_flag_MASK 0x8000000
16686#define IA_DEBUG_REG8__grp_event_flag__SHIFT 0x1b
16687#define IA_DEBUG_REG8__grp_components_valid_MASK 0xf0000000
16688#define IA_DEBUG_REG8__grp_components_valid__SHIFT 0x1c
16689#define IA_DEBUG_REG9__send_to_se1_p6_MASK 0x1
16690#define IA_DEBUG_REG9__send_to_se1_p6__SHIFT 0x0
16691#define IA_DEBUG_REG9__gfx_se_switch_p6_MASK 0x2
16692#define IA_DEBUG_REG9__gfx_se_switch_p6__SHIFT 0x1
16693#define IA_DEBUG_REG9__null_eoi_xfer_prim1_p6_MASK 0x4
16694#define IA_DEBUG_REG9__null_eoi_xfer_prim1_p6__SHIFT 0x2
16695#define IA_DEBUG_REG9__null_eoi_xfer_prim0_p6_MASK 0x8
16696#define IA_DEBUG_REG9__null_eoi_xfer_prim0_p6__SHIFT 0x3
16697#define IA_DEBUG_REG9__prim1_eoi_p6_MASK 0x10
16698#define IA_DEBUG_REG9__prim1_eoi_p6__SHIFT 0x4
16699#define IA_DEBUG_REG9__prim0_eoi_p6_MASK 0x20
16700#define IA_DEBUG_REG9__prim0_eoi_p6__SHIFT 0x5
16701#define IA_DEBUG_REG9__prim1_valid_eopg_p6_MASK 0x40
16702#define IA_DEBUG_REG9__prim1_valid_eopg_p6__SHIFT 0x6
16703#define IA_DEBUG_REG9__prim0_valid_eopg_p6_MASK 0x80
16704#define IA_DEBUG_REG9__prim0_valid_eopg_p6__SHIFT 0x7
16705#define IA_DEBUG_REG9__prim1_to_other_se_p6_MASK 0x100
16706#define IA_DEBUG_REG9__prim1_to_other_se_p6__SHIFT 0x8
16707#define IA_DEBUG_REG9__eopg_on_last_prim_p6_MASK 0x200
16708#define IA_DEBUG_REG9__eopg_on_last_prim_p6__SHIFT 0x9
16709#define IA_DEBUG_REG9__eopg_between_prims_p6_MASK 0x400
16710#define IA_DEBUG_REG9__eopg_between_prims_p6__SHIFT 0xa
16711#define IA_DEBUG_REG9__prim_count_eq_group_size_p6_MASK 0x800
16712#define IA_DEBUG_REG9__prim_count_eq_group_size_p6__SHIFT 0xb
16713#define IA_DEBUG_REG9__prim_count_gt_group_size_p6_MASK 0x1000
16714#define IA_DEBUG_REG9__prim_count_gt_group_size_p6__SHIFT 0xc
16715#define IA_DEBUG_REG9__two_prim_output_p5_q_MASK 0x2000
16716#define IA_DEBUG_REG9__two_prim_output_p5_q__SHIFT 0xd
16717#define IA_DEBUG_REG9__SPARE0_MASK 0x4000
16718#define IA_DEBUG_REG9__SPARE0__SHIFT 0xe
16719#define IA_DEBUG_REG9__SPARE1_MASK 0x8000
16720#define IA_DEBUG_REG9__SPARE1__SHIFT 0xf
16721#define IA_DEBUG_REG9__shift_vect_end_of_packet_p5_q_MASK 0x10000
16722#define IA_DEBUG_REG9__shift_vect_end_of_packet_p5_q__SHIFT 0x10
16723#define IA_DEBUG_REG9__prim1_xfer_p6_MASK 0x20000
16724#define IA_DEBUG_REG9__prim1_xfer_p6__SHIFT 0x11
16725#define IA_DEBUG_REG9__grp_se1_fifo_empty_MASK 0x40000
16726#define IA_DEBUG_REG9__grp_se1_fifo_empty__SHIFT 0x12
16727#define IA_DEBUG_REG9__grp_se1_fifo_full_MASK 0x80000
16728#define IA_DEBUG_REG9__grp_se1_fifo_full__SHIFT 0x13
16729#define IA_DEBUG_REG9__prim_counter_q_MASK 0xfff00000
16730#define IA_DEBUG_REG9__prim_counter_q__SHIFT 0x14
16731#define VGT_DEBUG_REG0__vgt_busy_extended_MASK 0x1
16732#define VGT_DEBUG_REG0__vgt_busy_extended__SHIFT 0x0
16733#define VGT_DEBUG_REG0__SPARE9_MASK 0x2
16734#define VGT_DEBUG_REG0__SPARE9__SHIFT 0x1
16735#define VGT_DEBUG_REG0__vgt_busy_MASK 0x4
16736#define VGT_DEBUG_REG0__vgt_busy__SHIFT 0x2
16737#define VGT_DEBUG_REG0__SPARE8_MASK 0x8
16738#define VGT_DEBUG_REG0__SPARE8__SHIFT 0x3
16739#define VGT_DEBUG_REG0__SPARE7_MASK 0x10
16740#define VGT_DEBUG_REG0__SPARE7__SHIFT 0x4
16741#define VGT_DEBUG_REG0__SPARE6_MASK 0x20
16742#define VGT_DEBUG_REG0__SPARE6__SHIFT 0x5
16743#define VGT_DEBUG_REG0__SPARE5_MASK 0x40
16744#define VGT_DEBUG_REG0__SPARE5__SHIFT 0x6
16745#define VGT_DEBUG_REG0__SPARE4_MASK 0x80
16746#define VGT_DEBUG_REG0__SPARE4__SHIFT 0x7
16747#define VGT_DEBUG_REG0__pi_busy_MASK 0x100
16748#define VGT_DEBUG_REG0__pi_busy__SHIFT 0x8
16749#define VGT_DEBUG_REG0__vr_pi_busy_MASK 0x200
16750#define VGT_DEBUG_REG0__vr_pi_busy__SHIFT 0x9
16751#define VGT_DEBUG_REG0__pt_pi_busy_MASK 0x400
16752#define VGT_DEBUG_REG0__pt_pi_busy__SHIFT 0xa
16753#define VGT_DEBUG_REG0__te_pi_busy_MASK 0x800
16754#define VGT_DEBUG_REG0__te_pi_busy__SHIFT 0xb
16755#define VGT_DEBUG_REG0__gs_busy_MASK 0x1000
16756#define VGT_DEBUG_REG0__gs_busy__SHIFT 0xc
16757#define VGT_DEBUG_REG0__rcm_busy_MASK 0x2000
16758#define VGT_DEBUG_REG0__rcm_busy__SHIFT 0xd
16759#define VGT_DEBUG_REG0__tm_busy_MASK 0x4000
16760#define VGT_DEBUG_REG0__tm_busy__SHIFT 0xe
16761#define VGT_DEBUG_REG0__cm_busy_MASK 0x8000
16762#define VGT_DEBUG_REG0__cm_busy__SHIFT 0xf
16763#define VGT_DEBUG_REG0__gog_busy_MASK 0x10000
16764#define VGT_DEBUG_REG0__gog_busy__SHIFT 0x10
16765#define VGT_DEBUG_REG0__frmt_busy_MASK 0x20000
16766#define VGT_DEBUG_REG0__frmt_busy__SHIFT 0x11
16767#define VGT_DEBUG_REG0__SPARE10_MASK 0x40000
16768#define VGT_DEBUG_REG0__SPARE10__SHIFT 0x12
16769#define VGT_DEBUG_REG0__te11_pi_busy_MASK 0x80000
16770#define VGT_DEBUG_REG0__te11_pi_busy__SHIFT 0x13
16771#define VGT_DEBUG_REG0__SPARE3_MASK 0x100000
16772#define VGT_DEBUG_REG0__SPARE3__SHIFT 0x14
16773#define VGT_DEBUG_REG0__combined_out_busy_MASK 0x200000
16774#define VGT_DEBUG_REG0__combined_out_busy__SHIFT 0x15
16775#define VGT_DEBUG_REG0__spi_vs_interfaces_busy_MASK 0x400000
16776#define VGT_DEBUG_REG0__spi_vs_interfaces_busy__SHIFT 0x16
16777#define VGT_DEBUG_REG0__pa_interfaces_busy_MASK 0x800000
16778#define VGT_DEBUG_REG0__pa_interfaces_busy__SHIFT 0x17
16779#define VGT_DEBUG_REG0__reg_clk_busy_MASK 0x1000000
16780#define VGT_DEBUG_REG0__reg_clk_busy__SHIFT 0x18
16781#define VGT_DEBUG_REG0__SPARE2_MASK 0x2000000
16782#define VGT_DEBUG_REG0__SPARE2__SHIFT 0x19
16783#define VGT_DEBUG_REG0__core_clk_busy_MASK 0x4000000
16784#define VGT_DEBUG_REG0__core_clk_busy__SHIFT 0x1a
16785#define VGT_DEBUG_REG0__gs_clk_busy_MASK 0x8000000
16786#define VGT_DEBUG_REG0__gs_clk_busy__SHIFT 0x1b
16787#define VGT_DEBUG_REG0__SPARE1_MASK 0x10000000
16788#define VGT_DEBUG_REG0__SPARE1__SHIFT 0x1c
16789#define VGT_DEBUG_REG0__sclk_core_vld_MASK 0x20000000
16790#define VGT_DEBUG_REG0__sclk_core_vld__SHIFT 0x1d
16791#define VGT_DEBUG_REG0__sclk_gs_vld_MASK 0x40000000
16792#define VGT_DEBUG_REG0__sclk_gs_vld__SHIFT 0x1e
16793#define VGT_DEBUG_REG0__SPARE0_MASK 0x80000000
16794#define VGT_DEBUG_REG0__SPARE0__SHIFT 0x1f
16795#define VGT_DEBUG_REG1__SPARE9_MASK 0x1
16796#define VGT_DEBUG_REG1__SPARE9__SHIFT 0x0
16797#define VGT_DEBUG_REG1__SPARE8_MASK 0x2
16798#define VGT_DEBUG_REG1__SPARE8__SHIFT 0x1
16799#define VGT_DEBUG_REG1__SPARE7_MASK 0x4
16800#define VGT_DEBUG_REG1__SPARE7__SHIFT 0x2
16801#define VGT_DEBUG_REG1__SPARE6_MASK 0x8
16802#define VGT_DEBUG_REG1__SPARE6__SHIFT 0x3
16803#define VGT_DEBUG_REG1__SPARE5_MASK 0x10
16804#define VGT_DEBUG_REG1__SPARE5__SHIFT 0x4
16805#define VGT_DEBUG_REG1__SPARE4_MASK 0x20
16806#define VGT_DEBUG_REG1__SPARE4__SHIFT 0x5
16807#define VGT_DEBUG_REG1__SPARE3_MASK 0x40
16808#define VGT_DEBUG_REG1__SPARE3__SHIFT 0x6
16809#define VGT_DEBUG_REG1__SPARE2_MASK 0x80
16810#define VGT_DEBUG_REG1__SPARE2__SHIFT 0x7
16811#define VGT_DEBUG_REG1__SPARE1_MASK 0x100
16812#define VGT_DEBUG_REG1__SPARE1__SHIFT 0x8
16813#define VGT_DEBUG_REG1__SPARE0_MASK 0x200
16814#define VGT_DEBUG_REG1__SPARE0__SHIFT 0x9
16815#define VGT_DEBUG_REG1__pi_vr_valid_MASK 0x400
16816#define VGT_DEBUG_REG1__pi_vr_valid__SHIFT 0xa
16817#define VGT_DEBUG_REG1__vr_pi_read_MASK 0x800
16818#define VGT_DEBUG_REG1__vr_pi_read__SHIFT 0xb
16819#define VGT_DEBUG_REG1__pi_pt_valid_MASK 0x1000
16820#define VGT_DEBUG_REG1__pi_pt_valid__SHIFT 0xc
16821#define VGT_DEBUG_REG1__pt_pi_read_MASK 0x2000
16822#define VGT_DEBUG_REG1__pt_pi_read__SHIFT 0xd
16823#define VGT_DEBUG_REG1__pi_te_valid_MASK 0x4000
16824#define VGT_DEBUG_REG1__pi_te_valid__SHIFT 0xe
16825#define VGT_DEBUG_REG1__te_grp_read_MASK 0x8000
16826#define VGT_DEBUG_REG1__te_grp_read__SHIFT 0xf
16827#define VGT_DEBUG_REG1__vr_out_indx_valid_MASK 0x10000
16828#define VGT_DEBUG_REG1__vr_out_indx_valid__SHIFT 0x10
16829#define VGT_DEBUG_REG1__SPARE12_MASK 0x20000
16830#define VGT_DEBUG_REG1__SPARE12__SHIFT 0x11
16831#define VGT_DEBUG_REG1__vr_out_prim_valid_MASK 0x40000
16832#define VGT_DEBUG_REG1__vr_out_prim_valid__SHIFT 0x12
16833#define VGT_DEBUG_REG1__SPARE11_MASK 0x80000
16834#define VGT_DEBUG_REG1__SPARE11__SHIFT 0x13
16835#define VGT_DEBUG_REG1__pt_out_indx_valid_MASK 0x100000
16836#define VGT_DEBUG_REG1__pt_out_indx_valid__SHIFT 0x14
16837#define VGT_DEBUG_REG1__SPARE10_MASK 0x200000
16838#define VGT_DEBUG_REG1__SPARE10__SHIFT 0x15
16839#define VGT_DEBUG_REG1__pt_out_prim_valid_MASK 0x400000
16840#define VGT_DEBUG_REG1__pt_out_prim_valid__SHIFT 0x16
16841#define VGT_DEBUG_REG1__SPARE23_MASK 0x800000
16842#define VGT_DEBUG_REG1__SPARE23__SHIFT 0x17
16843#define VGT_DEBUG_REG1__te_out_data_valid_MASK 0x1000000
16844#define VGT_DEBUG_REG1__te_out_data_valid__SHIFT 0x18
16845#define VGT_DEBUG_REG1__SPARE25_MASK 0x2000000
16846#define VGT_DEBUG_REG1__SPARE25__SHIFT 0x19
16847#define VGT_DEBUG_REG1__pi_gs_valid_MASK 0x4000000
16848#define VGT_DEBUG_REG1__pi_gs_valid__SHIFT 0x1a
16849#define VGT_DEBUG_REG1__gs_pi_read_MASK 0x8000000
16850#define VGT_DEBUG_REG1__gs_pi_read__SHIFT 0x1b
16851#define VGT_DEBUG_REG1__gog_out_indx_valid_MASK 0x10000000
16852#define VGT_DEBUG_REG1__gog_out_indx_valid__SHIFT 0x1c
16853#define VGT_DEBUG_REG1__out_indx_read_MASK 0x20000000
16854#define VGT_DEBUG_REG1__out_indx_read__SHIFT 0x1d
16855#define VGT_DEBUG_REG1__gog_out_prim_valid_MASK 0x40000000
16856#define VGT_DEBUG_REG1__gog_out_prim_valid__SHIFT 0x1e
16857#define VGT_DEBUG_REG1__out_prim_read_MASK 0x80000000
16858#define VGT_DEBUG_REG1__out_prim_read__SHIFT 0x1f
16859#define VGT_DEBUG_REG2__hs_grp_busy_MASK 0x1
16860#define VGT_DEBUG_REG2__hs_grp_busy__SHIFT 0x0
16861#define VGT_DEBUG_REG2__hs_noif_busy_MASK 0x2
16862#define VGT_DEBUG_REG2__hs_noif_busy__SHIFT 0x1
16863#define VGT_DEBUG_REG2__tfmmIsBusy_MASK 0x4
16864#define VGT_DEBUG_REG2__tfmmIsBusy__SHIFT 0x2
16865#define VGT_DEBUG_REG2__lsVertIfBusy_0_MASK 0x8
16866#define VGT_DEBUG_REG2__lsVertIfBusy_0__SHIFT 0x3
16867#define VGT_DEBUG_REG2__te11_hs_tess_input_rtr_MASK 0x10
16868#define VGT_DEBUG_REG2__te11_hs_tess_input_rtr__SHIFT 0x4
16869#define VGT_DEBUG_REG2__lsWaveIfBusy_0_MASK 0x20
16870#define VGT_DEBUG_REG2__lsWaveIfBusy_0__SHIFT 0x5
16871#define VGT_DEBUG_REG2__hs_te11_tess_input_rts_MASK 0x40
16872#define VGT_DEBUG_REG2__hs_te11_tess_input_rts__SHIFT 0x6
16873#define VGT_DEBUG_REG2__grpModBusy_MASK 0x80
16874#define VGT_DEBUG_REG2__grpModBusy__SHIFT 0x7
16875#define VGT_DEBUG_REG2__lsVertFifoEmpty_MASK 0x100
16876#define VGT_DEBUG_REG2__lsVertFifoEmpty__SHIFT 0x8
16877#define VGT_DEBUG_REG2__lsWaveFifoEmpty_MASK 0x200
16878#define VGT_DEBUG_REG2__lsWaveFifoEmpty__SHIFT 0x9
16879#define VGT_DEBUG_REG2__hsVertFifoEmpty_MASK 0x400
16880#define VGT_DEBUG_REG2__hsVertFifoEmpty__SHIFT 0xa
16881#define VGT_DEBUG_REG2__hsWaveFifoEmpty_MASK 0x800
16882#define VGT_DEBUG_REG2__hsWaveFifoEmpty__SHIFT 0xb
16883#define VGT_DEBUG_REG2__hsInputFifoEmpty_MASK 0x1000
16884#define VGT_DEBUG_REG2__hsInputFifoEmpty__SHIFT 0xc
16885#define VGT_DEBUG_REG2__hsTifFifoEmpty_MASK 0x2000
16886#define VGT_DEBUG_REG2__hsTifFifoEmpty__SHIFT 0xd
16887#define VGT_DEBUG_REG2__lsVertFifoFull_MASK 0x4000
16888#define VGT_DEBUG_REG2__lsVertFifoFull__SHIFT 0xe
16889#define VGT_DEBUG_REG2__lsWaveFifoFull_MASK 0x8000
16890#define VGT_DEBUG_REG2__lsWaveFifoFull__SHIFT 0xf
16891#define VGT_DEBUG_REG2__hsVertFifoFull_MASK 0x10000
16892#define VGT_DEBUG_REG2__hsVertFifoFull__SHIFT 0x10
16893#define VGT_DEBUG_REG2__hsWaveFifoFull_MASK 0x20000
16894#define VGT_DEBUG_REG2__hsWaveFifoFull__SHIFT 0x11
16895#define VGT_DEBUG_REG2__hsInputFifoFull_MASK 0x40000
16896#define VGT_DEBUG_REG2__hsInputFifoFull__SHIFT 0x12
16897#define VGT_DEBUG_REG2__hsTifFifoFull_MASK 0x80000
16898#define VGT_DEBUG_REG2__hsTifFifoFull__SHIFT 0x13
16899#define VGT_DEBUG_REG2__p0_rtr_MASK 0x100000
16900#define VGT_DEBUG_REG2__p0_rtr__SHIFT 0x14
16901#define VGT_DEBUG_REG2__p1_rtr_MASK 0x200000
16902#define VGT_DEBUG_REG2__p1_rtr__SHIFT 0x15
16903#define VGT_DEBUG_REG2__p0_dr_MASK 0x400000
16904#define VGT_DEBUG_REG2__p0_dr__SHIFT 0x16
16905#define VGT_DEBUG_REG2__p1_dr_MASK 0x800000
16906#define VGT_DEBUG_REG2__p1_dr__SHIFT 0x17
16907#define VGT_DEBUG_REG2__p0_rts_MASK 0x1000000
16908#define VGT_DEBUG_REG2__p0_rts__SHIFT 0x18
16909#define VGT_DEBUG_REG2__p1_rts_MASK 0x2000000
16910#define VGT_DEBUG_REG2__p1_rts__SHIFT 0x19
16911#define VGT_DEBUG_REG2__ls_sh_id_MASK 0x4000000
16912#define VGT_DEBUG_REG2__ls_sh_id__SHIFT 0x1a
16913#define VGT_DEBUG_REG2__lsFwaveFlag_MASK 0x8000000
16914#define VGT_DEBUG_REG2__lsFwaveFlag__SHIFT 0x1b
16915#define VGT_DEBUG_REG2__lsWaveSendFlush_MASK 0x10000000
16916#define VGT_DEBUG_REG2__lsWaveSendFlush__SHIFT 0x1c
16917#define VGT_DEBUG_REG2__SPARE_MASK 0xe0000000
16918#define VGT_DEBUG_REG2__SPARE__SHIFT 0x1d
16919#define VGT_DEBUG_REG3__lsTgRelInd_MASK 0xfff
16920#define VGT_DEBUG_REG3__lsTgRelInd__SHIFT 0x0
16921#define VGT_DEBUG_REG3__lsWaveRelInd_MASK 0x3f000
16922#define VGT_DEBUG_REG3__lsWaveRelInd__SHIFT 0xc
16923#define VGT_DEBUG_REG3__lsPatchCnt_MASK 0x3fc0000
16924#define VGT_DEBUG_REG3__lsPatchCnt__SHIFT 0x12
16925#define VGT_DEBUG_REG3__hsWaveRelInd_MASK 0xfc000000
16926#define VGT_DEBUG_REG3__hsWaveRelInd__SHIFT 0x1a
16927#define VGT_DEBUG_REG4__hsPatchCnt_MASK 0xff
16928#define VGT_DEBUG_REG4__hsPatchCnt__SHIFT 0x0
16929#define VGT_DEBUG_REG4__hsPrimId_15_0_MASK 0xffff00
16930#define VGT_DEBUG_REG4__hsPrimId_15_0__SHIFT 0x8
16931#define VGT_DEBUG_REG4__hsCpCnt_MASK 0x1f000000
16932#define VGT_DEBUG_REG4__hsCpCnt__SHIFT 0x18
16933#define VGT_DEBUG_REG4__hsWaveSendFlush_MASK 0x20000000
16934#define VGT_DEBUG_REG4__hsWaveSendFlush__SHIFT 0x1d
16935#define VGT_DEBUG_REG4__hsFwaveFlag_MASK 0x40000000
16936#define VGT_DEBUG_REG4__hsFwaveFlag__SHIFT 0x1e
16937#define VGT_DEBUG_REG4__SPARE_MASK 0x80000000
16938#define VGT_DEBUG_REG4__SPARE__SHIFT 0x1f
16939#define VGT_DEBUG_REG5__SPARE4_MASK 0x7
16940#define VGT_DEBUG_REG5__SPARE4__SHIFT 0x0
16941#define VGT_DEBUG_REG5__hsWaveCreditCnt_0_MASK 0xf8
16942#define VGT_DEBUG_REG5__hsWaveCreditCnt_0__SHIFT 0x3
16943#define VGT_DEBUG_REG5__SPARE3_MASK 0x700
16944#define VGT_DEBUG_REG5__SPARE3__SHIFT 0x8
16945#define VGT_DEBUG_REG5__hsVertCreditCnt_0_MASK 0xf800
16946#define VGT_DEBUG_REG5__hsVertCreditCnt_0__SHIFT 0xb
16947#define VGT_DEBUG_REG5__SPARE2_MASK 0x70000
16948#define VGT_DEBUG_REG5__SPARE2__SHIFT 0x10
16949#define VGT_DEBUG_REG5__lsWaveCreditCnt_0_MASK 0xf80000
16950#define VGT_DEBUG_REG5__lsWaveCreditCnt_0__SHIFT 0x13
16951#define VGT_DEBUG_REG5__SPARE1_MASK 0x7000000
16952#define VGT_DEBUG_REG5__SPARE1__SHIFT 0x18
16953#define VGT_DEBUG_REG5__lsVertCreditCnt_0_MASK 0xf8000000
16954#define VGT_DEBUG_REG5__lsVertCreditCnt_0__SHIFT 0x1b
16955#define VGT_DEBUG_REG6__debug_BASE_MASK 0xffff
16956#define VGT_DEBUG_REG6__debug_BASE__SHIFT 0x0
16957#define VGT_DEBUG_REG6__debug_SIZE_MASK 0xffff0000
16958#define VGT_DEBUG_REG6__debug_SIZE__SHIFT 0x10
16959#define VGT_DEBUG_REG7__debug_tfmmFifoEmpty_MASK 0x1
16960#define VGT_DEBUG_REG7__debug_tfmmFifoEmpty__SHIFT 0x0
16961#define VGT_DEBUG_REG7__debug_tfmmFifoFull_MASK 0x2
16962#define VGT_DEBUG_REG7__debug_tfmmFifoFull__SHIFT 0x1
16963#define VGT_DEBUG_REG7__hs_pipe0_dr_MASK 0x4
16964#define VGT_DEBUG_REG7__hs_pipe0_dr__SHIFT 0x2
16965#define VGT_DEBUG_REG7__hs_pipe0_rtr_MASK 0x8
16966#define VGT_DEBUG_REG7__hs_pipe0_rtr__SHIFT 0x3
16967#define VGT_DEBUG_REG7__hs_pipe1_rtr_MASK 0x10
16968#define VGT_DEBUG_REG7__hs_pipe1_rtr__SHIFT 0x4
16969#define VGT_DEBUG_REG7__SPARE_MASK 0xffe0
16970#define VGT_DEBUG_REG7__SPARE__SHIFT 0x5
16971#define VGT_DEBUG_REG7__TF_addr_MASK 0xffff0000
16972#define VGT_DEBUG_REG7__TF_addr__SHIFT 0x10
16973#define VGT_DEBUG_REG8__rcm_busy_q_MASK 0x1
16974#define VGT_DEBUG_REG8__rcm_busy_q__SHIFT 0x0
16975#define VGT_DEBUG_REG8__rcm_noif_busy_q_MASK 0x2
16976#define VGT_DEBUG_REG8__rcm_noif_busy_q__SHIFT 0x1
16977#define VGT_DEBUG_REG8__r1_inst_rtr_MASK 0x4
16978#define VGT_DEBUG_REG8__r1_inst_rtr__SHIFT 0x2
16979#define VGT_DEBUG_REG8__spi_gsprim_fifo_busy_q_MASK 0x8
16980#define VGT_DEBUG_REG8__spi_gsprim_fifo_busy_q__SHIFT 0x3
16981#define VGT_DEBUG_REG8__spi_esvert_fifo_busy_q_MASK 0x10
16982#define VGT_DEBUG_REG8__spi_esvert_fifo_busy_q__SHIFT 0x4
16983#define VGT_DEBUG_REG8__gs_tbl_valid_r3_q_MASK 0x20
16984#define VGT_DEBUG_REG8__gs_tbl_valid_r3_q__SHIFT 0x5
16985#define VGT_DEBUG_REG8__valid_r0_q_MASK 0x40
16986#define VGT_DEBUG_REG8__valid_r0_q__SHIFT 0x6
16987#define VGT_DEBUG_REG8__valid_r1_q_MASK 0x80
16988#define VGT_DEBUG_REG8__valid_r1_q__SHIFT 0x7
16989#define VGT_DEBUG_REG8__valid_r2_MASK 0x100
16990#define VGT_DEBUG_REG8__valid_r2__SHIFT 0x8
16991#define VGT_DEBUG_REG8__valid_r2_q_MASK 0x200
16992#define VGT_DEBUG_REG8__valid_r2_q__SHIFT 0x9
16993#define VGT_DEBUG_REG8__r0_rtr_MASK 0x400
16994#define VGT_DEBUG_REG8__r0_rtr__SHIFT 0xa
16995#define VGT_DEBUG_REG8__r1_rtr_MASK 0x800
16996#define VGT_DEBUG_REG8__r1_rtr__SHIFT 0xb
16997#define VGT_DEBUG_REG8__r2_indx_rtr_MASK 0x1000
16998#define VGT_DEBUG_REG8__r2_indx_rtr__SHIFT 0xc
16999#define VGT_DEBUG_REG8__r2_rtr_MASK 0x2000
17000#define VGT_DEBUG_REG8__r2_rtr__SHIFT 0xd
17001#define VGT_DEBUG_REG8__es_gs_rtr_MASK 0x4000
17002#define VGT_DEBUG_REG8__es_gs_rtr__SHIFT 0xe
17003#define VGT_DEBUG_REG8__gs_event_fifo_rtr_MASK 0x8000
17004#define VGT_DEBUG_REG8__gs_event_fifo_rtr__SHIFT 0xf
17005#define VGT_DEBUG_REG8__tm_rcm_gs_event_rtr_MASK 0x10000
17006#define VGT_DEBUG_REG8__tm_rcm_gs_event_rtr__SHIFT 0x10
17007#define VGT_DEBUG_REG8__gs_tbl_r3_rtr_MASK 0x20000
17008#define VGT_DEBUG_REG8__gs_tbl_r3_rtr__SHIFT 0x11
17009#define VGT_DEBUG_REG8__prim_skid_fifo_empty_MASK 0x40000
17010#define VGT_DEBUG_REG8__prim_skid_fifo_empty__SHIFT 0x12
17011#define VGT_DEBUG_REG8__VGT_SPI_gsprim_rtr_q_MASK 0x80000
17012#define VGT_DEBUG_REG8__VGT_SPI_gsprim_rtr_q__SHIFT 0x13
17013#define VGT_DEBUG_REG8__tm_rcm_gs_tbl_rtr_MASK 0x100000
17014#define VGT_DEBUG_REG8__tm_rcm_gs_tbl_rtr__SHIFT 0x14
17015#define VGT_DEBUG_REG8__tm_rcm_es_tbl_rtr_MASK 0x200000
17016#define VGT_DEBUG_REG8__tm_rcm_es_tbl_rtr__SHIFT 0x15
17017#define VGT_DEBUG_REG8__VGT_SPI_esvert_rtr_q_MASK 0x400000
17018#define VGT_DEBUG_REG8__VGT_SPI_esvert_rtr_q__SHIFT 0x16
17019#define VGT_DEBUG_REG8__r2_no_bp_rtr_MASK 0x800000
17020#define VGT_DEBUG_REG8__r2_no_bp_rtr__SHIFT 0x17
17021#define VGT_DEBUG_REG8__hold_for_es_flush_MASK 0x1000000
17022#define VGT_DEBUG_REG8__hold_for_es_flush__SHIFT 0x18
17023#define VGT_DEBUG_REG8__gs_event_fifo_empty_MASK 0x2000000
17024#define VGT_DEBUG_REG8__gs_event_fifo_empty__SHIFT 0x19
17025#define VGT_DEBUG_REG8__gsprim_buff_empty_q_MASK 0x4000000
17026#define VGT_DEBUG_REG8__gsprim_buff_empty_q__SHIFT 0x1a
17027#define VGT_DEBUG_REG8__gsprim_buff_full_q_MASK 0x8000000
17028#define VGT_DEBUG_REG8__gsprim_buff_full_q__SHIFT 0x1b
17029#define VGT_DEBUG_REG8__te_prim_fifo_empty_MASK 0x10000000
17030#define VGT_DEBUG_REG8__te_prim_fifo_empty__SHIFT 0x1c
17031#define VGT_DEBUG_REG8__te_prim_fifo_full_MASK 0x20000000
17032#define VGT_DEBUG_REG8__te_prim_fifo_full__SHIFT 0x1d
17033#define VGT_DEBUG_REG8__te_vert_fifo_empty_MASK 0x40000000
17034#define VGT_DEBUG_REG8__te_vert_fifo_empty__SHIFT 0x1e
17035#define VGT_DEBUG_REG8__te_vert_fifo_full_MASK 0x80000000
17036#define VGT_DEBUG_REG8__te_vert_fifo_full__SHIFT 0x1f
17037#define VGT_DEBUG_REG9__indices_to_send_r2_q_MASK 0x3
17038#define VGT_DEBUG_REG9__indices_to_send_r2_q__SHIFT 0x0
17039#define VGT_DEBUG_REG9__valid_indices_r3_MASK 0x4
17040#define VGT_DEBUG_REG9__valid_indices_r3__SHIFT 0x2
17041#define VGT_DEBUG_REG9__gs_eov_r3_MASK 0x8
17042#define VGT_DEBUG_REG9__gs_eov_r3__SHIFT 0x3
17043#define VGT_DEBUG_REG9__eop_indx_r3_MASK 0x10
17044#define VGT_DEBUG_REG9__eop_indx_r3__SHIFT 0x4
17045#define VGT_DEBUG_REG9__eop_prim_r3_MASK 0x20
17046#define VGT_DEBUG_REG9__eop_prim_r3__SHIFT 0x5
17047#define VGT_DEBUG_REG9__es_eov_r3_MASK 0x40
17048#define VGT_DEBUG_REG9__es_eov_r3__SHIFT 0x6
17049#define VGT_DEBUG_REG9__es_tbl_state_r3_q_0_MASK 0x80
17050#define VGT_DEBUG_REG9__es_tbl_state_r3_q_0__SHIFT 0x7
17051#define VGT_DEBUG_REG9__pending_es_send_r3_q_MASK 0x100
17052#define VGT_DEBUG_REG9__pending_es_send_r3_q__SHIFT 0x8
17053#define VGT_DEBUG_REG9__pending_es_flush_r3_MASK 0x200
17054#define VGT_DEBUG_REG9__pending_es_flush_r3__SHIFT 0x9
17055#define VGT_DEBUG_REG9__gs_tbl_num_es_per_gs_r3_q_not_0_MASK 0x400
17056#define VGT_DEBUG_REG9__gs_tbl_num_es_per_gs_r3_q_not_0__SHIFT 0xa
17057#define VGT_DEBUG_REG9__gs_tbl_prim_cnt_r3_q_MASK 0x3f800
17058#define VGT_DEBUG_REG9__gs_tbl_prim_cnt_r3_q__SHIFT 0xb
17059#define VGT_DEBUG_REG9__gs_tbl_eop_r3_q_MASK 0x40000
17060#define VGT_DEBUG_REG9__gs_tbl_eop_r3_q__SHIFT 0x12
17061#define VGT_DEBUG_REG9__gs_tbl_state_r3_q_MASK 0x380000
17062#define VGT_DEBUG_REG9__gs_tbl_state_r3_q__SHIFT 0x13
17063#define VGT_DEBUG_REG9__gs_pending_state_r3_q_MASK 0x400000
17064#define VGT_DEBUG_REG9__gs_pending_state_r3_q__SHIFT 0x16
17065#define VGT_DEBUG_REG9__invalidate_rb_roll_over_q_MASK 0x800000
17066#define VGT_DEBUG_REG9__invalidate_rb_roll_over_q__SHIFT 0x17
17067#define VGT_DEBUG_REG9__gs_instancing_state_q_MASK 0x1000000
17068#define VGT_DEBUG_REG9__gs_instancing_state_q__SHIFT 0x18
17069#define VGT_DEBUG_REG9__es_per_gs_vert_cnt_r3_q_not_0_MASK 0x2000000
17070#define VGT_DEBUG_REG9__es_per_gs_vert_cnt_r3_q_not_0__SHIFT 0x19
17071#define VGT_DEBUG_REG9__gs_prim_per_es_ctr_r3_q_not_0_MASK 0x4000000
17072#define VGT_DEBUG_REG9__gs_prim_per_es_ctr_r3_q_not_0__SHIFT 0x1a
17073#define VGT_DEBUG_REG9__pre_r0_rtr_MASK 0x8000000
17074#define VGT_DEBUG_REG9__pre_r0_rtr__SHIFT 0x1b
17075#define VGT_DEBUG_REG9__valid_r3_q_MASK 0x10000000
17076#define VGT_DEBUG_REG9__valid_r3_q__SHIFT 0x1c
17077#define VGT_DEBUG_REG9__valid_pre_r0_q_MASK 0x20000000
17078#define VGT_DEBUG_REG9__valid_pre_r0_q__SHIFT 0x1d
17079#define VGT_DEBUG_REG9__SPARE0_MASK 0x40000000
17080#define VGT_DEBUG_REG9__SPARE0__SHIFT 0x1e
17081#define VGT_DEBUG_REG9__off_chip_hs_r2_q_MASK 0x80000000
17082#define VGT_DEBUG_REG9__off_chip_hs_r2_q__SHIFT 0x1f
17083#define VGT_DEBUG_REG10__index_buffer_depth_r1_q_MASK 0x1f
17084#define VGT_DEBUG_REG10__index_buffer_depth_r1_q__SHIFT 0x0
17085#define VGT_DEBUG_REG10__eopg_r2_q_MASK 0x20
17086#define VGT_DEBUG_REG10__eopg_r2_q__SHIFT 0x5
17087#define VGT_DEBUG_REG10__eotg_r2_q_MASK 0x40
17088#define VGT_DEBUG_REG10__eotg_r2_q__SHIFT 0x6
17089#define VGT_DEBUG_REG10__onchip_gs_en_r0_q_MASK 0x180
17090#define VGT_DEBUG_REG10__onchip_gs_en_r0_q__SHIFT 0x7
17091#define VGT_DEBUG_REG10__SPARE2_MASK 0x600
17092#define VGT_DEBUG_REG10__SPARE2__SHIFT 0x9
17093#define VGT_DEBUG_REG10__rcm_mem_gsprim_re_qq_MASK 0x800
17094#define VGT_DEBUG_REG10__rcm_mem_gsprim_re_qq__SHIFT 0xb
17095#define VGT_DEBUG_REG10__rcm_mem_gsprim_re_q_MASK 0x1000
17096#define VGT_DEBUG_REG10__rcm_mem_gsprim_re_q__SHIFT 0xc
17097#define VGT_DEBUG_REG10__gs_rb_space_avail_r3_q_9_0_MASK 0x7fe000
17098#define VGT_DEBUG_REG10__gs_rb_space_avail_r3_q_9_0__SHIFT 0xd
17099#define VGT_DEBUG_REG10__es_rb_space_avail_r2_q_8_0_MASK 0xff800000
17100#define VGT_DEBUG_REG10__es_rb_space_avail_r2_q_8_0__SHIFT 0x17
17101#define VGT_DEBUG_REG11__tm_busy_q_MASK 0x1
17102#define VGT_DEBUG_REG11__tm_busy_q__SHIFT 0x0
17103#define VGT_DEBUG_REG11__tm_noif_busy_q_MASK 0x2
17104#define VGT_DEBUG_REG11__tm_noif_busy_q__SHIFT 0x1
17105#define VGT_DEBUG_REG11__tm_out_busy_q_MASK 0x4
17106#define VGT_DEBUG_REG11__tm_out_busy_q__SHIFT 0x2
17107#define VGT_DEBUG_REG11__es_rb_dealloc_fifo_busy_MASK 0x8
17108#define VGT_DEBUG_REG11__es_rb_dealloc_fifo_busy__SHIFT 0x3
17109#define VGT_DEBUG_REG11__vs_dealloc_tbl_busy_MASK 0x10
17110#define VGT_DEBUG_REG11__vs_dealloc_tbl_busy__SHIFT 0x4
17111#define VGT_DEBUG_REG11__SPARE1_MASK 0x20
17112#define VGT_DEBUG_REG11__SPARE1__SHIFT 0x5
17113#define VGT_DEBUG_REG11__spi_gsthread_fifo_busy_MASK 0x40
17114#define VGT_DEBUG_REG11__spi_gsthread_fifo_busy__SHIFT 0x6
17115#define VGT_DEBUG_REG11__spi_esthread_fifo_busy_MASK 0x80
17116#define VGT_DEBUG_REG11__spi_esthread_fifo_busy__SHIFT 0x7
17117#define VGT_DEBUG_REG11__hold_eswave_MASK 0x100
17118#define VGT_DEBUG_REG11__hold_eswave__SHIFT 0x8
17119#define VGT_DEBUG_REG11__es_rb_roll_over_r3_MASK 0x200
17120#define VGT_DEBUG_REG11__es_rb_roll_over_r3__SHIFT 0x9
17121#define VGT_DEBUG_REG11__counters_busy_r0_MASK 0x400
17122#define VGT_DEBUG_REG11__counters_busy_r0__SHIFT 0xa
17123#define VGT_DEBUG_REG11__counters_avail_r0_MASK 0x800
17124#define VGT_DEBUG_REG11__counters_avail_r0__SHIFT 0xb
17125#define VGT_DEBUG_REG11__counters_available_r0_MASK 0x1000
17126#define VGT_DEBUG_REG11__counters_available_r0__SHIFT 0xc
17127#define VGT_DEBUG_REG11__vs_event_fifo_rtr_MASK 0x2000
17128#define VGT_DEBUG_REG11__vs_event_fifo_rtr__SHIFT 0xd
17129#define VGT_DEBUG_REG11__VGT_SPI_gsthread_rtr_q_MASK 0x4000
17130#define VGT_DEBUG_REG11__VGT_SPI_gsthread_rtr_q__SHIFT 0xe
17131#define VGT_DEBUG_REG11__VGT_SPI_esthread_rtr_q_MASK 0x8000
17132#define VGT_DEBUG_REG11__VGT_SPI_esthread_rtr_q__SHIFT 0xf
17133#define VGT_DEBUG_REG11__gs_issue_rtr_MASK 0x10000
17134#define VGT_DEBUG_REG11__gs_issue_rtr__SHIFT 0x10
17135#define VGT_DEBUG_REG11__tm_pt_event_rtr_MASK 0x20000
17136#define VGT_DEBUG_REG11__tm_pt_event_rtr__SHIFT 0x11
17137#define VGT_DEBUG_REG11__SPARE0_MASK 0x40000
17138#define VGT_DEBUG_REG11__SPARE0__SHIFT 0x12
17139#define VGT_DEBUG_REG11__gs_r0_rtr_MASK 0x80000
17140#define VGT_DEBUG_REG11__gs_r0_rtr__SHIFT 0x13
17141#define VGT_DEBUG_REG11__es_r0_rtr_MASK 0x100000
17142#define VGT_DEBUG_REG11__es_r0_rtr__SHIFT 0x14
17143#define VGT_DEBUG_REG11__gog_tm_vs_event_rtr_MASK 0x200000
17144#define VGT_DEBUG_REG11__gog_tm_vs_event_rtr__SHIFT 0x15
17145#define VGT_DEBUG_REG11__tm_rcm_gs_event_rtr_MASK 0x400000
17146#define VGT_DEBUG_REG11__tm_rcm_gs_event_rtr__SHIFT 0x16
17147#define VGT_DEBUG_REG11__tm_rcm_gs_tbl_rtr_MASK 0x800000
17148#define VGT_DEBUG_REG11__tm_rcm_gs_tbl_rtr__SHIFT 0x17
17149#define VGT_DEBUG_REG11__tm_rcm_es_tbl_rtr_MASK 0x1000000
17150#define VGT_DEBUG_REG11__tm_rcm_es_tbl_rtr__SHIFT 0x18
17151#define VGT_DEBUG_REG11__vs_event_fifo_empty_MASK 0x2000000
17152#define VGT_DEBUG_REG11__vs_event_fifo_empty__SHIFT 0x19
17153#define VGT_DEBUG_REG11__vs_event_fifo_full_MASK 0x4000000
17154#define VGT_DEBUG_REG11__vs_event_fifo_full__SHIFT 0x1a
17155#define VGT_DEBUG_REG11__es_rb_dealloc_fifo_full_MASK 0x8000000
17156#define VGT_DEBUG_REG11__es_rb_dealloc_fifo_full__SHIFT 0x1b
17157#define VGT_DEBUG_REG11__vs_dealloc_tbl_full_MASK 0x10000000
17158#define VGT_DEBUG_REG11__vs_dealloc_tbl_full__SHIFT 0x1c
17159#define VGT_DEBUG_REG11__send_event_q_MASK 0x20000000
17160#define VGT_DEBUG_REG11__send_event_q__SHIFT 0x1d
17161#define VGT_DEBUG_REG11__es_tbl_empty_MASK 0x40000000
17162#define VGT_DEBUG_REG11__es_tbl_empty__SHIFT 0x1e
17163#define VGT_DEBUG_REG11__no_active_states_r0_MASK 0x80000000
17164#define VGT_DEBUG_REG11__no_active_states_r0__SHIFT 0x1f
17165#define VGT_DEBUG_REG12__gs_state0_r0_q_MASK 0x7
17166#define VGT_DEBUG_REG12__gs_state0_r0_q__SHIFT 0x0
17167#define VGT_DEBUG_REG12__gs_state1_r0_q_MASK 0x38
17168#define VGT_DEBUG_REG12__gs_state1_r0_q__SHIFT 0x3
17169#define VGT_DEBUG_REG12__gs_state2_r0_q_MASK 0x1c0
17170#define VGT_DEBUG_REG12__gs_state2_r0_q__SHIFT 0x6
17171#define VGT_DEBUG_REG12__gs_state3_r0_q_MASK 0xe00
17172#define VGT_DEBUG_REG12__gs_state3_r0_q__SHIFT 0x9
17173#define VGT_DEBUG_REG12__gs_state4_r0_q_MASK 0x7000
17174#define VGT_DEBUG_REG12__gs_state4_r0_q__SHIFT 0xc
17175#define VGT_DEBUG_REG12__gs_state5_r0_q_MASK 0x38000
17176#define VGT_DEBUG_REG12__gs_state5_r0_q__SHIFT 0xf
17177#define VGT_DEBUG_REG12__gs_state6_r0_q_MASK 0x1c0000
17178#define VGT_DEBUG_REG12__gs_state6_r0_q__SHIFT 0x12
17179#define VGT_DEBUG_REG12__gs_state7_r0_q_MASK 0xe00000
17180#define VGT_DEBUG_REG12__gs_state7_r0_q__SHIFT 0x15
17181#define VGT_DEBUG_REG12__gs_state8_r0_q_MASK 0x7000000
17182#define VGT_DEBUG_REG12__gs_state8_r0_q__SHIFT 0x18
17183#define VGT_DEBUG_REG12__gs_state9_r0_q_MASK 0x38000000
17184#define VGT_DEBUG_REG12__gs_state9_r0_q__SHIFT 0x1b
17185#define VGT_DEBUG_REG12__hold_eswave_eop_MASK 0x40000000
17186#define VGT_DEBUG_REG12__hold_eswave_eop__SHIFT 0x1e
17187#define VGT_DEBUG_REG12__SPARE0_MASK 0x80000000
17188#define VGT_DEBUG_REG12__SPARE0__SHIFT 0x1f
17189#define VGT_DEBUG_REG13__gs_state10_r0_q_MASK 0x7
17190#define VGT_DEBUG_REG13__gs_state10_r0_q__SHIFT 0x0
17191#define VGT_DEBUG_REG13__gs_state11_r0_q_MASK 0x38
17192#define VGT_DEBUG_REG13__gs_state11_r0_q__SHIFT 0x3
17193#define VGT_DEBUG_REG13__gs_state12_r0_q_MASK 0x1c0
17194#define VGT_DEBUG_REG13__gs_state12_r0_q__SHIFT 0x6
17195#define VGT_DEBUG_REG13__gs_state13_r0_q_MASK 0xe00
17196#define VGT_DEBUG_REG13__gs_state13_r0_q__SHIFT 0x9
17197#define VGT_DEBUG_REG13__gs_state14_r0_q_MASK 0x7000
17198#define VGT_DEBUG_REG13__gs_state14_r0_q__SHIFT 0xc
17199#define VGT_DEBUG_REG13__gs_state15_r0_q_MASK 0x38000
17200#define VGT_DEBUG_REG13__gs_state15_r0_q__SHIFT 0xf
17201#define VGT_DEBUG_REG13__gs_tbl_wrptr_r0_q_3_0_MASK 0x3c0000
17202#define VGT_DEBUG_REG13__gs_tbl_wrptr_r0_q_3_0__SHIFT 0x12
17203#define VGT_DEBUG_REG13__gsfetch_done_fifo_cnt_q_not_0_MASK 0x400000
17204#define VGT_DEBUG_REG13__gsfetch_done_fifo_cnt_q_not_0__SHIFT 0x16
17205#define VGT_DEBUG_REG13__gsfetch_done_cnt_q_not_0_MASK 0x800000
17206#define VGT_DEBUG_REG13__gsfetch_done_cnt_q_not_0__SHIFT 0x17
17207#define VGT_DEBUG_REG13__es_tbl_full_MASK 0x1000000
17208#define VGT_DEBUG_REG13__es_tbl_full__SHIFT 0x18
17209#define VGT_DEBUG_REG13__SPARE1_MASK 0x2000000
17210#define VGT_DEBUG_REG13__SPARE1__SHIFT 0x19
17211#define VGT_DEBUG_REG13__SPARE0_MASK 0x4000000
17212#define VGT_DEBUG_REG13__SPARE0__SHIFT 0x1a
17213#define VGT_DEBUG_REG13__active_cm_sm_r0_q_MASK 0xf8000000
17214#define VGT_DEBUG_REG13__active_cm_sm_r0_q__SHIFT 0x1b
17215#define VGT_DEBUG_REG14__SPARE3_MASK 0xf
17216#define VGT_DEBUG_REG14__SPARE3__SHIFT 0x0
17217#define VGT_DEBUG_REG14__gsfetch_done_fifo_full_MASK 0x10
17218#define VGT_DEBUG_REG14__gsfetch_done_fifo_full__SHIFT 0x4
17219#define VGT_DEBUG_REG14__gs_rb_space_avail_r0_MASK 0x20
17220#define VGT_DEBUG_REG14__gs_rb_space_avail_r0__SHIFT 0x5
17221#define VGT_DEBUG_REG14__smx_es_done_cnt_r0_q_not_0_MASK 0x40
17222#define VGT_DEBUG_REG14__smx_es_done_cnt_r0_q_not_0__SHIFT 0x6
17223#define VGT_DEBUG_REG14__SPARE8_MASK 0x180
17224#define VGT_DEBUG_REG14__SPARE8__SHIFT 0x7
17225#define VGT_DEBUG_REG14__vs_done_cnt_q_not_0_MASK 0x200
17226#define VGT_DEBUG_REG14__vs_done_cnt_q_not_0__SHIFT 0x9
17227#define VGT_DEBUG_REG14__es_flush_cnt_busy_q_MASK 0x400
17228#define VGT_DEBUG_REG14__es_flush_cnt_busy_q__SHIFT 0xa
17229#define VGT_DEBUG_REG14__gs_tbl_full_r0_MASK 0x800
17230#define VGT_DEBUG_REG14__gs_tbl_full_r0__SHIFT 0xb
17231#define VGT_DEBUG_REG14__SPARE2_MASK 0x1ff000
17232#define VGT_DEBUG_REG14__SPARE2__SHIFT 0xc
17233#define VGT_DEBUG_REG14__se1spi_gsthread_fifo_busy_MASK 0x200000
17234#define VGT_DEBUG_REG14__se1spi_gsthread_fifo_busy__SHIFT 0x15
17235#define VGT_DEBUG_REG14__SPARE_MASK 0x1c00000
17236#define VGT_DEBUG_REG14__SPARE__SHIFT 0x16
17237#define VGT_DEBUG_REG14__VGT_SE1SPI_gsthread_rtr_q_MASK 0x2000000
17238#define VGT_DEBUG_REG14__VGT_SE1SPI_gsthread_rtr_q__SHIFT 0x19
17239#define VGT_DEBUG_REG14__smx1_es_done_cnt_r0_q_not_0_MASK 0x4000000
17240#define VGT_DEBUG_REG14__smx1_es_done_cnt_r0_q_not_0__SHIFT 0x1a
17241#define VGT_DEBUG_REG14__se1spi_esthread_fifo_busy_MASK 0x8000000
17242#define VGT_DEBUG_REG14__se1spi_esthread_fifo_busy__SHIFT 0x1b
17243#define VGT_DEBUG_REG14__SPARE1_MASK 0x10000000
17244#define VGT_DEBUG_REG14__SPARE1__SHIFT 0x1c
17245#define VGT_DEBUG_REG14__gsfetch_done_se1_cnt_q_not_0_MASK 0x20000000
17246#define VGT_DEBUG_REG14__gsfetch_done_se1_cnt_q_not_0__SHIFT 0x1d
17247#define VGT_DEBUG_REG14__SPARE0_MASK 0x40000000
17248#define VGT_DEBUG_REG14__SPARE0__SHIFT 0x1e
17249#define VGT_DEBUG_REG14__VGT_SE1SPI_esthread_rtr_q_MASK 0x80000000
17250#define VGT_DEBUG_REG14__VGT_SE1SPI_esthread_rtr_q__SHIFT 0x1f
17251#define VGT_DEBUG_REG15__cm_busy_q_MASK 0x1
17252#define VGT_DEBUG_REG15__cm_busy_q__SHIFT 0x0
17253#define VGT_DEBUG_REG15__counters_busy_q_MASK 0x2
17254#define VGT_DEBUG_REG15__counters_busy_q__SHIFT 0x1
17255#define VGT_DEBUG_REG15__output_fifo_empty_MASK 0x4
17256#define VGT_DEBUG_REG15__output_fifo_empty__SHIFT 0x2
17257#define VGT_DEBUG_REG15__output_fifo_full_MASK 0x8
17258#define VGT_DEBUG_REG15__output_fifo_full__SHIFT 0x3
17259#define VGT_DEBUG_REG15__counters_full_MASK 0x10
17260#define VGT_DEBUG_REG15__counters_full__SHIFT 0x4
17261#define VGT_DEBUG_REG15__active_sm_q_MASK 0x3e0
17262#define VGT_DEBUG_REG15__active_sm_q__SHIFT 0x5
17263#define VGT_DEBUG_REG15__entry_rdptr_q_MASK 0x7c00
17264#define VGT_DEBUG_REG15__entry_rdptr_q__SHIFT 0xa
17265#define VGT_DEBUG_REG15__cntr_tbl_wrptr_q_MASK 0xf8000
17266#define VGT_DEBUG_REG15__cntr_tbl_wrptr_q__SHIFT 0xf
17267#define VGT_DEBUG_REG15__SPARE25_MASK 0x3f00000
17268#define VGT_DEBUG_REG15__SPARE25__SHIFT 0x14
17269#define VGT_DEBUG_REG15__st_cut_mode_q_MASK 0xc000000
17270#define VGT_DEBUG_REG15__st_cut_mode_q__SHIFT 0x1a
17271#define VGT_DEBUG_REG15__gs_done_array_q_not_0_MASK 0x10000000
17272#define VGT_DEBUG_REG15__gs_done_array_q_not_0__SHIFT 0x1c
17273#define VGT_DEBUG_REG15__SPARE31_MASK 0xe0000000
17274#define VGT_DEBUG_REG15__SPARE31__SHIFT 0x1d
17275#define VGT_DEBUG_REG16__gog_busy_MASK 0x1
17276#define VGT_DEBUG_REG16__gog_busy__SHIFT 0x0
17277#define VGT_DEBUG_REG16__gog_state_q_MASK 0xe
17278#define VGT_DEBUG_REG16__gog_state_q__SHIFT 0x1
17279#define VGT_DEBUG_REG16__r0_rtr_MASK 0x10
17280#define VGT_DEBUG_REG16__r0_rtr__SHIFT 0x4
17281#define VGT_DEBUG_REG16__r1_rtr_MASK 0x20
17282#define VGT_DEBUG_REG16__r1_rtr__SHIFT 0x5
17283#define VGT_DEBUG_REG16__r1_upstream_rtr_MASK 0x40
17284#define VGT_DEBUG_REG16__r1_upstream_rtr__SHIFT 0x6
17285#define VGT_DEBUG_REG16__r2_vs_tbl_rtr_MASK 0x80
17286#define VGT_DEBUG_REG16__r2_vs_tbl_rtr__SHIFT 0x7
17287#define VGT_DEBUG_REG16__r2_prim_rtr_MASK 0x100
17288#define VGT_DEBUG_REG16__r2_prim_rtr__SHIFT 0x8
17289#define VGT_DEBUG_REG16__r2_indx_rtr_MASK 0x200
17290#define VGT_DEBUG_REG16__r2_indx_rtr__SHIFT 0x9
17291#define VGT_DEBUG_REG16__r2_rtr_MASK 0x400
17292#define VGT_DEBUG_REG16__r2_rtr__SHIFT 0xa
17293#define VGT_DEBUG_REG16__gog_tm_vs_event_rtr_MASK 0x800
17294#define VGT_DEBUG_REG16__gog_tm_vs_event_rtr__SHIFT 0xb
17295#define VGT_DEBUG_REG16__r3_force_vs_tbl_we_rtr_MASK 0x1000
17296#define VGT_DEBUG_REG16__r3_force_vs_tbl_we_rtr__SHIFT 0xc
17297#define VGT_DEBUG_REG16__indx_valid_r2_q_MASK 0x2000
17298#define VGT_DEBUG_REG16__indx_valid_r2_q__SHIFT 0xd
17299#define VGT_DEBUG_REG16__prim_valid_r2_q_MASK 0x4000
17300#define VGT_DEBUG_REG16__prim_valid_r2_q__SHIFT 0xe
17301#define VGT_DEBUG_REG16__valid_r2_q_MASK 0x8000
17302#define VGT_DEBUG_REG16__valid_r2_q__SHIFT 0xf
17303#define VGT_DEBUG_REG16__prim_valid_r1_q_MASK 0x10000
17304#define VGT_DEBUG_REG16__prim_valid_r1_q__SHIFT 0x10
17305#define VGT_DEBUG_REG16__indx_valid_r1_q_MASK 0x20000
17306#define VGT_DEBUG_REG16__indx_valid_r1_q__SHIFT 0x11
17307#define VGT_DEBUG_REG16__valid_r1_q_MASK 0x40000
17308#define VGT_DEBUG_REG16__valid_r1_q__SHIFT 0x12
17309#define VGT_DEBUG_REG16__indx_valid_r0_q_MASK 0x80000
17310#define VGT_DEBUG_REG16__indx_valid_r0_q__SHIFT 0x13
17311#define VGT_DEBUG_REG16__prim_valid_r0_q_MASK 0x100000
17312#define VGT_DEBUG_REG16__prim_valid_r0_q__SHIFT 0x14
17313#define VGT_DEBUG_REG16__valid_r0_q_MASK 0x200000
17314#define VGT_DEBUG_REG16__valid_r0_q__SHIFT 0x15
17315#define VGT_DEBUG_REG16__send_event_q_MASK 0x400000
17316#define VGT_DEBUG_REG16__send_event_q__SHIFT 0x16
17317#define VGT_DEBUG_REG16__SPARE24_MASK 0x800000
17318#define VGT_DEBUG_REG16__SPARE24__SHIFT 0x17
17319#define VGT_DEBUG_REG16__vert_seen_since_sopg_r2_q_MASK 0x1000000
17320#define VGT_DEBUG_REG16__vert_seen_since_sopg_r2_q__SHIFT 0x18
17321#define VGT_DEBUG_REG16__gog_out_prim_state_sel_MASK 0xe000000
17322#define VGT_DEBUG_REG16__gog_out_prim_state_sel__SHIFT 0x19
17323#define VGT_DEBUG_REG16__multiple_streams_en_r1_q_MASK 0x10000000
17324#define VGT_DEBUG_REG16__multiple_streams_en_r1_q__SHIFT 0x1c
17325#define VGT_DEBUG_REG16__vs_vert_count_r2_q_not_0_MASK 0x20000000
17326#define VGT_DEBUG_REG16__vs_vert_count_r2_q_not_0__SHIFT 0x1d
17327#define VGT_DEBUG_REG16__num_gs_r2_q_not_0_MASK 0x40000000
17328#define VGT_DEBUG_REG16__num_gs_r2_q_not_0__SHIFT 0x1e
17329#define VGT_DEBUG_REG16__new_vs_thread_r2_MASK 0x80000000
17330#define VGT_DEBUG_REG16__new_vs_thread_r2__SHIFT 0x1f
17331#define VGT_DEBUG_REG17__gog_out_prim_rel_indx2_5_0_MASK 0x3f
17332#define VGT_DEBUG_REG17__gog_out_prim_rel_indx2_5_0__SHIFT 0x0
17333#define VGT_DEBUG_REG17__gog_out_prim_rel_indx1_5_0_MASK 0xfc0
17334#define VGT_DEBUG_REG17__gog_out_prim_rel_indx1_5_0__SHIFT 0x6
17335#define VGT_DEBUG_REG17__gog_out_prim_rel_indx0_5_0_MASK 0x3f000
17336#define VGT_DEBUG_REG17__gog_out_prim_rel_indx0_5_0__SHIFT 0xc
17337#define VGT_DEBUG_REG17__gog_out_indx_13_0_MASK 0xfffc0000
17338#define VGT_DEBUG_REG17__gog_out_indx_13_0__SHIFT 0x12
17339#define VGT_DEBUG_REG18__grp_vr_valid_MASK 0x1
17340#define VGT_DEBUG_REG18__grp_vr_valid__SHIFT 0x0
17341#define VGT_DEBUG_REG18__pipe0_dr_MASK 0x2
17342#define VGT_DEBUG_REG18__pipe0_dr__SHIFT 0x1
17343#define VGT_DEBUG_REG18__pipe1_dr_MASK 0x4
17344#define VGT_DEBUG_REG18__pipe1_dr__SHIFT 0x2
17345#define VGT_DEBUG_REG18__vr_grp_read_MASK 0x8
17346#define VGT_DEBUG_REG18__vr_grp_read__SHIFT 0x3
17347#define VGT_DEBUG_REG18__pipe0_rtr_MASK 0x10
17348#define VGT_DEBUG_REG18__pipe0_rtr__SHIFT 0x4
17349#define VGT_DEBUG_REG18__pipe1_rtr_MASK 0x20
17350#define VGT_DEBUG_REG18__pipe1_rtr__SHIFT 0x5
17351#define VGT_DEBUG_REG18__out_vr_indx_read_MASK 0x40
17352#define VGT_DEBUG_REG18__out_vr_indx_read__SHIFT 0x6
17353#define VGT_DEBUG_REG18__out_vr_prim_read_MASK 0x80
17354#define VGT_DEBUG_REG18__out_vr_prim_read__SHIFT 0x7
17355#define VGT_DEBUG_REG18__indices_to_send_q_MASK 0x700
17356#define VGT_DEBUG_REG18__indices_to_send_q__SHIFT 0x8
17357#define VGT_DEBUG_REG18__valid_indices_MASK 0x800
17358#define VGT_DEBUG_REG18__valid_indices__SHIFT 0xb
17359#define VGT_DEBUG_REG18__last_indx_of_prim_MASK 0x1000
17360#define VGT_DEBUG_REG18__last_indx_of_prim__SHIFT 0xc
17361#define VGT_DEBUG_REG18__indx0_new_d_MASK 0x2000
17362#define VGT_DEBUG_REG18__indx0_new_d__SHIFT 0xd
17363#define VGT_DEBUG_REG18__indx1_new_d_MASK 0x4000
17364#define VGT_DEBUG_REG18__indx1_new_d__SHIFT 0xe
17365#define VGT_DEBUG_REG18__indx2_new_d_MASK 0x8000
17366#define VGT_DEBUG_REG18__indx2_new_d__SHIFT 0xf
17367#define VGT_DEBUG_REG18__indx2_hit_d_MASK 0x10000
17368#define VGT_DEBUG_REG18__indx2_hit_d__SHIFT 0x10
17369#define VGT_DEBUG_REG18__indx1_hit_d_MASK 0x20000
17370#define VGT_DEBUG_REG18__indx1_hit_d__SHIFT 0x11
17371#define VGT_DEBUG_REG18__indx0_hit_d_MASK 0x40000
17372#define VGT_DEBUG_REG18__indx0_hit_d__SHIFT 0x12
17373#define VGT_DEBUG_REG18__st_vertex_reuse_off_r0_q_MASK 0x80000
17374#define VGT_DEBUG_REG18__st_vertex_reuse_off_r0_q__SHIFT 0x13
17375#define VGT_DEBUG_REG18__last_group_of_instance_r0_q_MASK 0x100000
17376#define VGT_DEBUG_REG18__last_group_of_instance_r0_q__SHIFT 0x14
17377#define VGT_DEBUG_REG18__null_primitive_r0_q_MASK 0x200000
17378#define VGT_DEBUG_REG18__null_primitive_r0_q__SHIFT 0x15
17379#define VGT_DEBUG_REG18__eop_r0_q_MASK 0x400000
17380#define VGT_DEBUG_REG18__eop_r0_q__SHIFT 0x16
17381#define VGT_DEBUG_REG18__eject_vtx_vect_r1_d_MASK 0x800000
17382#define VGT_DEBUG_REG18__eject_vtx_vect_r1_d__SHIFT 0x17
17383#define VGT_DEBUG_REG18__sub_prim_type_r0_q_MASK 0x7000000
17384#define VGT_DEBUG_REG18__sub_prim_type_r0_q__SHIFT 0x18
17385#define VGT_DEBUG_REG18__gs_scenario_a_r0_q_MASK 0x8000000
17386#define VGT_DEBUG_REG18__gs_scenario_a_r0_q__SHIFT 0x1b
17387#define VGT_DEBUG_REG18__gs_scenario_b_r0_q_MASK 0x10000000
17388#define VGT_DEBUG_REG18__gs_scenario_b_r0_q__SHIFT 0x1c
17389#define VGT_DEBUG_REG18__components_valid_r0_q_MASK 0xe0000000
17390#define VGT_DEBUG_REG18__components_valid_r0_q__SHIFT 0x1d
17391#define VGT_DEBUG_REG19__separate_out_busy_q_MASK 0x1
17392#define VGT_DEBUG_REG19__separate_out_busy_q__SHIFT 0x0
17393#define VGT_DEBUG_REG19__separate_out_indx_busy_q_MASK 0x2
17394#define VGT_DEBUG_REG19__separate_out_indx_busy_q__SHIFT 0x1
17395#define VGT_DEBUG_REG19__prim_buffer_empty_MASK 0x4
17396#define VGT_DEBUG_REG19__prim_buffer_empty__SHIFT 0x2
17397#define VGT_DEBUG_REG19__prim_buffer_full_MASK 0x8
17398#define VGT_DEBUG_REG19__prim_buffer_full__SHIFT 0x3
17399#define VGT_DEBUG_REG19__pa_clips_fifo_busy_q_MASK 0x10
17400#define VGT_DEBUG_REG19__pa_clips_fifo_busy_q__SHIFT 0x4
17401#define VGT_DEBUG_REG19__pa_clipp_fifo_busy_q_MASK 0x20
17402#define VGT_DEBUG_REG19__pa_clipp_fifo_busy_q__SHIFT 0x5
17403#define VGT_DEBUG_REG19__VGT_PA_clips_rtr_q_MASK 0x40
17404#define VGT_DEBUG_REG19__VGT_PA_clips_rtr_q__SHIFT 0x6
17405#define VGT_DEBUG_REG19__VGT_PA_clipp_rtr_q_MASK 0x80
17406#define VGT_DEBUG_REG19__VGT_PA_clipp_rtr_q__SHIFT 0x7
17407#define VGT_DEBUG_REG19__spi_vsthread_fifo_busy_q_MASK 0x100
17408#define VGT_DEBUG_REG19__spi_vsthread_fifo_busy_q__SHIFT 0x8
17409#define VGT_DEBUG_REG19__spi_vsvert_fifo_busy_q_MASK 0x200
17410#define VGT_DEBUG_REG19__spi_vsvert_fifo_busy_q__SHIFT 0x9
17411#define VGT_DEBUG_REG19__pa_clipv_fifo_busy_q_MASK 0x400
17412#define VGT_DEBUG_REG19__pa_clipv_fifo_busy_q__SHIFT 0xa
17413#define VGT_DEBUG_REG19__hold_prim_MASK 0x800
17414#define VGT_DEBUG_REG19__hold_prim__SHIFT 0xb
17415#define VGT_DEBUG_REG19__VGT_SPI_vsthread_rtr_q_MASK 0x1000
17416#define VGT_DEBUG_REG19__VGT_SPI_vsthread_rtr_q__SHIFT 0xc
17417#define VGT_DEBUG_REG19__VGT_SPI_vsvert_rtr_q_MASK 0x2000
17418#define VGT_DEBUG_REG19__VGT_SPI_vsvert_rtr_q__SHIFT 0xd
17419#define VGT_DEBUG_REG19__VGT_PA_clipv_rtr_q_MASK 0x4000
17420#define VGT_DEBUG_REG19__VGT_PA_clipv_rtr_q__SHIFT 0xe
17421#define VGT_DEBUG_REG19__new_packet_q_MASK 0x8000
17422#define VGT_DEBUG_REG19__new_packet_q__SHIFT 0xf
17423#define VGT_DEBUG_REG19__buffered_prim_event_MASK 0x10000
17424#define VGT_DEBUG_REG19__buffered_prim_event__SHIFT 0x10
17425#define VGT_DEBUG_REG19__buffered_prim_null_primitive_MASK 0x20000
17426#define VGT_DEBUG_REG19__buffered_prim_null_primitive__SHIFT 0x11
17427#define VGT_DEBUG_REG19__buffered_prim_eop_MASK 0x40000
17428#define VGT_DEBUG_REG19__buffered_prim_eop__SHIFT 0x12
17429#define VGT_DEBUG_REG19__buffered_prim_eject_vtx_vect_MASK 0x80000
17430#define VGT_DEBUG_REG19__buffered_prim_eject_vtx_vect__SHIFT 0x13
17431#define VGT_DEBUG_REG19__buffered_prim_type_event_MASK 0x3f00000
17432#define VGT_DEBUG_REG19__buffered_prim_type_event__SHIFT 0x14
17433#define VGT_DEBUG_REG19__VGT_SE1SPI_vswave_rtr_q_MASK 0x4000000
17434#define VGT_DEBUG_REG19__VGT_SE1SPI_vswave_rtr_q__SHIFT 0x1a
17435#define VGT_DEBUG_REG19__VGT_SE1SPI_vsvert_rtr_q_MASK 0x8000000
17436#define VGT_DEBUG_REG19__VGT_SE1SPI_vsvert_rtr_q__SHIFT 0x1b
17437#define VGT_DEBUG_REG19__num_new_unique_rel_indx_MASK 0x30000000
17438#define VGT_DEBUG_REG19__num_new_unique_rel_indx__SHIFT 0x1c
17439#define VGT_DEBUG_REG19__null_terminate_vtx_vector_MASK 0x40000000
17440#define VGT_DEBUG_REG19__null_terminate_vtx_vector__SHIFT 0x1e
17441#define VGT_DEBUG_REG19__filter_event_MASK 0x80000000
17442#define VGT_DEBUG_REG19__filter_event__SHIFT 0x1f
17443#define VGT_DEBUG_REG20__dbg_VGT_SPI_vsthread_sovertexindex_MASK 0xffff
17444#define VGT_DEBUG_REG20__dbg_VGT_SPI_vsthread_sovertexindex__SHIFT 0x0
17445#define VGT_DEBUG_REG20__dbg_VGT_SPI_vsthread_sovertexcount_not_0_MASK 0x10000
17446#define VGT_DEBUG_REG20__dbg_VGT_SPI_vsthread_sovertexcount_not_0__SHIFT 0x10
17447#define VGT_DEBUG_REG20__SPARE17_MASK 0x20000
17448#define VGT_DEBUG_REG20__SPARE17__SHIFT 0x11
17449#define VGT_DEBUG_REG20__alloc_counter_q_MASK 0x3c0000
17450#define VGT_DEBUG_REG20__alloc_counter_q__SHIFT 0x12
17451#define VGT_DEBUG_REG20__curr_dealloc_distance_q_MASK 0x1fc00000
17452#define VGT_DEBUG_REG20__curr_dealloc_distance_q__SHIFT 0x16
17453#define VGT_DEBUG_REG20__new_allocate_q_MASK 0x20000000
17454#define VGT_DEBUG_REG20__new_allocate_q__SHIFT 0x1d
17455#define VGT_DEBUG_REG20__curr_slot_in_vtx_vect_q_not_0_MASK 0x40000000
17456#define VGT_DEBUG_REG20__curr_slot_in_vtx_vect_q_not_0__SHIFT 0x1e
17457#define VGT_DEBUG_REG20__int_vtx_counter_q_not_0_MASK 0x80000000
17458#define VGT_DEBUG_REG20__int_vtx_counter_q_not_0__SHIFT 0x1f
17459#define VGT_DEBUG_REG21__out_indx_fifo_empty_MASK 0x1
17460#define VGT_DEBUG_REG21__out_indx_fifo_empty__SHIFT 0x0
17461#define VGT_DEBUG_REG21__indx_side_fifo_empty_MASK 0x2
17462#define VGT_DEBUG_REG21__indx_side_fifo_empty__SHIFT 0x1
17463#define VGT_DEBUG_REG21__pipe0_dr_MASK 0x4
17464#define VGT_DEBUG_REG21__pipe0_dr__SHIFT 0x2
17465#define VGT_DEBUG_REG21__pipe1_dr_MASK 0x8
17466#define VGT_DEBUG_REG21__pipe1_dr__SHIFT 0x3
17467#define VGT_DEBUG_REG21__pipe2_dr_MASK 0x10
17468#define VGT_DEBUG_REG21__pipe2_dr__SHIFT 0x4
17469#define VGT_DEBUG_REG21__vsthread_buff_empty_MASK 0x20
17470#define VGT_DEBUG_REG21__vsthread_buff_empty__SHIFT 0x5
17471#define VGT_DEBUG_REG21__out_indx_fifo_full_MASK 0x40
17472#define VGT_DEBUG_REG21__out_indx_fifo_full__SHIFT 0x6
17473#define VGT_DEBUG_REG21__indx_side_fifo_full_MASK 0x80
17474#define VGT_DEBUG_REG21__indx_side_fifo_full__SHIFT 0x7
17475#define VGT_DEBUG_REG21__pipe0_rtr_MASK 0x100
17476#define VGT_DEBUG_REG21__pipe0_rtr__SHIFT 0x8
17477#define VGT_DEBUG_REG21__pipe1_rtr_MASK 0x200
17478#define VGT_DEBUG_REG21__pipe1_rtr__SHIFT 0x9
17479#define VGT_DEBUG_REG21__pipe2_rtr_MASK 0x400
17480#define VGT_DEBUG_REG21__pipe2_rtr__SHIFT 0xa
17481#define VGT_DEBUG_REG21__vsthread_buff_full_MASK 0x800
17482#define VGT_DEBUG_REG21__vsthread_buff_full__SHIFT 0xb
17483#define VGT_DEBUG_REG21__interfaces_rtr_MASK 0x1000
17484#define VGT_DEBUG_REG21__interfaces_rtr__SHIFT 0xc
17485#define VGT_DEBUG_REG21__indx_count_q_not_0_MASK 0x2000
17486#define VGT_DEBUG_REG21__indx_count_q_not_0__SHIFT 0xd
17487#define VGT_DEBUG_REG21__wait_for_external_eopg_q_MASK 0x4000
17488#define VGT_DEBUG_REG21__wait_for_external_eopg_q__SHIFT 0xe
17489#define VGT_DEBUG_REG21__full_state_p1_q_MASK 0x8000
17490#define VGT_DEBUG_REG21__full_state_p1_q__SHIFT 0xf
17491#define VGT_DEBUG_REG21__indx_side_indx_valid_MASK 0x10000
17492#define VGT_DEBUG_REG21__indx_side_indx_valid__SHIFT 0x10
17493#define VGT_DEBUG_REG21__stateid_p0_q_MASK 0xe0000
17494#define VGT_DEBUG_REG21__stateid_p0_q__SHIFT 0x11
17495#define VGT_DEBUG_REG21__is_event_p0_q_MASK 0x100000
17496#define VGT_DEBUG_REG21__is_event_p0_q__SHIFT 0x14
17497#define VGT_DEBUG_REG21__lshs_dealloc_p1_MASK 0x200000
17498#define VGT_DEBUG_REG21__lshs_dealloc_p1__SHIFT 0x15
17499#define VGT_DEBUG_REG21__stream_id_r2_q_MASK 0x400000
17500#define VGT_DEBUG_REG21__stream_id_r2_q__SHIFT 0x16
17501#define VGT_DEBUG_REG21__vtx_vect_counter_q_not_0_MASK 0x800000
17502#define VGT_DEBUG_REG21__vtx_vect_counter_q_not_0__SHIFT 0x17
17503#define VGT_DEBUG_REG21__buff_full_p1_MASK 0x1000000
17504#define VGT_DEBUG_REG21__buff_full_p1__SHIFT 0x18
17505#define VGT_DEBUG_REG21__strmout_valid_p1_MASK 0x2000000
17506#define VGT_DEBUG_REG21__strmout_valid_p1__SHIFT 0x19
17507#define VGT_DEBUG_REG21__eotg_r2_q_MASK 0x4000000
17508#define VGT_DEBUG_REG21__eotg_r2_q__SHIFT 0x1a
17509#define VGT_DEBUG_REG21__null_r2_q_MASK 0x8000000
17510#define VGT_DEBUG_REG21__null_r2_q__SHIFT 0x1b
17511#define VGT_DEBUG_REG21__p0_dr_MASK 0x10000000
17512#define VGT_DEBUG_REG21__p0_dr__SHIFT 0x1c
17513#define VGT_DEBUG_REG21__p0_rtr_MASK 0x20000000
17514#define VGT_DEBUG_REG21__p0_rtr__SHIFT 0x1d
17515#define VGT_DEBUG_REG21__eopg_p0_q_MASK 0x40000000
17516#define VGT_DEBUG_REG21__eopg_p0_q__SHIFT 0x1e
17517#define VGT_DEBUG_REG21__p0_nobp_MASK 0x80000000
17518#define VGT_DEBUG_REG21__p0_nobp__SHIFT 0x1f
17519#define VGT_DEBUG_REG22__cm_state16_MASK 0x3
17520#define VGT_DEBUG_REG22__cm_state16__SHIFT 0x0
17521#define VGT_DEBUG_REG22__cm_state17_MASK 0xc
17522#define VGT_DEBUG_REG22__cm_state17__SHIFT 0x2
17523#define VGT_DEBUG_REG22__cm_state18_MASK 0x30
17524#define VGT_DEBUG_REG22__cm_state18__SHIFT 0x4
17525#define VGT_DEBUG_REG22__cm_state19_MASK 0xc0
17526#define VGT_DEBUG_REG22__cm_state19__SHIFT 0x6
17527#define VGT_DEBUG_REG22__cm_state20_MASK 0x300
17528#define VGT_DEBUG_REG22__cm_state20__SHIFT 0x8
17529#define VGT_DEBUG_REG22__cm_state21_MASK 0xc00
17530#define VGT_DEBUG_REG22__cm_state21__SHIFT 0xa
17531#define VGT_DEBUG_REG22__cm_state22_MASK 0x3000
17532#define VGT_DEBUG_REG22__cm_state22__SHIFT 0xc
17533#define VGT_DEBUG_REG22__cm_state23_MASK 0xc000
17534#define VGT_DEBUG_REG22__cm_state23__SHIFT 0xe
17535#define VGT_DEBUG_REG22__cm_state24_MASK 0x30000
17536#define VGT_DEBUG_REG22__cm_state24__SHIFT 0x10
17537#define VGT_DEBUG_REG22__cm_state25_MASK 0xc0000
17538#define VGT_DEBUG_REG22__cm_state25__SHIFT 0x12
17539#define VGT_DEBUG_REG22__cm_state26_MASK 0x300000
17540#define VGT_DEBUG_REG22__cm_state26__SHIFT 0x14
17541#define VGT_DEBUG_REG22__cm_state27_MASK 0xc00000
17542#define VGT_DEBUG_REG22__cm_state27__SHIFT 0x16
17543#define VGT_DEBUG_REG22__cm_state28_MASK 0x3000000
17544#define VGT_DEBUG_REG22__cm_state28__SHIFT 0x18
17545#define VGT_DEBUG_REG22__cm_state29_MASK 0xc000000
17546#define VGT_DEBUG_REG22__cm_state29__SHIFT 0x1a
17547#define VGT_DEBUG_REG22__cm_state30_MASK 0x30000000
17548#define VGT_DEBUG_REG22__cm_state30__SHIFT 0x1c
17549#define VGT_DEBUG_REG22__cm_state31_MASK 0xc0000000
17550#define VGT_DEBUG_REG22__cm_state31__SHIFT 0x1e
17551#define VGT_DEBUG_REG23__frmt_busy_MASK 0x1
17552#define VGT_DEBUG_REG23__frmt_busy__SHIFT 0x0
17553#define VGT_DEBUG_REG23__rcm_frmt_vert_rtr_MASK 0x2
17554#define VGT_DEBUG_REG23__rcm_frmt_vert_rtr__SHIFT 0x1
17555#define VGT_DEBUG_REG23__rcm_frmt_prim_rtr_MASK 0x4
17556#define VGT_DEBUG_REG23__rcm_frmt_prim_rtr__SHIFT 0x2
17557#define VGT_DEBUG_REG23__prim_r3_rtr_MASK 0x8
17558#define VGT_DEBUG_REG23__prim_r3_rtr__SHIFT 0x3
17559#define VGT_DEBUG_REG23__prim_r2_rtr_MASK 0x10
17560#define VGT_DEBUG_REG23__prim_r2_rtr__SHIFT 0x4
17561#define VGT_DEBUG_REG23__vert_r3_rtr_MASK 0x20
17562#define VGT_DEBUG_REG23__vert_r3_rtr__SHIFT 0x5
17563#define VGT_DEBUG_REG23__vert_r2_rtr_MASK 0x40
17564#define VGT_DEBUG_REG23__vert_r2_rtr__SHIFT 0x6
17565#define VGT_DEBUG_REG23__vert_r1_rtr_MASK 0x80
17566#define VGT_DEBUG_REG23__vert_r1_rtr__SHIFT 0x7
17567#define VGT_DEBUG_REG23__vert_r0_rtr_MASK 0x100
17568#define VGT_DEBUG_REG23__vert_r0_rtr__SHIFT 0x8
17569#define VGT_DEBUG_REG23__prim_fifo_empty_MASK 0x200
17570#define VGT_DEBUG_REG23__prim_fifo_empty__SHIFT 0x9
17571#define VGT_DEBUG_REG23__prim_fifo_full_MASK 0x400
17572#define VGT_DEBUG_REG23__prim_fifo_full__SHIFT 0xa
17573#define VGT_DEBUG_REG23__vert_dr_r2_q_MASK 0x800
17574#define VGT_DEBUG_REG23__vert_dr_r2_q__SHIFT 0xb
17575#define VGT_DEBUG_REG23__prim_dr_r2_q_MASK 0x1000
17576#define VGT_DEBUG_REG23__prim_dr_r2_q__SHIFT 0xc
17577#define VGT_DEBUG_REG23__vert_dr_r1_q_MASK 0x2000
17578#define VGT_DEBUG_REG23__vert_dr_r1_q__SHIFT 0xd
17579#define VGT_DEBUG_REG23__vert_dr_r0_q_MASK 0x4000
17580#define VGT_DEBUG_REG23__vert_dr_r0_q__SHIFT 0xe
17581#define VGT_DEBUG_REG23__new_verts_r2_q_MASK 0x18000
17582#define VGT_DEBUG_REG23__new_verts_r2_q__SHIFT 0xf
17583#define VGT_DEBUG_REG23__verts_sent_r2_q_MASK 0x1e0000
17584#define VGT_DEBUG_REG23__verts_sent_r2_q__SHIFT 0x11
17585#define VGT_DEBUG_REG23__prim_state_sel_r2_q_MASK 0xe00000
17586#define VGT_DEBUG_REG23__prim_state_sel_r2_q__SHIFT 0x15
17587#define VGT_DEBUG_REG23__SPARE_MASK 0xff000000
17588#define VGT_DEBUG_REG23__SPARE__SHIFT 0x18
17589#define VGT_DEBUG_REG24__avail_es_rb_space_r0_q_23_0_MASK 0xffffff
17590#define VGT_DEBUG_REG24__avail_es_rb_space_r0_q_23_0__SHIFT 0x0
17591#define VGT_DEBUG_REG24__dependent_st_cut_mode_q_MASK 0x3000000
17592#define VGT_DEBUG_REG24__dependent_st_cut_mode_q__SHIFT 0x18
17593#define VGT_DEBUG_REG24__SPARE31_MASK 0xfc000000
17594#define VGT_DEBUG_REG24__SPARE31__SHIFT 0x1a
17595#define VGT_DEBUG_REG25__avail_gs_rb_space_r0_q_25_0_MASK 0x3ffffff
17596#define VGT_DEBUG_REG25__avail_gs_rb_space_r0_q_25_0__SHIFT 0x0
17597#define VGT_DEBUG_REG25__active_sm_r0_q_MASK 0x3c000000
17598#define VGT_DEBUG_REG25__active_sm_r0_q__SHIFT 0x1a
17599#define VGT_DEBUG_REG25__add_gs_rb_space_r1_q_MASK 0x40000000
17600#define VGT_DEBUG_REG25__add_gs_rb_space_r1_q__SHIFT 0x1e
17601#define VGT_DEBUG_REG25__add_gs_rb_space_r0_q_MASK 0x80000000
17602#define VGT_DEBUG_REG25__add_gs_rb_space_r0_q__SHIFT 0x1f
17603#define VGT_DEBUG_REG26__cm_state0_MASK 0x3
17604#define VGT_DEBUG_REG26__cm_state0__SHIFT 0x0
17605#define VGT_DEBUG_REG26__cm_state1_MASK 0xc
17606#define VGT_DEBUG_REG26__cm_state1__SHIFT 0x2
17607#define VGT_DEBUG_REG26__cm_state2_MASK 0x30
17608#define VGT_DEBUG_REG26__cm_state2__SHIFT 0x4
17609#define VGT_DEBUG_REG26__cm_state3_MASK 0xc0
17610#define VGT_DEBUG_REG26__cm_state3__SHIFT 0x6
17611#define VGT_DEBUG_REG26__cm_state4_MASK 0x300
17612#define VGT_DEBUG_REG26__cm_state4__SHIFT 0x8
17613#define VGT_DEBUG_REG26__cm_state5_MASK 0xc00
17614#define VGT_DEBUG_REG26__cm_state5__SHIFT 0xa
17615#define VGT_DEBUG_REG26__cm_state6_MASK 0x3000
17616#define VGT_DEBUG_REG26__cm_state6__SHIFT 0xc
17617#define VGT_DEBUG_REG26__cm_state7_MASK 0xc000
17618#define VGT_DEBUG_REG26__cm_state7__SHIFT 0xe
17619#define VGT_DEBUG_REG26__cm_state8_MASK 0x30000
17620#define VGT_DEBUG_REG26__cm_state8__SHIFT 0x10
17621#define VGT_DEBUG_REG26__cm_state9_MASK 0xc0000
17622#define VGT_DEBUG_REG26__cm_state9__SHIFT 0x12
17623#define VGT_DEBUG_REG26__cm_state10_MASK 0x300000
17624#define VGT_DEBUG_REG26__cm_state10__SHIFT 0x14
17625#define VGT_DEBUG_REG26__cm_state11_MASK 0xc00000
17626#define VGT_DEBUG_REG26__cm_state11__SHIFT 0x16
17627#define VGT_DEBUG_REG26__cm_state12_MASK 0x3000000
17628#define VGT_DEBUG_REG26__cm_state12__SHIFT 0x18
17629#define VGT_DEBUG_REG26__cm_state13_MASK 0xc000000
17630#define VGT_DEBUG_REG26__cm_state13__SHIFT 0x1a
17631#define VGT_DEBUG_REG26__cm_state14_MASK 0x30000000
17632#define VGT_DEBUG_REG26__cm_state14__SHIFT 0x1c
17633#define VGT_DEBUG_REG26__cm_state15_MASK 0xc0000000
17634#define VGT_DEBUG_REG26__cm_state15__SHIFT 0x1e
17635#define VGT_DEBUG_REG27__pipe0_dr_MASK 0x1
17636#define VGT_DEBUG_REG27__pipe0_dr__SHIFT 0x0
17637#define VGT_DEBUG_REG27__gsc0_dr_MASK 0x2
17638#define VGT_DEBUG_REG27__gsc0_dr__SHIFT 0x1
17639#define VGT_DEBUG_REG27__pipe1_dr_MASK 0x4
17640#define VGT_DEBUG_REG27__pipe1_dr__SHIFT 0x2
17641#define VGT_DEBUG_REG27__tm_pt_event_rtr_MASK 0x8
17642#define VGT_DEBUG_REG27__tm_pt_event_rtr__SHIFT 0x3
17643#define VGT_DEBUG_REG27__pipe0_rtr_MASK 0x10
17644#define VGT_DEBUG_REG27__pipe0_rtr__SHIFT 0x4
17645#define VGT_DEBUG_REG27__gsc0_rtr_MASK 0x20
17646#define VGT_DEBUG_REG27__gsc0_rtr__SHIFT 0x5
17647#define VGT_DEBUG_REG27__pipe1_rtr_MASK 0x40
17648#define VGT_DEBUG_REG27__pipe1_rtr__SHIFT 0x6
17649#define VGT_DEBUG_REG27__last_indx_of_prim_p1_q_MASK 0x80
17650#define VGT_DEBUG_REG27__last_indx_of_prim_p1_q__SHIFT 0x7
17651#define VGT_DEBUG_REG27__indices_to_send_p0_q_MASK 0x300
17652#define VGT_DEBUG_REG27__indices_to_send_p0_q__SHIFT 0x8
17653#define VGT_DEBUG_REG27__event_flag_p1_q_MASK 0x400
17654#define VGT_DEBUG_REG27__event_flag_p1_q__SHIFT 0xa
17655#define VGT_DEBUG_REG27__eop_p1_q_MASK 0x800
17656#define VGT_DEBUG_REG27__eop_p1_q__SHIFT 0xb
17657#define VGT_DEBUG_REG27__gs_out_prim_type_p0_q_MASK 0x3000
17658#define VGT_DEBUG_REG27__gs_out_prim_type_p0_q__SHIFT 0xc
17659#define VGT_DEBUG_REG27__gsc_null_primitive_p0_q_MASK 0x4000
17660#define VGT_DEBUG_REG27__gsc_null_primitive_p0_q__SHIFT 0xe
17661#define VGT_DEBUG_REG27__gsc_eop_p0_q_MASK 0x8000
17662#define VGT_DEBUG_REG27__gsc_eop_p0_q__SHIFT 0xf
17663#define VGT_DEBUG_REG27__gsc_2cycle_output_MASK 0x10000
17664#define VGT_DEBUG_REG27__gsc_2cycle_output__SHIFT 0x10
17665#define VGT_DEBUG_REG27__gsc_2nd_cycle_p0_q_MASK 0x20000
17666#define VGT_DEBUG_REG27__gsc_2nd_cycle_p0_q__SHIFT 0x11
17667#define VGT_DEBUG_REG27__last_indx_of_vsprim_MASK 0x40000
17668#define VGT_DEBUG_REG27__last_indx_of_vsprim__SHIFT 0x12
17669#define VGT_DEBUG_REG27__first_vsprim_of_gsprim_p0_q_MASK 0x80000
17670#define VGT_DEBUG_REG27__first_vsprim_of_gsprim_p0_q__SHIFT 0x13
17671#define VGT_DEBUG_REG27__gsc_indx_count_p0_q_MASK 0x7ff00000
17672#define VGT_DEBUG_REG27__gsc_indx_count_p0_q__SHIFT 0x14
17673#define VGT_DEBUG_REG27__last_vsprim_of_gsprim_MASK 0x80000000
17674#define VGT_DEBUG_REG27__last_vsprim_of_gsprim__SHIFT 0x1f
17675#define VGT_DEBUG_REG28__con_state_q_MASK 0xf
17676#define VGT_DEBUG_REG28__con_state_q__SHIFT 0x0
17677#define VGT_DEBUG_REG28__second_cycle_q_MASK 0x10
17678#define VGT_DEBUG_REG28__second_cycle_q__SHIFT 0x4
17679#define VGT_DEBUG_REG28__process_tri_middle_p0_q_MASK 0x20
17680#define VGT_DEBUG_REG28__process_tri_middle_p0_q__SHIFT 0x5
17681#define VGT_DEBUG_REG28__process_tri_1st_2nd_half_p0_q_MASK 0x40
17682#define VGT_DEBUG_REG28__process_tri_1st_2nd_half_p0_q__SHIFT 0x6
17683#define VGT_DEBUG_REG28__process_tri_center_poly_p0_q_MASK 0x80
17684#define VGT_DEBUG_REG28__process_tri_center_poly_p0_q__SHIFT 0x7
17685#define VGT_DEBUG_REG28__pipe0_patch_dr_MASK 0x100
17686#define VGT_DEBUG_REG28__pipe0_patch_dr__SHIFT 0x8
17687#define VGT_DEBUG_REG28__pipe0_edge_dr_MASK 0x200
17688#define VGT_DEBUG_REG28__pipe0_edge_dr__SHIFT 0x9
17689#define VGT_DEBUG_REG28__pipe1_dr_MASK 0x400
17690#define VGT_DEBUG_REG28__pipe1_dr__SHIFT 0xa
17691#define VGT_DEBUG_REG28__pipe0_patch_rtr_MASK 0x800
17692#define VGT_DEBUG_REG28__pipe0_patch_rtr__SHIFT 0xb
17693#define VGT_DEBUG_REG28__pipe0_edge_rtr_MASK 0x1000
17694#define VGT_DEBUG_REG28__pipe0_edge_rtr__SHIFT 0xc
17695#define VGT_DEBUG_REG28__pipe1_rtr_MASK 0x2000
17696#define VGT_DEBUG_REG28__pipe1_rtr__SHIFT 0xd
17697#define VGT_DEBUG_REG28__outer_parity_p0_q_MASK 0x4000
17698#define VGT_DEBUG_REG28__outer_parity_p0_q__SHIFT 0xe
17699#define VGT_DEBUG_REG28__parallel_parity_p0_q_MASK 0x8000
17700#define VGT_DEBUG_REG28__parallel_parity_p0_q__SHIFT 0xf
17701#define VGT_DEBUG_REG28__first_ring_of_patch_p0_q_MASK 0x10000
17702#define VGT_DEBUG_REG28__first_ring_of_patch_p0_q__SHIFT 0x10
17703#define VGT_DEBUG_REG28__last_ring_of_patch_p0_q_MASK 0x20000
17704#define VGT_DEBUG_REG28__last_ring_of_patch_p0_q__SHIFT 0x11
17705#define VGT_DEBUG_REG28__last_edge_of_outer_ring_p0_q_MASK 0x40000
17706#define VGT_DEBUG_REG28__last_edge_of_outer_ring_p0_q__SHIFT 0x12
17707#define VGT_DEBUG_REG28__last_point_of_outer_ring_p1_MASK 0x80000
17708#define VGT_DEBUG_REG28__last_point_of_outer_ring_p1__SHIFT 0x13
17709#define VGT_DEBUG_REG28__last_point_of_inner_ring_p1_MASK 0x100000
17710#define VGT_DEBUG_REG28__last_point_of_inner_ring_p1__SHIFT 0x14
17711#define VGT_DEBUG_REG28__outer_edge_tf_eq_one_p0_q_MASK 0x200000
17712#define VGT_DEBUG_REG28__outer_edge_tf_eq_one_p0_q__SHIFT 0x15
17713#define VGT_DEBUG_REG28__advance_outer_point_p1_MASK 0x400000
17714#define VGT_DEBUG_REG28__advance_outer_point_p1__SHIFT 0x16
17715#define VGT_DEBUG_REG28__advance_inner_point_p1_MASK 0x800000
17716#define VGT_DEBUG_REG28__advance_inner_point_p1__SHIFT 0x17
17717#define VGT_DEBUG_REG28__next_ring_is_rect_p0_q_MASK 0x1000000
17718#define VGT_DEBUG_REG28__next_ring_is_rect_p0_q__SHIFT 0x18
17719#define VGT_DEBUG_REG28__pipe1_outer1_rtr_MASK 0x2000000
17720#define VGT_DEBUG_REG28__pipe1_outer1_rtr__SHIFT 0x19
17721#define VGT_DEBUG_REG28__pipe1_outer2_rtr_MASK 0x4000000
17722#define VGT_DEBUG_REG28__pipe1_outer2_rtr__SHIFT 0x1a
17723#define VGT_DEBUG_REG28__pipe1_inner1_rtr_MASK 0x8000000
17724#define VGT_DEBUG_REG28__pipe1_inner1_rtr__SHIFT 0x1b
17725#define VGT_DEBUG_REG28__pipe1_inner2_rtr_MASK 0x10000000
17726#define VGT_DEBUG_REG28__pipe1_inner2_rtr__SHIFT 0x1c
17727#define VGT_DEBUG_REG28__pipe1_patch_rtr_MASK 0x20000000
17728#define VGT_DEBUG_REG28__pipe1_patch_rtr__SHIFT 0x1d
17729#define VGT_DEBUG_REG28__pipe1_edge_rtr_MASK 0x40000000
17730#define VGT_DEBUG_REG28__pipe1_edge_rtr__SHIFT 0x1e
17731#define VGT_DEBUG_REG28__use_stored_inner_q_ring2_MASK 0x80000000
17732#define VGT_DEBUG_REG28__use_stored_inner_q_ring2__SHIFT 0x1f
17733#define VGT_DEBUG_REG29__con_state_q_MASK 0xf
17734#define VGT_DEBUG_REG29__con_state_q__SHIFT 0x0
17735#define VGT_DEBUG_REG29__second_cycle_q_MASK 0x10
17736#define VGT_DEBUG_REG29__second_cycle_q__SHIFT 0x4
17737#define VGT_DEBUG_REG29__process_tri_middle_p0_q_MASK 0x20
17738#define VGT_DEBUG_REG29__process_tri_middle_p0_q__SHIFT 0x5
17739#define VGT_DEBUG_REG29__process_tri_1st_2nd_half_p0_q_MASK 0x40
17740#define VGT_DEBUG_REG29__process_tri_1st_2nd_half_p0_q__SHIFT 0x6
17741#define VGT_DEBUG_REG29__process_tri_center_poly_p0_q_MASK 0x80
17742#define VGT_DEBUG_REG29__process_tri_center_poly_p0_q__SHIFT 0x7
17743#define VGT_DEBUG_REG29__pipe0_patch_dr_MASK 0x100
17744#define VGT_DEBUG_REG29__pipe0_patch_dr__SHIFT 0x8
17745#define VGT_DEBUG_REG29__pipe0_edge_dr_MASK 0x200
17746#define VGT_DEBUG_REG29__pipe0_edge_dr__SHIFT 0x9
17747#define VGT_DEBUG_REG29__pipe1_dr_MASK 0x400
17748#define VGT_DEBUG_REG29__pipe1_dr__SHIFT 0xa
17749#define VGT_DEBUG_REG29__pipe0_patch_rtr_MASK 0x800
17750#define VGT_DEBUG_REG29__pipe0_patch_rtr__SHIFT 0xb
17751#define VGT_DEBUG_REG29__pipe0_edge_rtr_MASK 0x1000
17752#define VGT_DEBUG_REG29__pipe0_edge_rtr__SHIFT 0xc
17753#define VGT_DEBUG_REG29__pipe1_rtr_MASK 0x2000
17754#define VGT_DEBUG_REG29__pipe1_rtr__SHIFT 0xd
17755#define VGT_DEBUG_REG29__outer_parity_p0_q_MASK 0x4000
17756#define VGT_DEBUG_REG29__outer_parity_p0_q__SHIFT 0xe
17757#define VGT_DEBUG_REG29__parallel_parity_p0_q_MASK 0x8000
17758#define VGT_DEBUG_REG29__parallel_parity_p0_q__SHIFT 0xf
17759#define VGT_DEBUG_REG29__first_ring_of_patch_p0_q_MASK 0x10000
17760#define VGT_DEBUG_REG29__first_ring_of_patch_p0_q__SHIFT 0x10
17761#define VGT_DEBUG_REG29__last_ring_of_patch_p0_q_MASK 0x20000
17762#define VGT_DEBUG_REG29__last_ring_of_patch_p0_q__SHIFT 0x11
17763#define VGT_DEBUG_REG29__last_edge_of_outer_ring_p0_q_MASK 0x40000
17764#define VGT_DEBUG_REG29__last_edge_of_outer_ring_p0_q__SHIFT 0x12
17765#define VGT_DEBUG_REG29__last_point_of_outer_ring_p1_MASK 0x80000
17766#define VGT_DEBUG_REG29__last_point_of_outer_ring_p1__SHIFT 0x13
17767#define VGT_DEBUG_REG29__last_point_of_inner_ring_p1_MASK 0x100000
17768#define VGT_DEBUG_REG29__last_point_of_inner_ring_p1__SHIFT 0x14
17769#define VGT_DEBUG_REG29__outer_edge_tf_eq_one_p0_q_MASK 0x200000
17770#define VGT_DEBUG_REG29__outer_edge_tf_eq_one_p0_q__SHIFT 0x15
17771#define VGT_DEBUG_REG29__advance_outer_point_p1_MASK 0x400000
17772#define VGT_DEBUG_REG29__advance_outer_point_p1__SHIFT 0x16
17773#define VGT_DEBUG_REG29__advance_inner_point_p1_MASK 0x800000
17774#define VGT_DEBUG_REG29__advance_inner_point_p1__SHIFT 0x17
17775#define VGT_DEBUG_REG29__next_ring_is_rect_p0_q_MASK 0x1000000
17776#define VGT_DEBUG_REG29__next_ring_is_rect_p0_q__SHIFT 0x18
17777#define VGT_DEBUG_REG29__pipe1_outer1_rtr_MASK 0x2000000
17778#define VGT_DEBUG_REG29__pipe1_outer1_rtr__SHIFT 0x19
17779#define VGT_DEBUG_REG29__pipe1_outer2_rtr_MASK 0x4000000
17780#define VGT_DEBUG_REG29__pipe1_outer2_rtr__SHIFT 0x1a
17781#define VGT_DEBUG_REG29__pipe1_inner1_rtr_MASK 0x8000000
17782#define VGT_DEBUG_REG29__pipe1_inner1_rtr__SHIFT 0x1b
17783#define VGT_DEBUG_REG29__pipe1_inner2_rtr_MASK 0x10000000
17784#define VGT_DEBUG_REG29__pipe1_inner2_rtr__SHIFT 0x1c
17785#define VGT_DEBUG_REG29__pipe1_patch_rtr_MASK 0x20000000
17786#define VGT_DEBUG_REG29__pipe1_patch_rtr__SHIFT 0x1d
17787#define VGT_DEBUG_REG29__pipe1_edge_rtr_MASK 0x40000000
17788#define VGT_DEBUG_REG29__pipe1_edge_rtr__SHIFT 0x1e
17789#define VGT_DEBUG_REG29__use_stored_inner_q_ring3_MASK 0x80000000
17790#define VGT_DEBUG_REG29__use_stored_inner_q_ring3__SHIFT 0x1f
17791#define VGT_DEBUG_REG30__pipe0_dr_MASK 0x1
17792#define VGT_DEBUG_REG30__pipe0_dr__SHIFT 0x0
17793#define VGT_DEBUG_REG30__pipe0_tf_dr_MASK 0x2
17794#define VGT_DEBUG_REG30__pipe0_tf_dr__SHIFT 0x1
17795#define VGT_DEBUG_REG30__pipe2_dr_MASK 0x4
17796#define VGT_DEBUG_REG30__pipe2_dr__SHIFT 0x2
17797#define VGT_DEBUG_REG30__event_or_null_p0_q_MASK 0x8
17798#define VGT_DEBUG_REG30__event_or_null_p0_q__SHIFT 0x3
17799#define VGT_DEBUG_REG30__pipe0_rtr_MASK 0x10
17800#define VGT_DEBUG_REG30__pipe0_rtr__SHIFT 0x4
17801#define VGT_DEBUG_REG30__pipe1_rtr_MASK 0x20
17802#define VGT_DEBUG_REG30__pipe1_rtr__SHIFT 0x5
17803#define VGT_DEBUG_REG30__pipe1_tf_rtr_MASK 0x40
17804#define VGT_DEBUG_REG30__pipe1_tf_rtr__SHIFT 0x6
17805#define VGT_DEBUG_REG30__pipe2_rtr_MASK 0x80
17806#define VGT_DEBUG_REG30__pipe2_rtr__SHIFT 0x7
17807#define VGT_DEBUG_REG30__ttp_patch_fifo_full_MASK 0x100
17808#define VGT_DEBUG_REG30__ttp_patch_fifo_full__SHIFT 0x8
17809#define VGT_DEBUG_REG30__ttp_patch_fifo_empty_MASK 0x200
17810#define VGT_DEBUG_REG30__ttp_patch_fifo_empty__SHIFT 0x9
17811#define VGT_DEBUG_REG30__ttp_tf0_fifo_empty_MASK 0x400
17812#define VGT_DEBUG_REG30__ttp_tf0_fifo_empty__SHIFT 0xa
17813#define VGT_DEBUG_REG30__ttp_tf1_fifo_empty_MASK 0x800
17814#define VGT_DEBUG_REG30__ttp_tf1_fifo_empty__SHIFT 0xb
17815#define VGT_DEBUG_REG30__ttp_tf2_fifo_empty_MASK 0x1000
17816#define VGT_DEBUG_REG30__ttp_tf2_fifo_empty__SHIFT 0xc
17817#define VGT_DEBUG_REG30__ttp_tf3_fifo_empty_MASK 0x2000
17818#define VGT_DEBUG_REG30__ttp_tf3_fifo_empty__SHIFT 0xd
17819#define VGT_DEBUG_REG30__ttp_tf4_fifo_empty_MASK 0x4000
17820#define VGT_DEBUG_REG30__ttp_tf4_fifo_empty__SHIFT 0xe
17821#define VGT_DEBUG_REG30__ttp_tf5_fifo_empty_MASK 0x8000
17822#define VGT_DEBUG_REG30__ttp_tf5_fifo_empty__SHIFT 0xf
17823#define VGT_DEBUG_REG30__tf_fetch_state_q_MASK 0x70000
17824#define VGT_DEBUG_REG30__tf_fetch_state_q__SHIFT 0x10
17825#define VGT_DEBUG_REG30__last_tf_of_tg_MASK 0x80000
17826#define VGT_DEBUG_REG30__last_tf_of_tg__SHIFT 0x13
17827#define VGT_DEBUG_REG30__tf_pointer_p0_q_MASK 0xf00000
17828#define VGT_DEBUG_REG30__tf_pointer_p0_q__SHIFT 0x14
17829#define VGT_DEBUG_REG30__dynamic_hs_p0_q_MASK 0x1000000
17830#define VGT_DEBUG_REG30__dynamic_hs_p0_q__SHIFT 0x18
17831#define VGT_DEBUG_REG30__first_fetch_of_tg_p0_q_MASK 0x2000000
17832#define VGT_DEBUG_REG30__first_fetch_of_tg_p0_q__SHIFT 0x19
17833#define VGT_DEBUG_REG30__first_data_ret_of_req_p0_q_MASK 0x4000000
17834#define VGT_DEBUG_REG30__first_data_ret_of_req_p0_q__SHIFT 0x1a
17835#define VGT_DEBUG_REG30__first_data_chunk_invalid_p0_q_MASK 0x8000000
17836#define VGT_DEBUG_REG30__first_data_chunk_invalid_p0_q__SHIFT 0x1b
17837#define VGT_DEBUG_REG30__tf_xfer_count_p2_q_MASK 0x30000000
17838#define VGT_DEBUG_REG30__tf_xfer_count_p2_q__SHIFT 0x1c
17839#define VGT_DEBUG_REG30__pipe4_dr_MASK 0x40000000
17840#define VGT_DEBUG_REG30__pipe4_dr__SHIFT 0x1e
17841#define VGT_DEBUG_REG30__pipe4_rtr_MASK 0x80000000
17842#define VGT_DEBUG_REG30__pipe4_rtr__SHIFT 0x1f
17843#define VGT_DEBUG_REG31__pipe0_dr_MASK 0x1
17844#define VGT_DEBUG_REG31__pipe0_dr__SHIFT 0x0
17845#define VGT_DEBUG_REG31__pipe0_rtr_MASK 0x2
17846#define VGT_DEBUG_REG31__pipe0_rtr__SHIFT 0x1
17847#define VGT_DEBUG_REG31__pipe1_outer_dr_MASK 0x4
17848#define VGT_DEBUG_REG31__pipe1_outer_dr__SHIFT 0x2
17849#define VGT_DEBUG_REG31__pipe1_inner_dr_MASK 0x8
17850#define VGT_DEBUG_REG31__pipe1_inner_dr__SHIFT 0x3
17851#define VGT_DEBUG_REG31__pipe2_outer_dr_MASK 0x10
17852#define VGT_DEBUG_REG31__pipe2_outer_dr__SHIFT 0x4
17853#define VGT_DEBUG_REG31__pipe2_inner_dr_MASK 0x20
17854#define VGT_DEBUG_REG31__pipe2_inner_dr__SHIFT 0x5
17855#define VGT_DEBUG_REG31__pipe3_outer_dr_MASK 0x40
17856#define VGT_DEBUG_REG31__pipe3_outer_dr__SHIFT 0x6
17857#define VGT_DEBUG_REG31__pipe3_inner_dr_MASK 0x80
17858#define VGT_DEBUG_REG31__pipe3_inner_dr__SHIFT 0x7
17859#define VGT_DEBUG_REG31__pipe4_outer_dr_MASK 0x100
17860#define VGT_DEBUG_REG31__pipe4_outer_dr__SHIFT 0x8
17861#define VGT_DEBUG_REG31__pipe4_inner_dr_MASK 0x200
17862#define VGT_DEBUG_REG31__pipe4_inner_dr__SHIFT 0x9
17863#define VGT_DEBUG_REG31__pipe5_outer_dr_MASK 0x400
17864#define VGT_DEBUG_REG31__pipe5_outer_dr__SHIFT 0xa
17865#define VGT_DEBUG_REG31__pipe5_inner_dr_MASK 0x800
17866#define VGT_DEBUG_REG31__pipe5_inner_dr__SHIFT 0xb
17867#define VGT_DEBUG_REG31__pipe2_outer_rtr_MASK 0x1000
17868#define VGT_DEBUG_REG31__pipe2_outer_rtr__SHIFT 0xc
17869#define VGT_DEBUG_REG31__pipe2_inner_rtr_MASK 0x2000
17870#define VGT_DEBUG_REG31__pipe2_inner_rtr__SHIFT 0xd
17871#define VGT_DEBUG_REG31__pipe3_outer_rtr_MASK 0x4000
17872#define VGT_DEBUG_REG31__pipe3_outer_rtr__SHIFT 0xe
17873#define VGT_DEBUG_REG31__pipe3_inner_rtr_MASK 0x8000
17874#define VGT_DEBUG_REG31__pipe3_inner_rtr__SHIFT 0xf
17875#define VGT_DEBUG_REG31__pipe4_outer_rtr_MASK 0x10000
17876#define VGT_DEBUG_REG31__pipe4_outer_rtr__SHIFT 0x10
17877#define VGT_DEBUG_REG31__pipe4_inner_rtr_MASK 0x20000
17878#define VGT_DEBUG_REG31__pipe4_inner_rtr__SHIFT 0x11
17879#define VGT_DEBUG_REG31__pipe5_outer_rtr_MASK 0x40000
17880#define VGT_DEBUG_REG31__pipe5_outer_rtr__SHIFT 0x12
17881#define VGT_DEBUG_REG31__pipe5_inner_rtr_MASK 0x80000
17882#define VGT_DEBUG_REG31__pipe5_inner_rtr__SHIFT 0x13
17883#define VGT_DEBUG_REG31__pg_con_outer_point1_rts_MASK 0x100000
17884#define VGT_DEBUG_REG31__pg_con_outer_point1_rts__SHIFT 0x14
17885#define VGT_DEBUG_REG31__pg_con_outer_point2_rts_MASK 0x200000
17886#define VGT_DEBUG_REG31__pg_con_outer_point2_rts__SHIFT 0x15
17887#define VGT_DEBUG_REG31__pg_con_inner_point1_rts_MASK 0x400000
17888#define VGT_DEBUG_REG31__pg_con_inner_point1_rts__SHIFT 0x16
17889#define VGT_DEBUG_REG31__pg_con_inner_point2_rts_MASK 0x800000
17890#define VGT_DEBUG_REG31__pg_con_inner_point2_rts__SHIFT 0x17
17891#define VGT_DEBUG_REG31__pg_patch_fifo_empty_MASK 0x1000000
17892#define VGT_DEBUG_REG31__pg_patch_fifo_empty__SHIFT 0x18
17893#define VGT_DEBUG_REG31__pg_edge_fifo_empty_MASK 0x2000000
17894#define VGT_DEBUG_REG31__pg_edge_fifo_empty__SHIFT 0x19
17895#define VGT_DEBUG_REG31__pg_inner3_perp_fifo_empty_MASK 0x4000000
17896#define VGT_DEBUG_REG31__pg_inner3_perp_fifo_empty__SHIFT 0x1a
17897#define VGT_DEBUG_REG31__pg_patch_fifo_full_MASK 0x8000000
17898#define VGT_DEBUG_REG31__pg_patch_fifo_full__SHIFT 0x1b
17899#define VGT_DEBUG_REG31__pg_edge_fifo_full_MASK 0x10000000
17900#define VGT_DEBUG_REG31__pg_edge_fifo_full__SHIFT 0x1c
17901#define VGT_DEBUG_REG31__pg_inner_perp_fifo_full_MASK 0x20000000
17902#define VGT_DEBUG_REG31__pg_inner_perp_fifo_full__SHIFT 0x1d
17903#define VGT_DEBUG_REG31__outer_ring_done_q_MASK 0x40000000
17904#define VGT_DEBUG_REG31__outer_ring_done_q__SHIFT 0x1e
17905#define VGT_DEBUG_REG31__inner_ring_done_q_MASK 0x80000000
17906#define VGT_DEBUG_REG31__inner_ring_done_q__SHIFT 0x1f
17907#define VGT_DEBUG_REG32__first_ring_of_patch_MASK 0x1
17908#define VGT_DEBUG_REG32__first_ring_of_patch__SHIFT 0x0
17909#define VGT_DEBUG_REG32__last_ring_of_patch_MASK 0x2
17910#define VGT_DEBUG_REG32__last_ring_of_patch__SHIFT 0x1
17911#define VGT_DEBUG_REG32__last_edge_of_outer_ring_MASK 0x4
17912#define VGT_DEBUG_REG32__last_edge_of_outer_ring__SHIFT 0x2
17913#define VGT_DEBUG_REG32__last_point_of_outer_edge_MASK 0x8
17914#define VGT_DEBUG_REG32__last_point_of_outer_edge__SHIFT 0x3
17915#define VGT_DEBUG_REG32__last_edge_of_inner_ring_MASK 0x10
17916#define VGT_DEBUG_REG32__last_edge_of_inner_ring__SHIFT 0x4
17917#define VGT_DEBUG_REG32__last_point_of_inner_edge_MASK 0x20
17918#define VGT_DEBUG_REG32__last_point_of_inner_edge__SHIFT 0x5
17919#define VGT_DEBUG_REG32__last_patch_of_tg_p0_q_MASK 0x40
17920#define VGT_DEBUG_REG32__last_patch_of_tg_p0_q__SHIFT 0x6
17921#define VGT_DEBUG_REG32__event_null_special_p0_q_MASK 0x80
17922#define VGT_DEBUG_REG32__event_null_special_p0_q__SHIFT 0x7
17923#define VGT_DEBUG_REG32__event_flag_p5_q_MASK 0x100
17924#define VGT_DEBUG_REG32__event_flag_p5_q__SHIFT 0x8
17925#define VGT_DEBUG_REG32__first_point_of_patch_p5_q_MASK 0x200
17926#define VGT_DEBUG_REG32__first_point_of_patch_p5_q__SHIFT 0x9
17927#define VGT_DEBUG_REG32__first_point_of_edge_p5_q_MASK 0x400
17928#define VGT_DEBUG_REG32__first_point_of_edge_p5_q__SHIFT 0xa
17929#define VGT_DEBUG_REG32__last_patch_of_tg_p5_q_MASK 0x800
17930#define VGT_DEBUG_REG32__last_patch_of_tg_p5_q__SHIFT 0xb
17931#define VGT_DEBUG_REG32__tess_topology_p5_q_MASK 0x3000
17932#define VGT_DEBUG_REG32__tess_topology_p5_q__SHIFT 0xc
17933#define VGT_DEBUG_REG32__pipe5_inner3_rtr_MASK 0x4000
17934#define VGT_DEBUG_REG32__pipe5_inner3_rtr__SHIFT 0xe
17935#define VGT_DEBUG_REG32__pipe5_inner2_rtr_MASK 0x8000
17936#define VGT_DEBUG_REG32__pipe5_inner2_rtr__SHIFT 0xf
17937#define VGT_DEBUG_REG32__pg_edge_fifo3_full_MASK 0x10000
17938#define VGT_DEBUG_REG32__pg_edge_fifo3_full__SHIFT 0x10
17939#define VGT_DEBUG_REG32__pg_edge_fifo2_full_MASK 0x20000
17940#define VGT_DEBUG_REG32__pg_edge_fifo2_full__SHIFT 0x11
17941#define VGT_DEBUG_REG32__pg_inner3_point_fifo_full_MASK 0x40000
17942#define VGT_DEBUG_REG32__pg_inner3_point_fifo_full__SHIFT 0x12
17943#define VGT_DEBUG_REG32__pg_outer3_point_fifo_full_MASK 0x80000
17944#define VGT_DEBUG_REG32__pg_outer3_point_fifo_full__SHIFT 0x13
17945#define VGT_DEBUG_REG32__pg_inner2_point_fifo_full_MASK 0x100000
17946#define VGT_DEBUG_REG32__pg_inner2_point_fifo_full__SHIFT 0x14
17947#define VGT_DEBUG_REG32__pg_outer2_point_fifo_full_MASK 0x200000
17948#define VGT_DEBUG_REG32__pg_outer2_point_fifo_full__SHIFT 0x15
17949#define VGT_DEBUG_REG32__pg_inner_point_fifo_full_MASK 0x400000
17950#define VGT_DEBUG_REG32__pg_inner_point_fifo_full__SHIFT 0x16
17951#define VGT_DEBUG_REG32__pg_outer_point_fifo_full_MASK 0x800000
17952#define VGT_DEBUG_REG32__pg_outer_point_fifo_full__SHIFT 0x17
17953#define VGT_DEBUG_REG32__inner2_fifos_rtr_MASK 0x1000000
17954#define VGT_DEBUG_REG32__inner2_fifos_rtr__SHIFT 0x18
17955#define VGT_DEBUG_REG32__inner_fifos_rtr_MASK 0x2000000
17956#define VGT_DEBUG_REG32__inner_fifos_rtr__SHIFT 0x19
17957#define VGT_DEBUG_REG32__outer_fifos_rtr_MASK 0x4000000
17958#define VGT_DEBUG_REG32__outer_fifos_rtr__SHIFT 0x1a
17959#define VGT_DEBUG_REG32__fifos_rtr_MASK 0x8000000
17960#define VGT_DEBUG_REG32__fifos_rtr__SHIFT 0x1b
17961#define VGT_DEBUG_REG32__SPARE_MASK 0xf0000000
17962#define VGT_DEBUG_REG32__SPARE__SHIFT 0x1c
17963#define VGT_DEBUG_REG33__pipe0_patch_dr_MASK 0x1
17964#define VGT_DEBUG_REG33__pipe0_patch_dr__SHIFT 0x0
17965#define VGT_DEBUG_REG33__ring3_pipe1_dr_MASK 0x2
17966#define VGT_DEBUG_REG33__ring3_pipe1_dr__SHIFT 0x1
17967#define VGT_DEBUG_REG33__pipe1_dr_MASK 0x4
17968#define VGT_DEBUG_REG33__pipe1_dr__SHIFT 0x2
17969#define VGT_DEBUG_REG33__pipe2_dr_MASK 0x8
17970#define VGT_DEBUG_REG33__pipe2_dr__SHIFT 0x3
17971#define VGT_DEBUG_REG33__pipe0_patch_rtr_MASK 0x10
17972#define VGT_DEBUG_REG33__pipe0_patch_rtr__SHIFT 0x4
17973#define VGT_DEBUG_REG33__ring2_pipe1_dr_MASK 0x20
17974#define VGT_DEBUG_REG33__ring2_pipe1_dr__SHIFT 0x5
17975#define VGT_DEBUG_REG33__ring1_pipe1_dr_MASK 0x40
17976#define VGT_DEBUG_REG33__ring1_pipe1_dr__SHIFT 0x6
17977#define VGT_DEBUG_REG33__pipe2_rtr_MASK 0x80
17978#define VGT_DEBUG_REG33__pipe2_rtr__SHIFT 0x7
17979#define VGT_DEBUG_REG33__pipe3_dr_MASK 0x100
17980#define VGT_DEBUG_REG33__pipe3_dr__SHIFT 0x8
17981#define VGT_DEBUG_REG33__pipe3_rtr_MASK 0x200
17982#define VGT_DEBUG_REG33__pipe3_rtr__SHIFT 0x9
17983#define VGT_DEBUG_REG33__ring2_in_sync_q_MASK 0x400
17984#define VGT_DEBUG_REG33__ring2_in_sync_q__SHIFT 0xa
17985#define VGT_DEBUG_REG33__ring1_in_sync_q_MASK 0x800
17986#define VGT_DEBUG_REG33__ring1_in_sync_q__SHIFT 0xb
17987#define VGT_DEBUG_REG33__pipe1_patch_rtr_MASK 0x1000
17988#define VGT_DEBUG_REG33__pipe1_patch_rtr__SHIFT 0xc
17989#define VGT_DEBUG_REG33__ring3_in_sync_q_MASK 0x2000
17990#define VGT_DEBUG_REG33__ring3_in_sync_q__SHIFT 0xd
17991#define VGT_DEBUG_REG33__tm_te11_event_rtr_MASK 0x4000
17992#define VGT_DEBUG_REG33__tm_te11_event_rtr__SHIFT 0xe
17993#define VGT_DEBUG_REG33__first_prim_of_patch_q_MASK 0x8000
17994#define VGT_DEBUG_REG33__first_prim_of_patch_q__SHIFT 0xf
17995#define VGT_DEBUG_REG33__con_prim_fifo_full_MASK 0x10000
17996#define VGT_DEBUG_REG33__con_prim_fifo_full__SHIFT 0x10
17997#define VGT_DEBUG_REG33__con_vert_fifo_full_MASK 0x20000
17998#define VGT_DEBUG_REG33__con_vert_fifo_full__SHIFT 0x11
17999#define VGT_DEBUG_REG33__con_prim_fifo_empty_MASK 0x40000
18000#define VGT_DEBUG_REG33__con_prim_fifo_empty__SHIFT 0x12
18001#define VGT_DEBUG_REG33__con_vert_fifo_empty_MASK 0x80000
18002#define VGT_DEBUG_REG33__con_vert_fifo_empty__SHIFT 0x13
18003#define VGT_DEBUG_REG33__last_patch_of_tg_p0_q_MASK 0x100000
18004#define VGT_DEBUG_REG33__last_patch_of_tg_p0_q__SHIFT 0x14
18005#define VGT_DEBUG_REG33__ring3_valid_p2_MASK 0x200000
18006#define VGT_DEBUG_REG33__ring3_valid_p2__SHIFT 0x15
18007#define VGT_DEBUG_REG33__ring2_valid_p2_MASK 0x400000
18008#define VGT_DEBUG_REG33__ring2_valid_p2__SHIFT 0x16
18009#define VGT_DEBUG_REG33__ring1_valid_p2_MASK 0x800000
18010#define VGT_DEBUG_REG33__ring1_valid_p2__SHIFT 0x17
18011#define VGT_DEBUG_REG33__tess_type_p0_q_MASK 0x3000000
18012#define VGT_DEBUG_REG33__tess_type_p0_q__SHIFT 0x18
18013#define VGT_DEBUG_REG33__tess_topology_p0_q_MASK 0xc000000
18014#define VGT_DEBUG_REG33__tess_topology_p0_q__SHIFT 0x1a
18015#define VGT_DEBUG_REG33__te11_out_vert_gs_en_MASK 0x10000000
18016#define VGT_DEBUG_REG33__te11_out_vert_gs_en__SHIFT 0x1c
18017#define VGT_DEBUG_REG33__con_ring3_busy_MASK 0x20000000
18018#define VGT_DEBUG_REG33__con_ring3_busy__SHIFT 0x1d
18019#define VGT_DEBUG_REG33__con_ring2_busy_MASK 0x40000000
18020#define VGT_DEBUG_REG33__con_ring2_busy__SHIFT 0x1e
18021#define VGT_DEBUG_REG33__con_ring1_busy_MASK 0x80000000
18022#define VGT_DEBUG_REG33__con_ring1_busy__SHIFT 0x1f
18023#define VGT_DEBUG_REG34__con_state_q_MASK 0xf
18024#define VGT_DEBUG_REG34__con_state_q__SHIFT 0x0
18025#define VGT_DEBUG_REG34__second_cycle_q_MASK 0x10
18026#define VGT_DEBUG_REG34__second_cycle_q__SHIFT 0x4
18027#define VGT_DEBUG_REG34__process_tri_middle_p0_q_MASK 0x20
18028#define VGT_DEBUG_REG34__process_tri_middle_p0_q__SHIFT 0x5
18029#define VGT_DEBUG_REG34__process_tri_1st_2nd_half_p0_q_MASK 0x40
18030#define VGT_DEBUG_REG34__process_tri_1st_2nd_half_p0_q__SHIFT 0x6
18031#define VGT_DEBUG_REG34__process_tri_center_poly_p0_q_MASK 0x80
18032#define VGT_DEBUG_REG34__process_tri_center_poly_p0_q__SHIFT 0x7
18033#define VGT_DEBUG_REG34__pipe0_patch_dr_MASK 0x100
18034#define VGT_DEBUG_REG34__pipe0_patch_dr__SHIFT 0x8
18035#define VGT_DEBUG_REG34__pipe0_edge_dr_MASK 0x200
18036#define VGT_DEBUG_REG34__pipe0_edge_dr__SHIFT 0x9
18037#define VGT_DEBUG_REG34__pipe1_dr_MASK 0x400
18038#define VGT_DEBUG_REG34__pipe1_dr__SHIFT 0xa
18039#define VGT_DEBUG_REG34__pipe0_patch_rtr_MASK 0x800
18040#define VGT_DEBUG_REG34__pipe0_patch_rtr__SHIFT 0xb
18041#define VGT_DEBUG_REG34__pipe0_edge_rtr_MASK 0x1000
18042#define VGT_DEBUG_REG34__pipe0_edge_rtr__SHIFT 0xc
18043#define VGT_DEBUG_REG34__pipe1_rtr_MASK 0x2000
18044#define VGT_DEBUG_REG34__pipe1_rtr__SHIFT 0xd
18045#define VGT_DEBUG_REG34__outer_parity_p0_q_MASK 0x4000
18046#define VGT_DEBUG_REG34__outer_parity_p0_q__SHIFT 0xe
18047#define VGT_DEBUG_REG34__parallel_parity_p0_q_MASK 0x8000
18048#define VGT_DEBUG_REG34__parallel_parity_p0_q__SHIFT 0xf
18049#define VGT_DEBUG_REG34__first_ring_of_patch_p0_q_MASK 0x10000
18050#define VGT_DEBUG_REG34__first_ring_of_patch_p0_q__SHIFT 0x10
18051#define VGT_DEBUG_REG34__last_ring_of_patch_p0_q_MASK 0x20000
18052#define VGT_DEBUG_REG34__last_ring_of_patch_p0_q__SHIFT 0x11
18053#define VGT_DEBUG_REG34__last_edge_of_outer_ring_p0_q_MASK 0x40000
18054#define VGT_DEBUG_REG34__last_edge_of_outer_ring_p0_q__SHIFT 0x12
18055#define VGT_DEBUG_REG34__last_point_of_outer_ring_p1_MASK 0x80000
18056#define VGT_DEBUG_REG34__last_point_of_outer_ring_p1__SHIFT 0x13
18057#define VGT_DEBUG_REG34__last_point_of_inner_ring_p1_MASK 0x100000
18058#define VGT_DEBUG_REG34__last_point_of_inner_ring_p1__SHIFT 0x14
18059#define VGT_DEBUG_REG34__outer_edge_tf_eq_one_p0_q_MASK 0x200000
18060#define VGT_DEBUG_REG34__outer_edge_tf_eq_one_p0_q__SHIFT 0x15
18061#define VGT_DEBUG_REG34__advance_outer_point_p1_MASK 0x400000
18062#define VGT_DEBUG_REG34__advance_outer_point_p1__SHIFT 0x16
18063#define VGT_DEBUG_REG34__advance_inner_point_p1_MASK 0x800000
18064#define VGT_DEBUG_REG34__advance_inner_point_p1__SHIFT 0x17
18065#define VGT_DEBUG_REG34__next_ring_is_rect_p0_q_MASK 0x1000000
18066#define VGT_DEBUG_REG34__next_ring_is_rect_p0_q__SHIFT 0x18
18067#define VGT_DEBUG_REG34__pipe1_outer1_rtr_MASK 0x2000000
18068#define VGT_DEBUG_REG34__pipe1_outer1_rtr__SHIFT 0x19
18069#define VGT_DEBUG_REG34__pipe1_outer2_rtr_MASK 0x4000000
18070#define VGT_DEBUG_REG34__pipe1_outer2_rtr__SHIFT 0x1a
18071#define VGT_DEBUG_REG34__pipe1_inner1_rtr_MASK 0x8000000
18072#define VGT_DEBUG_REG34__pipe1_inner1_rtr__SHIFT 0x1b
18073#define VGT_DEBUG_REG34__pipe1_inner2_rtr_MASK 0x10000000
18074#define VGT_DEBUG_REG34__pipe1_inner2_rtr__SHIFT 0x1c
18075#define VGT_DEBUG_REG34__pipe1_patch_rtr_MASK 0x20000000
18076#define VGT_DEBUG_REG34__pipe1_patch_rtr__SHIFT 0x1d
18077#define VGT_DEBUG_REG34__pipe1_edge_rtr_MASK 0x40000000
18078#define VGT_DEBUG_REG34__pipe1_edge_rtr__SHIFT 0x1e
18079#define VGT_DEBUG_REG34__use_stored_inner_q_ring1_MASK 0x80000000
18080#define VGT_DEBUG_REG34__use_stored_inner_q_ring1__SHIFT 0x1f
18081#define VGT_DEBUG_REG35__pipe0_dr_MASK 0x1
18082#define VGT_DEBUG_REG35__pipe0_dr__SHIFT 0x0
18083#define VGT_DEBUG_REG35__pipe1_dr_MASK 0x2
18084#define VGT_DEBUG_REG35__pipe1_dr__SHIFT 0x1
18085#define VGT_DEBUG_REG35__pipe0_rtr_MASK 0x4
18086#define VGT_DEBUG_REG35__pipe0_rtr__SHIFT 0x2
18087#define VGT_DEBUG_REG35__pipe1_rtr_MASK 0x8
18088#define VGT_DEBUG_REG35__pipe1_rtr__SHIFT 0x3
18089#define VGT_DEBUG_REG35__tfreq_tg_fifo_empty_MASK 0x10
18090#define VGT_DEBUG_REG35__tfreq_tg_fifo_empty__SHIFT 0x4
18091#define VGT_DEBUG_REG35__tfreq_tg_fifo_full_MASK 0x20
18092#define VGT_DEBUG_REG35__tfreq_tg_fifo_full__SHIFT 0x5
18093#define VGT_DEBUG_REG35__tf_data_fifo_busy_q_MASK 0x40
18094#define VGT_DEBUG_REG35__tf_data_fifo_busy_q__SHIFT 0x6
18095#define VGT_DEBUG_REG35__tf_data_fifo_rtr_q_MASK 0x80
18096#define VGT_DEBUG_REG35__tf_data_fifo_rtr_q__SHIFT 0x7
18097#define VGT_DEBUG_REG35__tf_skid_fifo_empty_MASK 0x100
18098#define VGT_DEBUG_REG35__tf_skid_fifo_empty__SHIFT 0x8
18099#define VGT_DEBUG_REG35__tf_skid_fifo_full_MASK 0x200
18100#define VGT_DEBUG_REG35__tf_skid_fifo_full__SHIFT 0x9
18101#define VGT_DEBUG_REG35__vgt_tc_rdreq_rtr_q_MASK 0x400
18102#define VGT_DEBUG_REG35__vgt_tc_rdreq_rtr_q__SHIFT 0xa
18103#define VGT_DEBUG_REG35__last_req_of_tg_p2_MASK 0x800
18104#define VGT_DEBUG_REG35__last_req_of_tg_p2__SHIFT 0xb
18105#define VGT_DEBUG_REG35__spi_vgt_hs_done_cnt_q_MASK 0x3f000
18106#define VGT_DEBUG_REG35__spi_vgt_hs_done_cnt_q__SHIFT 0xc
18107#define VGT_DEBUG_REG35__event_flag_p1_q_MASK 0x40000
18108#define VGT_DEBUG_REG35__event_flag_p1_q__SHIFT 0x12
18109#define VGT_DEBUG_REG35__null_flag_p1_q_MASK 0x80000
18110#define VGT_DEBUG_REG35__null_flag_p1_q__SHIFT 0x13
18111#define VGT_DEBUG_REG35__tf_data_fifo_cnt_q_MASK 0x7f00000
18112#define VGT_DEBUG_REG35__tf_data_fifo_cnt_q__SHIFT 0x14
18113#define VGT_DEBUG_REG35__second_tf_ret_data_q_MASK 0x8000000
18114#define VGT_DEBUG_REG35__second_tf_ret_data_q__SHIFT 0x1b
18115#define VGT_DEBUG_REG35__first_req_of_tg_p1_q_MASK 0x10000000
18116#define VGT_DEBUG_REG35__first_req_of_tg_p1_q__SHIFT 0x1c
18117#define VGT_DEBUG_REG35__VGT_TC_rdreq_send_out_MASK 0x20000000
18118#define VGT_DEBUG_REG35__VGT_TC_rdreq_send_out__SHIFT 0x1d
18119#define VGT_DEBUG_REG35__VGT_TC_rdnfo_stall_out_MASK 0x40000000
18120#define VGT_DEBUG_REG35__VGT_TC_rdnfo_stall_out__SHIFT 0x1e
18121#define VGT_DEBUG_REG35__TC_VGT_rdret_data_in_MASK 0x80000000
18122#define VGT_DEBUG_REG35__TC_VGT_rdret_data_in__SHIFT 0x1f
18123#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK_MASK 0xff
18124#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK__SHIFT 0x0
18125#define VGT_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
18126#define VGT_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
18127#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
18128#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
18129#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
18130#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
18131#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
18132#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
18133#define VGT_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
18134#define VGT_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
18135#define VGT_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x3ff
18136#define VGT_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
18137#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0xffc00
18138#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
18139#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0xf00000
18140#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
18141#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0xf000000
18142#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
18143#define VGT_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
18144#define VGT_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
18145#define VGT_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0xff
18146#define VGT_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
18147#define VGT_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
18148#define VGT_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
18149#define VGT_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0xff
18150#define VGT_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
18151#define VGT_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
18152#define VGT_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
18153#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
18154#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
18155#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
18156#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
18157#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
18158#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
18159#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
18160#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
18161#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x3ff
18162#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
18163#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0xffc00
18164#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
18165#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xf000000
18166#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
18167#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xf0000000
18168#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
18169#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
18170#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
18171#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
18172#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
18173#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
18174#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
18175#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
18176#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
18177#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
18178#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
18179#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
18180#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
18181#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
18182#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
18183#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
18184#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
18185#define IA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x3ff
18186#define IA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
18187#define IA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0xffc00
18188#define IA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
18189#define IA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0xf00000
18190#define IA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
18191#define IA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0xf000000
18192#define IA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
18193#define IA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
18194#define IA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
18195#define IA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0xff
18196#define IA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
18197#define IA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
18198#define IA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
18199#define IA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0xff
18200#define IA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
18201#define IA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
18202#define IA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
18203#define IA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0xff
18204#define IA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
18205#define IA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
18206#define IA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
18207#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x3ff
18208#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
18209#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0xffc00
18210#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
18211#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xf000000
18212#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
18213#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xf0000000
18214#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
18215#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
18216#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
18217#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
18218#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
18219#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
18220#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
18221#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
18222#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
18223#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
18224#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
18225#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
18226#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
18227#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
18228#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
18229#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
18230#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
18231#define WD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0xff
18232#define WD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
18233#define WD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xf0000000
18234#define WD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
18235#define WD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0xff
18236#define WD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
18237#define WD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xf0000000
18238#define WD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
18239#define WD_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0xff
18240#define WD_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
18241#define WD_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xf0000000
18242#define WD_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
18243#define WD_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0xff
18244#define WD_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
18245#define WD_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xf0000000
18246#define WD_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
18247#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xffffffff
18248#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
18249#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xffffffff
18250#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
18251#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xffffffff
18252#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
18253#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xffffffff
18254#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
18255#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xffffffff
18256#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
18257#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xffffffff
18258#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
18259#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xffffffff
18260#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
18261#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xffffffff
18262#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
18263#define DIDT_IND_INDEX__DIDT_IND_INDEX_MASK 0xffffffff
18264#define DIDT_IND_INDEX__DIDT_IND_INDEX__SHIFT 0x0
18265#define DIDT_IND_DATA__DIDT_IND_DATA_MASK 0xffffffff
18266#define DIDT_IND_DATA__DIDT_IND_DATA__SHIFT 0x0
18267#define DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK 0x1
18268#define DIDT_SQ_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
18269#define DIDT_SQ_CTRL0__USE_REF_CLOCK_MASK 0x2
18270#define DIDT_SQ_CTRL0__USE_REF_CLOCK__SHIFT 0x1
18271#define DIDT_SQ_CTRL0__PHASE_OFFSET_MASK 0xc
18272#define DIDT_SQ_CTRL0__PHASE_OFFSET__SHIFT 0x2
18273#define DIDT_SQ_CTRL0__DIDT_CTRL_RST_MASK 0x10
18274#define DIDT_SQ_CTRL0__DIDT_CTRL_RST__SHIFT 0x4
18275#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x20
18276#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x5
18277#define DIDT_SQ_CTRL1__MIN_POWER_MASK 0xffff
18278#define DIDT_SQ_CTRL1__MIN_POWER__SHIFT 0x0
18279#define DIDT_SQ_CTRL1__MAX_POWER_MASK 0xffff0000
18280#define DIDT_SQ_CTRL1__MAX_POWER__SHIFT 0x10
18281#define DIDT_SQ_CTRL2__MAX_POWER_DELTA_MASK 0x3fff
18282#define DIDT_SQ_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
18283#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x3ff0000
18284#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
18285#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000
18286#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
18287#define DIDT_SQ_WEIGHT0_3__WEIGHT0_MASK 0xff
18288#define DIDT_SQ_WEIGHT0_3__WEIGHT0__SHIFT 0x0
18289#define DIDT_SQ_WEIGHT0_3__WEIGHT1_MASK 0xff00
18290#define DIDT_SQ_WEIGHT0_3__WEIGHT1__SHIFT 0x8
18291#define DIDT_SQ_WEIGHT0_3__WEIGHT2_MASK 0xff0000
18292#define DIDT_SQ_WEIGHT0_3__WEIGHT2__SHIFT 0x10
18293#define DIDT_SQ_WEIGHT0_3__WEIGHT3_MASK 0xff000000
18294#define DIDT_SQ_WEIGHT0_3__WEIGHT3__SHIFT 0x18
18295#define DIDT_SQ_WEIGHT4_7__WEIGHT4_MASK 0xff
18296#define DIDT_SQ_WEIGHT4_7__WEIGHT4__SHIFT 0x0
18297#define DIDT_SQ_WEIGHT4_7__WEIGHT5_MASK 0xff00
18298#define DIDT_SQ_WEIGHT4_7__WEIGHT5__SHIFT 0x8
18299#define DIDT_SQ_WEIGHT4_7__WEIGHT6_MASK 0xff0000
18300#define DIDT_SQ_WEIGHT4_7__WEIGHT6__SHIFT 0x10
18301#define DIDT_SQ_WEIGHT4_7__WEIGHT7_MASK 0xff000000
18302#define DIDT_SQ_WEIGHT4_7__WEIGHT7__SHIFT 0x18
18303#define DIDT_SQ_WEIGHT8_11__WEIGHT8_MASK 0xff
18304#define DIDT_SQ_WEIGHT8_11__WEIGHT8__SHIFT 0x0
18305#define DIDT_SQ_WEIGHT8_11__WEIGHT9_MASK 0xff00
18306#define DIDT_SQ_WEIGHT8_11__WEIGHT9__SHIFT 0x8
18307#define DIDT_SQ_WEIGHT8_11__WEIGHT10_MASK 0xff0000
18308#define DIDT_SQ_WEIGHT8_11__WEIGHT10__SHIFT 0x10
18309#define DIDT_SQ_WEIGHT8_11__WEIGHT11_MASK 0xff000000
18310#define DIDT_SQ_WEIGHT8_11__WEIGHT11__SHIFT 0x18
18311#define DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK 0x1
18312#define DIDT_DB_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
18313#define DIDT_DB_CTRL0__USE_REF_CLOCK_MASK 0x2
18314#define DIDT_DB_CTRL0__USE_REF_CLOCK__SHIFT 0x1
18315#define DIDT_DB_CTRL0__PHASE_OFFSET_MASK 0xc
18316#define DIDT_DB_CTRL0__PHASE_OFFSET__SHIFT 0x2
18317#define DIDT_DB_CTRL0__DIDT_CTRL_RST_MASK 0x10
18318#define DIDT_DB_CTRL0__DIDT_CTRL_RST__SHIFT 0x4
18319#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x20
18320#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x5
18321#define DIDT_DB_CTRL1__MIN_POWER_MASK 0xffff
18322#define DIDT_DB_CTRL1__MIN_POWER__SHIFT 0x0
18323#define DIDT_DB_CTRL1__MAX_POWER_MASK 0xffff0000
18324#define DIDT_DB_CTRL1__MAX_POWER__SHIFT 0x10
18325#define DIDT_DB_CTRL2__MAX_POWER_DELTA_MASK 0x3fff
18326#define DIDT_DB_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
18327#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x3ff0000
18328#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
18329#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000
18330#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
18331#define DIDT_DB_WEIGHT0_3__WEIGHT0_MASK 0xff
18332#define DIDT_DB_WEIGHT0_3__WEIGHT0__SHIFT 0x0
18333#define DIDT_DB_WEIGHT0_3__WEIGHT1_MASK 0xff00
18334#define DIDT_DB_WEIGHT0_3__WEIGHT1__SHIFT 0x8
18335#define DIDT_DB_WEIGHT0_3__WEIGHT2_MASK 0xff0000
18336#define DIDT_DB_WEIGHT0_3__WEIGHT2__SHIFT 0x10
18337#define DIDT_DB_WEIGHT0_3__WEIGHT3_MASK 0xff000000
18338#define DIDT_DB_WEIGHT0_3__WEIGHT3__SHIFT 0x18
18339#define DIDT_DB_WEIGHT4_7__WEIGHT4_MASK 0xff
18340#define DIDT_DB_WEIGHT4_7__WEIGHT4__SHIFT 0x0
18341#define DIDT_DB_WEIGHT4_7__WEIGHT5_MASK 0xff00
18342#define DIDT_DB_WEIGHT4_7__WEIGHT5__SHIFT 0x8
18343#define DIDT_DB_WEIGHT4_7__WEIGHT6_MASK 0xff0000
18344#define DIDT_DB_WEIGHT4_7__WEIGHT6__SHIFT 0x10
18345#define DIDT_DB_WEIGHT4_7__WEIGHT7_MASK 0xff000000
18346#define DIDT_DB_WEIGHT4_7__WEIGHT7__SHIFT 0x18
18347#define DIDT_DB_WEIGHT8_11__WEIGHT8_MASK 0xff
18348#define DIDT_DB_WEIGHT8_11__WEIGHT8__SHIFT 0x0
18349#define DIDT_DB_WEIGHT8_11__WEIGHT9_MASK 0xff00
18350#define DIDT_DB_WEIGHT8_11__WEIGHT9__SHIFT 0x8
18351#define DIDT_DB_WEIGHT8_11__WEIGHT10_MASK 0xff0000
18352#define DIDT_DB_WEIGHT8_11__WEIGHT10__SHIFT 0x10
18353#define DIDT_DB_WEIGHT8_11__WEIGHT11_MASK 0xff000000
18354#define DIDT_DB_WEIGHT8_11__WEIGHT11__SHIFT 0x18
18355#define DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK 0x1
18356#define DIDT_TD_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
18357#define DIDT_TD_CTRL0__USE_REF_CLOCK_MASK 0x2
18358#define DIDT_TD_CTRL0__USE_REF_CLOCK__SHIFT 0x1
18359#define DIDT_TD_CTRL0__PHASE_OFFSET_MASK 0xc
18360#define DIDT_TD_CTRL0__PHASE_OFFSET__SHIFT 0x2
18361#define DIDT_TD_CTRL0__DIDT_CTRL_RST_MASK 0x10
18362#define DIDT_TD_CTRL0__DIDT_CTRL_RST__SHIFT 0x4
18363#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x20
18364#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x5
18365#define DIDT_TD_CTRL1__MIN_POWER_MASK 0xffff
18366#define DIDT_TD_CTRL1__MIN_POWER__SHIFT 0x0
18367#define DIDT_TD_CTRL1__MAX_POWER_MASK 0xffff0000
18368#define DIDT_TD_CTRL1__MAX_POWER__SHIFT 0x10
18369#define DIDT_TD_CTRL2__MAX_POWER_DELTA_MASK 0x3fff
18370#define DIDT_TD_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
18371#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x3ff0000
18372#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
18373#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000
18374#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
18375#define DIDT_TD_WEIGHT0_3__WEIGHT0_MASK 0xff
18376#define DIDT_TD_WEIGHT0_3__WEIGHT0__SHIFT 0x0
18377#define DIDT_TD_WEIGHT0_3__WEIGHT1_MASK 0xff00
18378#define DIDT_TD_WEIGHT0_3__WEIGHT1__SHIFT 0x8
18379#define DIDT_TD_WEIGHT0_3__WEIGHT2_MASK 0xff0000
18380#define DIDT_TD_WEIGHT0_3__WEIGHT2__SHIFT 0x10
18381#define DIDT_TD_WEIGHT0_3__WEIGHT3_MASK 0xff000000
18382#define DIDT_TD_WEIGHT0_3__WEIGHT3__SHIFT 0x18
18383#define DIDT_TD_WEIGHT4_7__WEIGHT4_MASK 0xff
18384#define DIDT_TD_WEIGHT4_7__WEIGHT4__SHIFT 0x0
18385#define DIDT_TD_WEIGHT4_7__WEIGHT5_MASK 0xff00
18386#define DIDT_TD_WEIGHT4_7__WEIGHT5__SHIFT 0x8
18387#define DIDT_TD_WEIGHT4_7__WEIGHT6_MASK 0xff0000
18388#define DIDT_TD_WEIGHT4_7__WEIGHT6__SHIFT 0x10
18389#define DIDT_TD_WEIGHT4_7__WEIGHT7_MASK 0xff000000
18390#define DIDT_TD_WEIGHT4_7__WEIGHT7__SHIFT 0x18
18391#define DIDT_TD_WEIGHT8_11__WEIGHT8_MASK 0xff
18392#define DIDT_TD_WEIGHT8_11__WEIGHT8__SHIFT 0x0
18393#define DIDT_TD_WEIGHT8_11__WEIGHT9_MASK 0xff00
18394#define DIDT_TD_WEIGHT8_11__WEIGHT9__SHIFT 0x8
18395#define DIDT_TD_WEIGHT8_11__WEIGHT10_MASK 0xff0000
18396#define DIDT_TD_WEIGHT8_11__WEIGHT10__SHIFT 0x10
18397#define DIDT_TD_WEIGHT8_11__WEIGHT11_MASK 0xff000000
18398#define DIDT_TD_WEIGHT8_11__WEIGHT11__SHIFT 0x18
18399#define DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK 0x1
18400#define DIDT_TCP_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
18401#define DIDT_TCP_CTRL0__USE_REF_CLOCK_MASK 0x2
18402#define DIDT_TCP_CTRL0__USE_REF_CLOCK__SHIFT 0x1
18403#define DIDT_TCP_CTRL0__PHASE_OFFSET_MASK 0xc
18404#define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x2
18405#define DIDT_TCP_CTRL0__DIDT_CTRL_RST_MASK 0x10
18406#define DIDT_TCP_CTRL0__DIDT_CTRL_RST__SHIFT 0x4
18407#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x20
18408#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x5
18409#define DIDT_TCP_CTRL1__MIN_POWER_MASK 0xffff
18410#define DIDT_TCP_CTRL1__MIN_POWER__SHIFT 0x0
18411#define DIDT_TCP_CTRL1__MAX_POWER_MASK 0xffff0000
18412#define DIDT_TCP_CTRL1__MAX_POWER__SHIFT 0x10
18413#define DIDT_TCP_CTRL2__MAX_POWER_DELTA_MASK 0x3fff
18414#define DIDT_TCP_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
18415#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x3ff0000
18416#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
18417#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000
18418#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
18419#define DIDT_TCP_WEIGHT0_3__WEIGHT0_MASK 0xff
18420#define DIDT_TCP_WEIGHT0_3__WEIGHT0__SHIFT 0x0
18421#define DIDT_TCP_WEIGHT0_3__WEIGHT1_MASK 0xff00
18422#define DIDT_TCP_WEIGHT0_3__WEIGHT1__SHIFT 0x8
18423#define DIDT_TCP_WEIGHT0_3__WEIGHT2_MASK 0xff0000
18424#define DIDT_TCP_WEIGHT0_3__WEIGHT2__SHIFT 0x10
18425#define DIDT_TCP_WEIGHT0_3__WEIGHT3_MASK 0xff000000
18426#define DIDT_TCP_WEIGHT0_3__WEIGHT3__SHIFT 0x18
18427#define DIDT_TCP_WEIGHT4_7__WEIGHT4_MASK 0xff
18428#define DIDT_TCP_WEIGHT4_7__WEIGHT4__SHIFT 0x0
18429#define DIDT_TCP_WEIGHT4_7__WEIGHT5_MASK 0xff00
18430#define DIDT_TCP_WEIGHT4_7__WEIGHT5__SHIFT 0x8
18431#define DIDT_TCP_WEIGHT4_7__WEIGHT6_MASK 0xff0000
18432#define DIDT_TCP_WEIGHT4_7__WEIGHT6__SHIFT 0x10
18433#define DIDT_TCP_WEIGHT4_7__WEIGHT7_MASK 0xff000000
18434#define DIDT_TCP_WEIGHT4_7__WEIGHT7__SHIFT 0x18
18435#define DIDT_TCP_WEIGHT8_11__WEIGHT8_MASK 0xff
18436#define DIDT_TCP_WEIGHT8_11__WEIGHT8__SHIFT 0x0
18437#define DIDT_TCP_WEIGHT8_11__WEIGHT9_MASK 0xff00
18438#define DIDT_TCP_WEIGHT8_11__WEIGHT9__SHIFT 0x8
18439#define DIDT_TCP_WEIGHT8_11__WEIGHT10_MASK 0xff0000
18440#define DIDT_TCP_WEIGHT8_11__WEIGHT10__SHIFT 0x10
18441#define DIDT_TCP_WEIGHT8_11__WEIGHT11_MASK 0xff000000
18442#define DIDT_TCP_WEIGHT8_11__WEIGHT11__SHIFT 0x18
18443
18444#endif /* GFX_7_2_SH_MASK_H */