diff options
author | Yong Zhao <Yong.Zhao@amd.com> | 2017-08-31 15:55:00 -0400 |
---|---|---|
committer | Alex Deucher <alexander.deucher@amd.com> | 2017-10-09 16:30:16 -0400 |
commit | 6d16dac85c081825af58111023428c43d1da7e1a (patch) | |
tree | 904e12343e7d412909b913952145a72c21c27cdb /drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h | |
parent | bb7a9c8d712f37385a706a594d6edf6e6d2669d0 (diff) |
drm/amdgpu: Set the correct value for PDEs/PTEs of ATC memory on Raven
Without the additional bits set in PDEs/PTEs, the ATC memory access
would have failed on Raven.
Signed-off-by: Yong Zhao <yong.zhao@amd.com>
Acked-by: Alex Deucher <alexander.deucher@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h')
-rw-r--r-- | drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h | 10 |
1 files changed, 10 insertions, 0 deletions
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h index d68f39b4e5e7..aa914256b4bc 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.h | |||
@@ -73,6 +73,16 @@ struct amdgpu_bo_list_entry; | |||
73 | #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57) | 73 | #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57) |
74 | #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL) | 74 | #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL) |
75 | 75 | ||
76 | /* For Raven */ | ||
77 | #define AMDGPU_MTYPE_CC 2 | ||
78 | |||
79 | #define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \ | ||
80 | | AMDGPU_PTE_SNOOPED \ | ||
81 | | AMDGPU_PTE_EXECUTABLE \ | ||
82 | | AMDGPU_PTE_READABLE \ | ||
83 | | AMDGPU_PTE_WRITEABLE \ | ||
84 | | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC)) | ||
85 | |||
76 | /* How to programm VM fault handling */ | 86 | /* How to programm VM fault handling */ |
77 | #define AMDGPU_VM_FAULT_STOP_NEVER 0 | 87 | #define AMDGPU_VM_FAULT_STOP_NEVER 0 |
78 | #define AMDGPU_VM_FAULT_STOP_FIRST 1 | 88 | #define AMDGPU_VM_FAULT_STOP_FIRST 1 |