diff options
author | Alim Akhtar <alim.akhtar@samsung.com> | 2016-04-14 00:42:52 -0400 |
---|---|---|
committer | Sylwester Nawrocki <s.nawrocki@samsung.com> | 2016-06-02 05:17:56 -0400 |
commit | 9da752f0e37022e40de8f00891be958d351f4526 (patch) | |
tree | e1a2362067a05a19591e6c55125e54c82f1a4c63 /drivers/clk/samsung/clk-exynos7.c | |
parent | 4528dd8ed477bf202bd33ee48d38d656672d37f8 (diff) |
clk: samsung: exynos7: Don't gate CMU_{CCORE, FSYS0} blocks clock
This patch adds CLK_IS_CRITICAL flag to ACLK_CCORE_133 and ACLK_FSYS0_200
clocks. These clocks are critical for accessing CMU_CCORE and CMU_FSYS0
blocks registers. Let these clocks to be enabled all the time.
Signed-off-by: Alim Akhtar <alim.akhtar@samsung.com>
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
Diffstat (limited to 'drivers/clk/samsung/clk-exynos7.c')
-rw-r--r-- | drivers/clk/samsung/clk-exynos7.c | 5 |
1 files changed, 3 insertions, 2 deletions
diff --git a/drivers/clk/samsung/clk-exynos7.c b/drivers/clk/samsung/clk-exynos7.c index ad68d463b12c..03a82da63910 100644 --- a/drivers/clk/samsung/clk-exynos7.c +++ b/drivers/clk/samsung/clk-exynos7.c | |||
@@ -146,7 +146,7 @@ static struct samsung_pll_rate_table pll1460x_24mhz_tbl[] __initdata = { | |||
146 | 146 | ||
147 | static struct samsung_gate_clock topc_gate_clks[] __initdata = { | 147 | static struct samsung_gate_clock topc_gate_clks[] __initdata = { |
148 | GATE(ACLK_CCORE_133, "aclk_ccore_133", "dout_aclk_ccore_133", | 148 | GATE(ACLK_CCORE_133, "aclk_ccore_133", "dout_aclk_ccore_133", |
149 | ENABLE_ACLK_TOPC0, 4, 0, 0), | 149 | ENABLE_ACLK_TOPC0, 4, CLK_IS_CRITICAL, 0), |
150 | 150 | ||
151 | GATE(ACLK_MSCL_532, "aclk_mscl_532", "dout_aclk_mscl_532", | 151 | GATE(ACLK_MSCL_532, "aclk_mscl_532", "dout_aclk_mscl_532", |
152 | ENABLE_ACLK_TOPC1, 20, 0, 0), | 152 | ENABLE_ACLK_TOPC1, 20, 0, 0), |
@@ -539,7 +539,8 @@ static struct samsung_gate_clock top1_gate_clks[] __initdata = { | |||
539 | ENABLE_SCLK_TOP1_FSYS11, 12, CLK_SET_RATE_PARENT, 0), | 539 | ENABLE_SCLK_TOP1_FSYS11, 12, CLK_SET_RATE_PARENT, 0), |
540 | 540 | ||
541 | GATE(CLK_ACLK_FSYS0_200, "aclk_fsys0_200", "dout_aclk_fsys0_200", | 541 | GATE(CLK_ACLK_FSYS0_200, "aclk_fsys0_200", "dout_aclk_fsys0_200", |
542 | ENABLE_ACLK_TOP13, 28, CLK_SET_RATE_PARENT, 0), | 542 | ENABLE_ACLK_TOP13, 28, CLK_SET_RATE_PARENT | |
543 | CLK_IS_CRITICAL, 0), | ||
543 | GATE(CLK_ACLK_FSYS1_200, "aclk_fsys1_200", "dout_aclk_fsys1_200", | 544 | GATE(CLK_ACLK_FSYS1_200, "aclk_fsys1_200", "dout_aclk_fsys1_200", |
544 | ENABLE_ACLK_TOP13, 24, CLK_SET_RATE_PARENT, 0), | 545 | ENABLE_ACLK_TOP13, 24, CLK_SET_RATE_PARENT, 0), |
545 | 546 | ||