aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/tegra20-paz00.dts
diff options
context:
space:
mode:
authorLucas Stach <dev@lynxeye.de>2013-01-22 16:46:07 -0500
committerStephen Warren <swarren@nvidia.com>2013-01-28 13:24:09 -0500
commitab343e91aa00d6cc1047e8209d610c384ee824b9 (patch)
treed8e4ba8a829d4c1b6922ac511de9df27521ccb22 /arch/arm/boot/dts/tegra20-paz00.dts
parentc0967ce0a7388fa8818f5529897140f4f7ec8543 (diff)
ARM: tegra: move serial clock-frequency attr into the Tegra20 dtsi
No Tegra20 Platform is running PLL_P at another rate than 216MHz, nor is any using any other PLL as UART source clock. Move attribute into SoC level dtsi file to slim down board DT files. Signed-off-by: Lucas Stach <dev@lynxeye.de> Signed-off-by: Stephen Warren <swarren@nvidia.com>
Diffstat (limited to 'arch/arm/boot/dts/tegra20-paz00.dts')
-rw-r--r--arch/arm/boot/dts/tegra20-paz00.dts2
1 files changed, 0 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/tegra20-paz00.dts b/arch/arm/boot/dts/tegra20-paz00.dts
index 2e94d34d9e61..e4034b688bc0 100644
--- a/arch/arm/boot/dts/tegra20-paz00.dts
+++ b/arch/arm/boot/dts/tegra20-paz00.dts
@@ -244,12 +244,10 @@
244 244
245 serial@70006000 { 245 serial@70006000 {
246 status = "okay"; 246 status = "okay";
247 clock-frequency = <216000000>;
248 }; 247 };
249 248
250 serial@70006200 { 249 serial@70006200 {
251 status = "okay"; 250 status = "okay";
252 clock-frequency = <216000000>;
253 }; 251 };
254 252
255 i2c@7000c000 { 253 i2c@7000c000 {