diff options
author | Evan Quan <evan.quan@amd.com> | 2018-05-27 20:53:03 -0400 |
---|---|---|
committer | Alex Deucher <alexander.deucher@amd.com> | 2018-05-30 13:35:06 -0400 |
commit | ee7a99c79aa3b15e9b6157f8949a1ad8c170f17f (patch) | |
tree | 47dc7018e63d252ead0bb3d0a04ca1f71191aa23 | |
parent | ee5309d5f3eba16d7901d29179d03d4336319fc0 (diff) |
drm/amdgpu: correct SMU11 SYSPLL0 clock id values
The SMU11 SYSPLL0 clock ids were assigned wrong values.
Signed-off-by: Evan Quan <evan.quan@amd.com>
Reviewed-by: Huang Rui <ray.huang@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
-rw-r--r-- | drivers/gpu/drm/amd/include/atomfirmware.h | 12 |
1 files changed, 5 insertions, 7 deletions
diff --git a/drivers/gpu/drm/amd/include/atomfirmware.h b/drivers/gpu/drm/amd/include/atomfirmware.h index c6c1666ac120..092d800b703a 100644 --- a/drivers/gpu/drm/amd/include/atomfirmware.h +++ b/drivers/gpu/drm/amd/include/atomfirmware.h | |||
@@ -2026,17 +2026,15 @@ enum atom_smu11_syspll_id { | |||
2026 | SMU11_SYSPLL3_1_ID = 6, | 2026 | SMU11_SYSPLL3_1_ID = 6, |
2027 | }; | 2027 | }; |
2028 | 2028 | ||
2029 | |||
2030 | enum atom_smu11_syspll0_clock_id { | 2029 | enum atom_smu11_syspll0_clock_id { |
2031 | SMU11_SYSPLL0_SOCCLK_ID = 0, // SOCCLK | 2030 | SMU11_SYSPLL0_ECLK_ID = 0, // ECLK |
2032 | SMU11_SYSPLL0_MP0CLK_ID = 1, // MP0CLK | 2031 | SMU11_SYSPLL0_SOCCLK_ID = 1, // SOCCLK |
2033 | SMU11_SYSPLL0_DCLK_ID = 2, // DCLK | 2032 | SMU11_SYSPLL0_MP0CLK_ID = 2, // MP0CLK |
2034 | SMU11_SYSPLL0_VCLK_ID = 3, // VCLK | 2033 | SMU11_SYSPLL0_DCLK_ID = 3, // DCLK |
2035 | SMU11_SYSPLL0_ECLK_ID = 4, // ECLK | 2034 | SMU11_SYSPLL0_VCLK_ID = 4, // VCLK |
2036 | SMU11_SYSPLL0_DCEFCLK_ID = 5, // DCEFCLK | 2035 | SMU11_SYSPLL0_DCEFCLK_ID = 5, // DCEFCLK |
2037 | }; | 2036 | }; |
2038 | 2037 | ||
2039 | |||
2040 | enum atom_smu11_syspll1_0_clock_id { | 2038 | enum atom_smu11_syspll1_0_clock_id { |
2041 | SMU11_SYSPLL1_0_UCLKA_ID = 0, // UCLK_a | 2039 | SMU11_SYSPLL1_0_UCLKA_ID = 0, // UCLK_a |
2042 | }; | 2040 | }; |