diff options
author | Gregory CLEMENT <gregory.clement@bootlin.com> | 2018-03-14 12:19:28 -0400 |
---|---|---|
committer | Gregory CLEMENT <gregory.clement@bootlin.com> | 2018-03-19 12:13:53 -0400 |
commit | b15c9d3550767d87d07d894e374e16bf8570ed9a (patch) | |
tree | 6edc371f97376f74f8ee8e54815cf4181784decf | |
parent | ef04faf106c430c3f830f93f3b2fb652b5537d7a (diff) |
ARM64: dts: marvell: armada-cp110: Add registers clock for the PCIe nodes
This extra clock is needed to access the registers of the PCIe host
controller used on CP110 component of the Armada 7K/8K SoCs.
This follow the changes already made in the binding documentation (as
well as in the driver): "PCI: armada8k: Fix clock resource by adding
a register clock"
Signed-off-by: Gregory CLEMENT <gregory.clement@bootlin.com>
-rw-r--r-- | arch/arm64/boot/dts/marvell/armada-cp110.dtsi | 9 |
1 files changed, 6 insertions, 3 deletions
diff --git a/arch/arm64/boot/dts/marvell/armada-cp110.dtsi b/arch/arm64/boot/dts/marvell/armada-cp110.dtsi index 9ffb86b9441e..48cad7919efa 100644 --- a/arch/arm64/boot/dts/marvell/armada-cp110.dtsi +++ b/arch/arm64/boot/dts/marvell/armada-cp110.dtsi | |||
@@ -433,7 +433,8 @@ | |||
433 | interrupt-map = <0 0 0 0 &CP110_LABEL(icu) ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>; | 433 | interrupt-map = <0 0 0 0 &CP110_LABEL(icu) ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>; |
434 | interrupts = <ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>; | 434 | interrupts = <ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>; |
435 | num-lanes = <1>; | 435 | num-lanes = <1>; |
436 | clocks = <&CP110_LABEL(clk) 1 13>; | 436 | clock-names = "core", "reg"; |
437 | clocks = <&CP110_LABEL(clk) 1 13>, <&CP110_LABEL(clk) 1 14>; | ||
437 | status = "disabled"; | 438 | status = "disabled"; |
438 | }; | 439 | }; |
439 | 440 | ||
@@ -460,7 +461,8 @@ | |||
460 | interrupts = <ICU_GRP_NSR 24 IRQ_TYPE_LEVEL_HIGH>; | 461 | interrupts = <ICU_GRP_NSR 24 IRQ_TYPE_LEVEL_HIGH>; |
461 | 462 | ||
462 | num-lanes = <1>; | 463 | num-lanes = <1>; |
463 | clocks = <&CP110_LABEL(clk) 1 11>; | 464 | clock-names = "core", "reg"; |
465 | clocks = <&CP110_LABEL(clk) 1 11>, <&CP110_LABEL(clk) 1 14>; | ||
464 | status = "disabled"; | 466 | status = "disabled"; |
465 | }; | 467 | }; |
466 | 468 | ||
@@ -487,7 +489,8 @@ | |||
487 | interrupts = <ICU_GRP_NSR 23 IRQ_TYPE_LEVEL_HIGH>; | 489 | interrupts = <ICU_GRP_NSR 23 IRQ_TYPE_LEVEL_HIGH>; |
488 | 490 | ||
489 | num-lanes = <1>; | 491 | num-lanes = <1>; |
490 | clocks = <&CP110_LABEL(clk) 1 12>; | 492 | clock-names = "core", "reg"; |
493 | clocks = <&CP110_LABEL(clk) 1 12>, <&CP110_LABEL(clk) 1 14>; | ||
491 | status = "disabled"; | 494 | status = "disabled"; |
492 | }; | 495 | }; |
493 | }; | 496 | }; |