aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorVille Syrjälä <ville.syrjala@linux.intel.com>2018-09-03 10:28:41 -0400
committerVille Syrjälä <ville.syrjala@linux.intel.com>2018-09-04 09:15:49 -0400
commit9f9d594d952abad06f31ed65f29855f3b99a3c17 (patch)
tree863a4b1155f792538a009812a860d5bdef553e83
parentd6acae363e63d655ba892c139ba14f24206462c0 (diff)
drm/i915: Fix ICL+ HDMI clock readout
Copy the 38.4 vs. 19.2 MHz ref clock exception from the dpll mgr into the clock readout function as well. v2: Refactor the code into a common function s/is_icl/gen11+/ (Rodrigo) Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=107722 Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20180903142841.14627-1-ville.syrjala@linux.intel.com Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
-rw-r--r--drivers/gpu/drm/i915/intel_ddi.c2
-rw-r--r--drivers/gpu/drm/i915/intel_dpll_mgr.c23
-rw-r--r--drivers/gpu/drm/i915/intel_dpll_mgr.h1
3 files changed, 17 insertions, 9 deletions
diff --git a/drivers/gpu/drm/i915/intel_ddi.c b/drivers/gpu/drm/i915/intel_ddi.c
index dcb1a98d624d..cd01a09c5e0f 100644
--- a/drivers/gpu/drm/i915/intel_ddi.c
+++ b/drivers/gpu/drm/i915/intel_ddi.c
@@ -1414,7 +1414,7 @@ static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1414 break; 1414 break;
1415 } 1415 }
1416 1416
1417 ref_clock = dev_priv->cdclk.hw.ref; 1417 ref_clock = cnl_hdmi_pll_ref_clock(dev_priv);
1418 1418
1419 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock; 1419 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1420 1420
diff --git a/drivers/gpu/drm/i915/intel_dpll_mgr.c b/drivers/gpu/drm/i915/intel_dpll_mgr.c
index 04d41bc1a4bb..e6cac9225536 100644
--- a/drivers/gpu/drm/i915/intel_dpll_mgr.c
+++ b/drivers/gpu/drm/i915/intel_dpll_mgr.c
@@ -2212,6 +2212,20 @@ static void cnl_wrpll_params_populate(struct skl_wrpll_params *params,
2212 params->dco_fraction = dco & 0x7fff; 2212 params->dco_fraction = dco & 0x7fff;
2213} 2213}
2214 2214
2215int cnl_hdmi_pll_ref_clock(struct drm_i915_private *dev_priv)
2216{
2217 int ref_clock = dev_priv->cdclk.hw.ref;
2218
2219 /*
2220 * For ICL+, the spec states: if reference frequency is 38.4,
2221 * use 19.2 because the DPLL automatically divides that by 2.
2222 */
2223 if (INTEL_GEN(dev_priv) >= 11 && ref_clock == 38400)
2224 ref_clock = 19200;
2225
2226 return ref_clock;
2227}
2228
2215static bool 2229static bool
2216cnl_ddi_calculate_wrpll(int clock, 2230cnl_ddi_calculate_wrpll(int clock,
2217 struct drm_i915_private *dev_priv, 2231 struct drm_i915_private *dev_priv,
@@ -2251,14 +2265,7 @@ cnl_ddi_calculate_wrpll(int clock,
2251 2265
2252 cnl_wrpll_get_multipliers(best_div, &pdiv, &qdiv, &kdiv); 2266 cnl_wrpll_get_multipliers(best_div, &pdiv, &qdiv, &kdiv);
2253 2267
2254 ref_clock = dev_priv->cdclk.hw.ref; 2268 ref_clock = cnl_hdmi_pll_ref_clock(dev_priv);
2255
2256 /*
2257 * For ICL, the spec states: if reference frequency is 38.4, use 19.2
2258 * because the DPLL automatically divides that by 2.
2259 */
2260 if (IS_ICELAKE(dev_priv) && ref_clock == 38400)
2261 ref_clock = 19200;
2262 2269
2263 cnl_wrpll_params_populate(wrpll_params, best_dco, ref_clock, pdiv, qdiv, 2270 cnl_wrpll_params_populate(wrpll_params, best_dco, ref_clock, pdiv, qdiv,
2264 kdiv); 2271 kdiv);
diff --git a/drivers/gpu/drm/i915/intel_dpll_mgr.h b/drivers/gpu/drm/i915/intel_dpll_mgr.h
index 7e522cf4f13f..bf0de8a4dc63 100644
--- a/drivers/gpu/drm/i915/intel_dpll_mgr.h
+++ b/drivers/gpu/drm/i915/intel_dpll_mgr.h
@@ -344,5 +344,6 @@ void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
344 struct intel_dpll_hw_state *hw_state); 344 struct intel_dpll_hw_state *hw_state);
345int icl_calc_dp_combo_pll_link(struct drm_i915_private *dev_priv, 345int icl_calc_dp_combo_pll_link(struct drm_i915_private *dev_priv,
346 uint32_t pll_id); 346 uint32_t pll_id);
347int cnl_hdmi_pll_ref_clock(struct drm_i915_private *dev_priv);
347 348
348#endif /* _INTEL_DPLL_MGR_H_ */ 349#endif /* _INTEL_DPLL_MGR_H_ */