diff options
author | Ziyuan Xu <xzy.xu@rock-chips.com> | 2018-10-11 03:26:43 -0400 |
---|---|---|
committer | Heiko Stuebner <heiko@sntech.de> | 2018-10-11 08:36:01 -0400 |
commit | 82f4b67f018c88a7cc9337f0067ed3d6ec352648 (patch) | |
tree | 5cca1de112a03a24227f12a8d5cf8dfbab40373c | |
parent | c14d28e86d3c70720622e1d517968c1721f23214 (diff) |
clk: rockchip: fix wrong mmc sample phase shift for rk3328
mmc sample shift is 0 for RK3328 referring to the TRM.
So fix them.
Fixes: fe3511ad8a1c ("clk: rockchip: add clock controller for rk3328")
Cc: stable@vger.kernel.org
Signed-off-by: Ziyuan Xu <xzy.xu@rock-chips.com>
Signed-off-by: Shawn Lin <shawn.lin@rock-chips.com>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
-rw-r--r-- | drivers/clk/rockchip/clk-rk3328.c | 8 |
1 files changed, 4 insertions, 4 deletions
diff --git a/drivers/clk/rockchip/clk-rk3328.c b/drivers/clk/rockchip/clk-rk3328.c index 252366a5231f..2c5426607790 100644 --- a/drivers/clk/rockchip/clk-rk3328.c +++ b/drivers/clk/rockchip/clk-rk3328.c | |||
@@ -813,22 +813,22 @@ static struct rockchip_clk_branch rk3328_clk_branches[] __initdata = { | |||
813 | MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", | 813 | MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", |
814 | RK3328_SDMMC_CON0, 1), | 814 | RK3328_SDMMC_CON0, 1), |
815 | MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", | 815 | MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", |
816 | RK3328_SDMMC_CON1, 1), | 816 | RK3328_SDMMC_CON1, 0), |
817 | 817 | ||
818 | MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", | 818 | MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", |
819 | RK3328_SDIO_CON0, 1), | 819 | RK3328_SDIO_CON0, 1), |
820 | MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", | 820 | MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", |
821 | RK3328_SDIO_CON1, 1), | 821 | RK3328_SDIO_CON1, 0), |
822 | 822 | ||
823 | MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", | 823 | MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", |
824 | RK3328_EMMC_CON0, 1), | 824 | RK3328_EMMC_CON0, 1), |
825 | MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", | 825 | MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", |
826 | RK3328_EMMC_CON1, 1), | 826 | RK3328_EMMC_CON1, 0), |
827 | 827 | ||
828 | MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "clk_sdmmc_ext", | 828 | MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "clk_sdmmc_ext", |
829 | RK3328_SDMMC_EXT_CON0, 1), | 829 | RK3328_SDMMC_EXT_CON0, 1), |
830 | MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "clk_sdmmc_ext", | 830 | MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "clk_sdmmc_ext", |
831 | RK3328_SDMMC_EXT_CON1, 1), | 831 | RK3328_SDMMC_EXT_CON1, 0), |
832 | }; | 832 | }; |
833 | 833 | ||
834 | static const char *const rk3328_critical_clocks[] __initconst = { | 834 | static const char *const rk3328_critical_clocks[] __initconst = { |