aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorChen-Yu Tsai <wens@csie.org>2016-09-15 11:14:01 -0400
committerMaxime Ripard <maxime.ripard@free-electrons.com>2016-09-18 15:13:35 -0400
commit7e81bda23ac3c79b6cf747c195810900b45a77fc (patch)
tree0de412eee606239efcb7bc4cf87087316a518851
parente996e2089f25b84149ae82b5ddf37a263a7fcc71 (diff)
drm/sun4i: dotclock: Allow divider = 127
The dot clock divider is 7 bits wide, and the divider range is 1 ~ 127, or 6 ~ 127 if phase offsets are used. The 0 register value also represents a divider of 1 or bypass. Make the end condition of the for loop inclusive of 127 in the round_rate callback. Signed-off-by: Chen-Yu Tsai <wens@csie.org> Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
-rw-r--r--drivers/gpu/drm/sun4i/sun4i_dotclock.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/drivers/gpu/drm/sun4i/sun4i_dotclock.c b/drivers/gpu/drm/sun4i/sun4i_dotclock.c
index 1b6c2253192e..3eb99784f371 100644
--- a/drivers/gpu/drm/sun4i/sun4i_dotclock.c
+++ b/drivers/gpu/drm/sun4i/sun4i_dotclock.c
@@ -77,7 +77,7 @@ static long sun4i_dclk_round_rate(struct clk_hw *hw, unsigned long rate,
77 u8 best_div = 1; 77 u8 best_div = 1;
78 int i; 78 int i;
79 79
80 for (i = 6; i < 127; i++) { 80 for (i = 6; i <= 127; i++) {
81 unsigned long ideal = rate * i; 81 unsigned long ideal = rate * i;
82 unsigned long rounded; 82 unsigned long rounded;
83 83