aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorTom St Denis <tom.stdenis@amd.com>2016-06-03 14:31:46 -0400
committerAlex Deucher <alexander.deucher@amd.com>2016-07-07 14:51:19 -0400
commit78f73bf03c131c5428383aa34e273be80965dd06 (patch)
tree59e1b49664ef8a58462dde9f52c261ffe9391af8
parentdad4acc896651979142c85a445862437c197eeaf (diff)
drm/amdgpu/gfx80: Add QUICK_PG bit to GFX header and use it.
Signed-off-by: Tom St Denis <tom.stdenis@amd.com> Reviewed-by: Alex Deucher <alexander.deucher@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
-rw-r--r--drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c4
-rw-r--r--drivers/gpu/drm/amd/include/asic_reg/gca/gfx_8_0_sh_mask.h6
2 files changed, 6 insertions, 4 deletions
diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c
index fb656b65b9a6..381d25871a0b 100644
--- a/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c
@@ -5292,9 +5292,9 @@ static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *ade
5292 temp = data = RREG32(mmRLC_PG_CNTL); 5292 temp = data = RREG32(mmRLC_PG_CNTL);
5293 /* Enable quick PG */ 5293 /* Enable quick PG */
5294 if (enable) 5294 if (enable)
5295 data |= 0x100000; 5295 data |= RLC_PG_CNTL__QUICK_PG_ENABLE_MASK;
5296 else 5296 else
5297 data &= ~0x100000; 5297 data &= ~RLC_PG_CNTL__QUICK_PG_ENABLE_MASK;
5298 5298
5299 if (temp != data) 5299 if (temp != data)
5300 WREG32(mmRLC_PG_CNTL, data); 5300 WREG32(mmRLC_PG_CNTL, data);
diff --git a/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_8_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_8_0_sh_mask.h
index 7d722458d9f5..64a1953ebae4 100644
--- a/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_8_0_sh_mask.h
+++ b/drivers/gpu/drm/amd/include/asic_reg/gca/gfx_8_0_sh_mask.h
@@ -8764,8 +8764,10 @@
8764#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE__SHIFT 0x12 8764#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE__SHIFT 0x12
8765#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE_MASK 0x80000 8765#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE_MASK 0x80000
8766#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE__SHIFT 0x13 8766#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE__SHIFT 0x13
8767#define RLC_PG_CNTL__RESERVED1_MASK 0xf00000 8767#define RLC_PG_CNTL__QUICK_PG_ENABLE_MASK 0x100000
8768#define RLC_PG_CNTL__RESERVED1__SHIFT 0x14 8768#define RLC_PG_CNTL__QUICK_PG_ENABLE__SHIFT 0x14
8769#define RLC_PG_CNTL__RESERVED1_MASK 0xe00000
8770#define RLC_PG_CNTL__RESERVED1__SHIFT 0x15
8769#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY_MASK 0xff 8771#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY_MASK 0xff
8770#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY__SHIFT 0x0 8772#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY__SHIFT 0x0
8771#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY_MASK 0xff00 8773#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY_MASK 0xff00