diff options
author | Yixun Lan <yixun.lan@amlogic.com> | 2017-11-07 09:12:23 -0500 |
---|---|---|
committer | Jerome Brunet <jbrunet@baylibre.com> | 2017-11-27 08:33:38 -0500 |
commit | 75eccf5ed83250c0aeaeeb76f7288254ac0a87b4 (patch) | |
tree | 7603ed91f756fa2b47e2e6f05b64b7a0e35c7f9c | |
parent | 4fbd8d194f06c8a3fd2af1ce560ddb31f7ec8323 (diff) |
clk: meson: gxbb: fix wrong clock for SARADC/SANA
According to the datasheet, in Meson-GXBB/GXL series,
The clock gate bit for SARADC is HHI_GCLK_MPEG2 bit[22],
while clock gate bit for SANA is HHI_GCLK_MPEG0 bit[10].
Test passed at gxl-s905x-p212 board.
The following published datasheets are wrong and should be updated
[1] GXBB v1.1.4
[2] GXL v0.3_20170314
Fixes: 738f66d3211d ("clk: gxbb: add AmLogic GXBB clk controller driver")
Tested-by: Xingyu Chen <xingyu.chen@amlogic.com>
Signed-off-by: Yixun Lan <yixun.lan@amlogic.com>
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
-rw-r--r-- | drivers/clk/meson/gxbb.c | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/drivers/clk/meson/gxbb.c b/drivers/clk/meson/gxbb.c index ae385310e980..2ac9f3fa9578 100644 --- a/drivers/clk/meson/gxbb.c +++ b/drivers/clk/meson/gxbb.c | |||
@@ -1386,7 +1386,7 @@ static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6); | |||
1386 | static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7); | 1386 | static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7); |
1387 | static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8); | 1387 | static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8); |
1388 | static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9); | 1388 | static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9); |
1389 | static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG0, 10); | 1389 | static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10); |
1390 | static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11); | 1390 | static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11); |
1391 | static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12); | 1391 | static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12); |
1392 | static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13); | 1392 | static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13); |
@@ -1437,7 +1437,7 @@ static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9); | |||
1437 | static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11); | 1437 | static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11); |
1438 | static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12); | 1438 | static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12); |
1439 | static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15); | 1439 | static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15); |
1440 | static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG2, 22); | 1440 | static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22); |
1441 | static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25); | 1441 | static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25); |
1442 | static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26); | 1442 | static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26); |
1443 | static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29); | 1443 | static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29); |