diff options
author | Krzysztof Hałasa <khalasa@piap.pl> | 2016-03-01 02:49:10 -0500 |
---|---|---|
committer | Arnd Bergmann <arnd@arndb.de> | 2016-03-02 14:09:15 -0500 |
commit | 59e430525b1f966edf2573256d78bf63c7561433 (patch) | |
tree | f64de7ec20d0fad3199d1403752db62482bbae93 | |
parent | 8056fb32af48c5d89854ac226f3a8141c1c1e639 (diff) |
CNS3xxx: remove unused *_VIRT definitions
All PCI mmio ranges are dynamically mapped now, so we
can remove the fixed virtual address definitions.
Signed-off-by: Krzysztof Hałasa <khalasa@piap.pl>
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
-rw-r--r-- | arch/arm/mach-cns3xxx/cns3xxx.h | 6 |
1 files changed, 0 insertions, 6 deletions
diff --git a/arch/arm/mach-cns3xxx/cns3xxx.h b/arch/arm/mach-cns3xxx/cns3xxx.h index a0f5b60662ae..a642ba5feb64 100644 --- a/arch/arm/mach-cns3xxx/cns3xxx.h +++ b/arch/arm/mach-cns3xxx/cns3xxx.h | |||
@@ -162,13 +162,11 @@ | |||
162 | #define CNS3XXX_L2C_BASE 0x92000000 /* L2 Cache Control */ | 162 | #define CNS3XXX_L2C_BASE 0x92000000 /* L2 Cache Control */ |
163 | 163 | ||
164 | #define CNS3XXX_PCIE0_MEM_BASE 0xA0000000 /* PCIe Port 0 IO/Memory Space */ | 164 | #define CNS3XXX_PCIE0_MEM_BASE 0xA0000000 /* PCIe Port 0 IO/Memory Space */ |
165 | #define CNS3XXX_PCIE0_MEM_BASE_VIRT 0xE0000000 | ||
166 | 165 | ||
167 | #define CNS3XXX_PCIE0_HOST_BASE 0xAB000000 /* PCIe Port 0 RC Base */ | 166 | #define CNS3XXX_PCIE0_HOST_BASE 0xAB000000 /* PCIe Port 0 RC Base */ |
168 | #define CNS3XXX_PCIE0_HOST_BASE_VIRT 0xE1000000 | 167 | #define CNS3XXX_PCIE0_HOST_BASE_VIRT 0xE1000000 |
169 | 168 | ||
170 | #define CNS3XXX_PCIE0_IO_BASE 0xAC000000 /* PCIe Port 0 */ | 169 | #define CNS3XXX_PCIE0_IO_BASE 0xAC000000 /* PCIe Port 0 */ |
171 | #define CNS3XXX_PCIE0_IO_BASE_VIRT 0xE2000000 | ||
172 | 170 | ||
173 | #define CNS3XXX_PCIE0_CFG0_BASE 0xAD000000 /* PCIe Port 0 CFG Type 0 */ | 171 | #define CNS3XXX_PCIE0_CFG0_BASE 0xAD000000 /* PCIe Port 0 CFG Type 0 */ |
174 | #define CNS3XXX_PCIE0_CFG0_BASE_VIRT 0xE3000000 | 172 | #define CNS3XXX_PCIE0_CFG0_BASE_VIRT 0xE3000000 |
@@ -177,16 +175,13 @@ | |||
177 | #define CNS3XXX_PCIE0_CFG1_BASE_VIRT 0xE4000000 | 175 | #define CNS3XXX_PCIE0_CFG1_BASE_VIRT 0xE4000000 |
178 | 176 | ||
179 | #define CNS3XXX_PCIE0_MSG_BASE 0xAF000000 /* PCIe Port 0 Message Space */ | 177 | #define CNS3XXX_PCIE0_MSG_BASE 0xAF000000 /* PCIe Port 0 Message Space */ |
180 | #define CNS3XXX_PCIE0_MSG_BASE_VIRT 0xE5000000 | ||
181 | 178 | ||
182 | #define CNS3XXX_PCIE1_MEM_BASE 0xB0000000 /* PCIe Port 1 IO/Memory Space */ | 179 | #define CNS3XXX_PCIE1_MEM_BASE 0xB0000000 /* PCIe Port 1 IO/Memory Space */ |
183 | #define CNS3XXX_PCIE1_MEM_BASE_VIRT 0xE8000000 | ||
184 | 180 | ||
185 | #define CNS3XXX_PCIE1_HOST_BASE 0xBB000000 /* PCIe Port 1 RC Base */ | 181 | #define CNS3XXX_PCIE1_HOST_BASE 0xBB000000 /* PCIe Port 1 RC Base */ |
186 | #define CNS3XXX_PCIE1_HOST_BASE_VIRT 0xE9000000 | 182 | #define CNS3XXX_PCIE1_HOST_BASE_VIRT 0xE9000000 |
187 | 183 | ||
188 | #define CNS3XXX_PCIE1_IO_BASE 0xBC000000 /* PCIe Port 1 */ | 184 | #define CNS3XXX_PCIE1_IO_BASE 0xBC000000 /* PCIe Port 1 */ |
189 | #define CNS3XXX_PCIE1_IO_BASE_VIRT 0xEA000000 | ||
190 | 185 | ||
191 | #define CNS3XXX_PCIE1_CFG0_BASE 0xBD000000 /* PCIe Port 1 CFG Type 0 */ | 186 | #define CNS3XXX_PCIE1_CFG0_BASE 0xBD000000 /* PCIe Port 1 CFG Type 0 */ |
192 | #define CNS3XXX_PCIE1_CFG0_BASE_VIRT 0xEB000000 | 187 | #define CNS3XXX_PCIE1_CFG0_BASE_VIRT 0xEB000000 |
@@ -195,7 +190,6 @@ | |||
195 | #define CNS3XXX_PCIE1_CFG1_BASE_VIRT 0xEC000000 | 190 | #define CNS3XXX_PCIE1_CFG1_BASE_VIRT 0xEC000000 |
196 | 191 | ||
197 | #define CNS3XXX_PCIE1_MSG_BASE 0xBF000000 /* PCIe Port 1 Message Space */ | 192 | #define CNS3XXX_PCIE1_MSG_BASE 0xBF000000 /* PCIe Port 1 Message Space */ |
198 | #define CNS3XXX_PCIE1_MSG_BASE_VIRT 0xED000000 | ||
199 | 193 | ||
200 | /* | 194 | /* |
201 | * Testchip peripheral and fpga gic regions | 195 | * Testchip peripheral and fpga gic regions |