diff options
author | Afzal Mohammed <afzal@ti.com> | 2013-10-12 06:15:45 -0400 |
---|---|---|
committer | Paul Walmsley <paul@pwsan.com> | 2013-10-14 00:48:15 -0400 |
commit | 37fbc27e2cc21cf2547ad752a220925904c85894 (patch) | |
tree | 012e6a57a4f4a857bc459d58314534e312ca8d1c | |
parent | 205e39b5a03350207d8bea47d2a248e20c34fffe (diff) |
ARM: OMAP2+: PRCM: AM43x definitions
Add AM43x CMINST, CDOFFS, RM_RSTST & RM_RSTCTRL definitions - minimal
ones that would be used.
Signed-off-by: Afzal Mohammed <afzal@ti.com>
Acked-by: Rajendra Nayak <rnayak@ti.com>
Acked-by: Tony Lindgren <tony@atomide.com>
Signed-off-by: Paul Walmsley <paul@pwsan.com>
-rw-r--r-- | arch/arm/mach-omap2/prcm43xx.h | 141 |
1 files changed, 141 insertions, 0 deletions
diff --git a/arch/arm/mach-omap2/prcm43xx.h b/arch/arm/mach-omap2/prcm43xx.h new file mode 100644 index 000000000000..f0636eca7a6e --- /dev/null +++ b/arch/arm/mach-omap2/prcm43xx.h | |||
@@ -0,0 +1,141 @@ | |||
1 | /* | ||
2 | * AM43x PRCM defines | ||
3 | * | ||
4 | * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/ | ||
5 | * | ||
6 | * This file is licensed under the terms of the GNU General Public License | ||
7 | * version 2. This program is licensed "as is" without any warranty of any | ||
8 | * kind, whether express or implied. | ||
9 | */ | ||
10 | |||
11 | #ifndef __ARCH_ARM_MACH_OMAP2_PRCM_43XX_H | ||
12 | #define __ARCH_ARM_MACH_OMAP2_PRCM_43XX_H | ||
13 | |||
14 | #define AM43XX_PRM_PARTITION 1 | ||
15 | #define AM43XX_CM_PARTITION 1 | ||
16 | |||
17 | /* PRM instances */ | ||
18 | #define AM43XX_PRM_OCP_SOCKET_INST 0x0000 | ||
19 | #define AM43XX_PRM_MPU_INST 0x0300 | ||
20 | #define AM43XX_PRM_GFX_INST 0x0400 | ||
21 | #define AM43XX_PRM_RTC_INST 0x0500 | ||
22 | #define AM43XX_PRM_TAMPER_INST 0x0600 | ||
23 | #define AM43XX_PRM_CEFUSE_INST 0x0700 | ||
24 | #define AM43XX_PRM_PER_INST 0x0800 | ||
25 | #define AM43XX_PRM_WKUP_INST 0x2000 | ||
26 | #define AM43XX_PRM_DEVICE_INST 0x4000 | ||
27 | |||
28 | /* RM RSTCTRL offsets */ | ||
29 | #define AM43XX_RM_PER_RSTCTRL_OFFSET 0x0010 | ||
30 | #define AM43XX_RM_GFX_RSTCTRL_OFFSET 0x0010 | ||
31 | #define AM43XX_RM_WKUP_RSTCTRL_OFFSET 0x0010 | ||
32 | |||
33 | /* RM RSTST offsets */ | ||
34 | #define AM43XX_RM_GFX_RSTST_OFFSET 0x0014 | ||
35 | #define AM43XX_RM_WKUP_RSTST_OFFSET 0x0014 | ||
36 | |||
37 | /* CM instances */ | ||
38 | #define AM43XX_CM_WKUP_INST 0x2800 | ||
39 | #define AM43XX_CM_DEVICE_INST 0x4100 | ||
40 | #define AM43XX_CM_DPLL_INST 0x4200 | ||
41 | #define AM43XX_CM_MPU_INST 0x8300 | ||
42 | #define AM43XX_CM_GFX_INST 0x8400 | ||
43 | #define AM43XX_CM_RTC_INST 0x8500 | ||
44 | #define AM43XX_CM_TAMPER_INST 0x8600 | ||
45 | #define AM43XX_CM_CEFUSE_INST 0x8700 | ||
46 | #define AM43XX_CM_PER_INST 0x8800 | ||
47 | |||
48 | /* CD offsets */ | ||
49 | #define AM43XX_CM_WKUP_L3_AON_CDOFFS 0x0000 | ||
50 | #define AM43XX_CM_WKUP_L3S_TSC_CDOFFS 0x0100 | ||
51 | #define AM43XX_CM_WKUP_L4_WKUP_AON_CDOFFS 0x0200 | ||
52 | #define AM43XX_CM_WKUP_WKUP_CDOFFS 0x0300 | ||
53 | #define AM43XX_CM_MPU_MPU_CDOFFS 0x0000 | ||
54 | #define AM43XX_CM_GFX_GFX_L3_CDOFFS 0x0000 | ||
55 | #define AM43XX_CM_RTC_RTC_CDOFFS 0x0000 | ||
56 | #define AM43XX_CM_TAMPER_TAMPER_CDOFFS 0x0000 | ||
57 | #define AM43XX_CM_CEFUSE_CEFUSE_CDOFFS 0x0000 | ||
58 | #define AM43XX_CM_PER_L3_CDOFFS 0x0000 | ||
59 | #define AM43XX_CM_PER_L3S_CDOFFS 0x0200 | ||
60 | #define AM43XX_CM_PER_ICSS_CDOFFS 0x0300 | ||
61 | #define AM43XX_CM_PER_L4LS_CDOFFS 0x0400 | ||
62 | #define AM43XX_CM_PER_EMIF_CDOFFS 0x0700 | ||
63 | #define AM43XX_CM_PER_DSS_CDOFFS 0x0a00 | ||
64 | #define AM43XX_CM_PER_CPSW_CDOFFS 0x0b00 | ||
65 | #define AM43XX_CM_PER_OCPWP_L3_CDOFFS 0x0c00 | ||
66 | |||
67 | /* CLK CTRL offsets */ | ||
68 | #define AM43XX_CM_PER_UART1_CLKCTRL_OFFSET 0x0580 | ||
69 | #define AM43XX_CM_PER_UART2_CLKCTRL_OFFSET 0x0588 | ||
70 | #define AM43XX_CM_PER_UART3_CLKCTRL_OFFSET 0x0590 | ||
71 | #define AM43XX_CM_PER_UART4_CLKCTRL_OFFSET 0x0598 | ||
72 | #define AM43XX_CM_PER_UART5_CLKCTRL_OFFSET 0x05a0 | ||
73 | #define AM43XX_CM_PER_DCAN0_CLKCTRL_OFFSET 0x0428 | ||
74 | #define AM43XX_CM_PER_DCAN1_CLKCTRL_OFFSET 0x0430 | ||
75 | #define AM43XX_CM_PER_ELM_CLKCTRL_OFFSET 0x0468 | ||
76 | #define AM43XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET 0x0438 | ||
77 | #define AM43XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET 0x0440 | ||
78 | #define AM43XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET 0x0448 | ||
79 | #define AM43XX_CM_PER_GPIO1_CLKCTRL_OFFSET 0x0478 | ||
80 | #define AM43XX_CM_PER_GPIO2_CLKCTRL_OFFSET 0x0480 | ||
81 | #define AM43XX_CM_PER_GPIO3_CLKCTRL_OFFSET 0x0488 | ||
82 | #define AM43XX_CM_PER_I2C1_CLKCTRL_OFFSET 0x04a8 | ||
83 | #define AM43XX_CM_PER_I2C2_CLKCTRL_OFFSET 0x04b0 | ||
84 | #define AM43XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET 0x04b8 | ||
85 | #define AM43XX_CM_PER_MMC0_CLKCTRL_OFFSET 0x04c0 | ||
86 | #define AM43XX_CM_PER_MMC1_CLKCTRL_OFFSET 0x04c8 | ||
87 | #define AM43XX_CM_PER_SPI0_CLKCTRL_OFFSET 0x0500 | ||
88 | #define AM43XX_CM_PER_SPI1_CLKCTRL_OFFSET 0x0508 | ||
89 | #define AM43XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET 0x0528 | ||
90 | #define AM43XX_CM_PER_TIMER2_CLKCTRL_OFFSET 0x0530 | ||
91 | #define AM43XX_CM_PER_TIMER3_CLKCTRL_OFFSET 0x0538 | ||
92 | #define AM43XX_CM_PER_TIMER4_CLKCTRL_OFFSET 0x0540 | ||
93 | #define AM43XX_CM_PER_TIMER5_CLKCTRL_OFFSET 0x0548 | ||
94 | #define AM43XX_CM_PER_TIMER6_CLKCTRL_OFFSET 0x0550 | ||
95 | #define AM43XX_CM_PER_TIMER7_CLKCTRL_OFFSET 0x0558 | ||
96 | #define AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET 0x0228 | ||
97 | #define AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET 0x0360 | ||
98 | #define AM43XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET 0x0350 | ||
99 | #define AM43XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET 0x0358 | ||
100 | #define AM43XX_CM_WKUP_UART0_CLKCTRL_OFFSET 0x0348 | ||
101 | #define AM43XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET 0x0328 | ||
102 | #define AM43XX_CM_WKUP_I2C0_CLKCTRL_OFFSET 0x0340 | ||
103 | #define AM43XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET 0x0368 | ||
104 | #define AM43XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET 0x0120 | ||
105 | #define AM43XX_CM_WKUP_WDT1_CLKCTRL_OFFSET 0x0338 | ||
106 | #define AM43XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET 0x0220 | ||
107 | #define AM43XX_CM_RTC_RTC_CLKCTRL_OFFSET 0x0020 | ||
108 | #define AM43XX_CM_PER_MMC2_CLKCTRL_OFFSET 0x0248 | ||
109 | #define AM43XX_CM_PER_GPMC_CLKCTRL_OFFSET 0x0220 | ||
110 | #define AM43XX_CM_PER_MCASP0_CLKCTRL_OFFSET 0x0238 | ||
111 | #define AM43XX_CM_PER_MCASP1_CLKCTRL_OFFSET 0x0240 | ||
112 | #define AM43XX_CM_PER_L4LS_CLKCTRL_OFFSET 0x0420 | ||
113 | #define AM43XX_CM_PER_L3_CLKCTRL_OFFSET 0x0020 | ||
114 | #define AM43XX_CM_PER_TPCC_CLKCTRL_OFFSET 0x0078 | ||
115 | #define AM43XX_CM_PER_TPTC0_CLKCTRL_OFFSET 0x0080 | ||
116 | #define AM43XX_CM_PER_TPTC1_CLKCTRL_OFFSET 0x0088 | ||
117 | #define AM43XX_CM_PER_TPTC2_CLKCTRL_OFFSET 0x0090 | ||
118 | #define AM43XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET 0x0b20 | ||
119 | #define AM43XX_CM_PER_PRUSS_CLKCTRL_OFFSET 0x0320 | ||
120 | #define AM43XX_CM_GFX_GFX_CLKCTRL_OFFSET 0x0020 | ||
121 | #define AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET 0x00a0 | ||
122 | #define AM43XX_CM_MPU_MPU_CLKCTRL_OFFSET 0x0020 | ||
123 | #define AM43XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET 0x0040 | ||
124 | #define AM43XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET 0x0050 | ||
125 | #define AM43XX_CM_PER_SHA0_CLKCTRL_OFFSET 0x0058 | ||
126 | #define AM43XX_CM_PER_AES0_CLKCTRL_OFFSET 0x0028 | ||
127 | #define AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET 0x0560 | ||
128 | #define AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET 0x0568 | ||
129 | #define AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET 0x0570 | ||
130 | #define AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET 0x0578 | ||
131 | #define AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET 0x0230 | ||
132 | #define AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET 0x0450 | ||
133 | #define AM43XX_CM_PER_EPWMSS4_CLKCTRL_OFFSET 0x0458 | ||
134 | #define AM43XX_CM_PER_EPWMSS5_CLKCTRL_OFFSET 0x0460 | ||
135 | #define AM43XX_CM_PER_SPI2_CLKCTRL_OFFSET 0x0510 | ||
136 | #define AM43XX_CM_PER_SPI3_CLKCTRL_OFFSET 0x0518 | ||
137 | #define AM43XX_CM_PER_SPI4_CLKCTRL_OFFSET 0x0520 | ||
138 | #define AM43XX_CM_PER_GPIO4_CLKCTRL_OFFSET 0x0490 | ||
139 | #define AM43XX_CM_PER_GPIO5_CLKCTRL_OFFSET 0x0498 | ||
140 | |||
141 | #endif | ||