aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorMadhav Chauhan <madhav.chauhan@intel.com>2018-09-16 06:53:28 -0400
committerJani Nikula <jani.nikula@intel.com>2018-09-26 08:52:26 -0400
commit33868a91c1d9627b5003b8e299c46c6cfee4ff18 (patch)
treec7fdd6798fdd4ea25272ac4672b4dc071159a68c
parent7a90938332d80faf973fbcffdf6e674e7b8f0914 (diff)
drm/i915/icl: Define data/clock lanes dphy timing registers
This patch defines DSI_CLK_TIMING_PARAM, DPHY_CLK_TIMING_PARAM, DSI_DATA_TIMING_PARAM, DPHY_DATA_TIMING_PARAM register used in dphy programming. v2: Define mask/shift for bitfields and keep names as per BSPEC (Jani N) Signed-off-by: Madhav Chauhan <madhav.chauhan@intel.com> Signed-off-by: Jani Nikula <jani.nikula@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/1537095223-5184-6-git-send-email-madhav.chauhan@intel.com
-rw-r--r--drivers/gpu/drm/i915/i915_reg.h58
1 files changed, 58 insertions, 0 deletions
diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h
index e7e6ca7f9665..f8a35fa9eeb5 100644
--- a/drivers/gpu/drm/i915/i915_reg.h
+++ b/drivers/gpu/drm/i915/i915_reg.h
@@ -10286,6 +10286,64 @@ enum skl_power_gate {
10286 _ICL_DSI_T_INIT_MASTER_0,\ 10286 _ICL_DSI_T_INIT_MASTER_0,\
10287 _ICL_DSI_T_INIT_MASTER_1) 10287 _ICL_DSI_T_INIT_MASTER_1)
10288 10288
10289#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10290#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10291#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10292 _DPHY_CLK_TIMING_PARAM_0,\
10293 _DPHY_CLK_TIMING_PARAM_1)
10294#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10295#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10296#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10297 _DSI_CLK_TIMING_PARAM_0,\
10298 _DSI_CLK_TIMING_PARAM_1)
10299#define CLK_PREPARE_OVERRIDE (1 << 31)
10300#define CLK_PREPARE(x) ((x) << 28)
10301#define CLK_PREPARE_MASK (0x7 << 28)
10302#define CLK_PREPARE_SHIFT 28
10303#define CLK_ZERO_OVERRIDE (1 << 27)
10304#define CLK_ZERO(x) ((x) << 20)
10305#define CLK_ZERO_MASK (0xf << 20)
10306#define CLK_ZERO_SHIFT 20
10307#define CLK_PRE_OVERRIDE (1 << 19)
10308#define CLK_PRE(x) ((x) << 16)
10309#define CLK_PRE_MASK (0x3 << 16)
10310#define CLK_PRE_SHIFT 16
10311#define CLK_POST_OVERRIDE (1 << 15)
10312#define CLK_POST(x) ((x) << 8)
10313#define CLK_POST_MASK (0x7 << 8)
10314#define CLK_POST_SHIFT 8
10315#define CLK_TRAIL_OVERRIDE (1 << 7)
10316#define CLK_TRAIL(x) ((x) << 0)
10317#define CLK_TRAIL_MASK (0xf << 0)
10318#define CLK_TRAIL_SHIFT 0
10319
10320#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10321#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10322#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10323 _DPHY_DATA_TIMING_PARAM_0,\
10324 _DPHY_DATA_TIMING_PARAM_1)
10325#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10326#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10327#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10328 _DSI_DATA_TIMING_PARAM_0,\
10329 _DSI_DATA_TIMING_PARAM_1)
10330#define HS_PREPARE_OVERRIDE (1 << 31)
10331#define HS_PREPARE(x) ((x) << 24)
10332#define HS_PREPARE_MASK (0x7 << 24)
10333#define HS_PREPARE_SHIFT 24
10334#define HS_ZERO_OVERRIDE (1 << 23)
10335#define HS_ZERO(x) ((x) << 16)
10336#define HS_ZERO_MASK (0xf << 16)
10337#define HS_ZERO_SHIFT 16
10338#define HS_TRAIL_OVERRIDE (1 << 15)
10339#define HS_TRAIL(x) ((x) << 8)
10340#define HS_TRAIL_MASK (0x7 << 8)
10341#define HS_TRAIL_SHIFT 8
10342#define HS_EXIT_OVERRIDE (1 << 7)
10343#define HS_EXIT(x) ((x) << 0)
10344#define HS_EXIT_MASK (0x7 << 0)
10345#define HS_EXIT_SHIFT 0
10346
10289/* bits 31:0 */ 10347/* bits 31:0 */
10290#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 10348#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
10291#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 10349#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)