diff options
author | David Gilhooley <dgilhooley@nvidia.com> | 2018-05-08 18:49:42 -0400 |
---|---|---|
committer | Will Deacon <will.deacon@arm.com> | 2018-05-09 09:28:20 -0400 |
commit | 1b06bd8dd95f7a19ab33fdf0f477c94950822ab3 (patch) | |
tree | 486b7e2f5a330231c3141e0509408fe163b1a8ee | |
parent | 05c58752f9dce11e396676eb731a620541590ed0 (diff) |
arm64: Add MIDR encoding for NVIDIA CPUs
This patch adds the MIDR encodings for NVIDIA as well as
the Denver and Carmel CPUs used in Tegra SoCs.
Signed-off-by: David Gilhooley <dgilhooley@nvidia.com>
Signed-off-by: Will Deacon <will.deacon@arm.com>
-rw-r--r-- | arch/arm64/include/asm/cputype.h | 6 |
1 files changed, 6 insertions, 0 deletions
diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index 30014a9f8f2b..ea690b3562af 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h | |||
@@ -75,6 +75,7 @@ | |||
75 | #define ARM_CPU_IMP_CAVIUM 0x43 | 75 | #define ARM_CPU_IMP_CAVIUM 0x43 |
76 | #define ARM_CPU_IMP_BRCM 0x42 | 76 | #define ARM_CPU_IMP_BRCM 0x42 |
77 | #define ARM_CPU_IMP_QCOM 0x51 | 77 | #define ARM_CPU_IMP_QCOM 0x51 |
78 | #define ARM_CPU_IMP_NVIDIA 0x4E | ||
78 | 79 | ||
79 | #define ARM_CPU_PART_AEM_V8 0xD0F | 80 | #define ARM_CPU_PART_AEM_V8 0xD0F |
80 | #define ARM_CPU_PART_FOUNDATION 0xD00 | 81 | #define ARM_CPU_PART_FOUNDATION 0xD00 |
@@ -99,6 +100,9 @@ | |||
99 | #define QCOM_CPU_PART_FALKOR 0xC00 | 100 | #define QCOM_CPU_PART_FALKOR 0xC00 |
100 | #define QCOM_CPU_PART_KRYO 0x200 | 101 | #define QCOM_CPU_PART_KRYO 0x200 |
101 | 102 | ||
103 | #define NVIDIA_CPU_PART_DENVER 0x003 | ||
104 | #define NVIDIA_CPU_PART_CARMEL 0x004 | ||
105 | |||
102 | #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) | 106 | #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) |
103 | #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) | 107 | #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) |
104 | #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) | 108 | #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) |
@@ -114,6 +118,8 @@ | |||
114 | #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1) | 118 | #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1) |
115 | #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR) | 119 | #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR) |
116 | #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO) | 120 | #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO) |
121 | #define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER) | ||
122 | #define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL) | ||
117 | 123 | ||
118 | #ifndef __ASSEMBLY__ | 124 | #ifndef __ASSEMBLY__ |
119 | 125 | ||