aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorAkash Goel <akash.goel@intel.com>2015-03-06 00:37:20 -0500
committerDaniel Vetter <daniel.vetter@ffwll.ch>2015-03-17 17:30:24 -0400
commit0beb059ab8312cd9dab598a3fb3555355c01a0d9 (patch)
tree8cfe53930d82d88bbe17d14d83d2d53c4def265e
parent74ef117378d39042af1d42cab032fe78a0e0808d (diff)
drm/i915/skl: Updated the gen9_enable_rps function
On SKL, GT frequency is programmed in units of 16.66 MHZ units compared to 50 MHZ for older platforms. Also the time value specified for Up/Down EI & Up/Down thresholds are expressed in units of 1.33 us, compared to 1.28 us for older platforms. So updated the gen9_enable_rps function as per that. v2: Updated to use new macro GT_INTERVAL_FROM_US v3: Removed the initial setup of certain registers, from gen9_enable_rps, which gets overridden later from gen6_set_rps (Damien) v4: Removed the enabling of rps interrupts, from gen9_enable_rps. To be done from intel_gen6_powersave_work only, as done for other platforms also. Signed-off-by: Akash Goel <akash.goel@intel.com> Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org> Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
-rw-r--r--drivers/gpu/drm/i915/intel_pm.c28
1 files changed, 13 insertions, 15 deletions
diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel_pm.c
index 5fad6cd48b8b..959058fa27f3 100644
--- a/drivers/gpu/drm/i915/intel_pm.c
+++ b/drivers/gpu/drm/i915/intel_pm.c
@@ -4233,23 +4233,21 @@ static void gen9_enable_rps(struct drm_device *dev)
4233 4233
4234 gen6_init_rps_frequencies(dev); 4234 gen6_init_rps_frequencies(dev);
4235 4235
4236 I915_WRITE(GEN6_RPNSWREQ, 0xc800000); 4236 /* Program defaults and thresholds for RPS*/
4237 I915_WRITE(GEN6_RC_VIDEO_FREQ, 0xc800000); 4237 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4238 4238 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
4239 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240); 4239
4240 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 0x12060000); 4240 /* 1 second timeout*/
4241 I915_WRITE(GEN6_RP_UP_THRESHOLD, 0xe808); 4241 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4242 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 0x3bd08); 4242 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4243 I915_WRITE(GEN6_RP_UP_EI, 0x101d0); 4243
4244 I915_WRITE(GEN6_RP_DOWN_EI, 0x55730);
4245 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa); 4244 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
4246 I915_WRITE(GEN6_PMINTRMSK, 0x6);
4247 I915_WRITE(GEN6_RP_CONTROL, GEN6_RP_MEDIA_TURBO |
4248 GEN6_RP_MEDIA_HW_MODE | GEN6_RP_MEDIA_IS_GFX |
4249 GEN6_RP_ENABLE | GEN6_RP_UP_BUSY_AVG |
4250 GEN6_RP_DOWN_IDLE_AVG);
4251 4245
4252 gen6_enable_rps_interrupts(dev); 4246 /* Leaning on the below call to gen6_set_rps to program/setup the
4247 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4248 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4249 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4250 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
4253 4251
4254 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); 4252 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4255} 4253}