diff options
| author | Linus Torvalds <torvalds@linux-foundation.org> | 2016-05-19 13:02:26 -0400 |
|---|---|---|
| committer | Linus Torvalds <torvalds@linux-foundation.org> | 2016-05-19 13:02:26 -0400 |
| commit | 07b75260ebc2c789724c594d7eaf0194fa47b3be (patch) | |
| tree | d88b770bca479789e688d95e50aacd5d09b59b21 /include/linux | |
| parent | 0efacbbaee1e94e9942da0912f5b46ffd45a74bd (diff) | |
| parent | 6e4ad1b413604b9130bdbe532aafdbd47ff5318e (diff) | |
Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
Pull MIPS updates from Ralf Baechle:
"This is the main pull request for MIPS for 4.7. Here's the summary of
the changes:
- ATH79: Support for DTB passuing using the UHI boot protocol
- ATH79: Remove support for builtin DTB.
- ATH79: Add zboot debug serial support.
- ATH79: Add initial support for Dragino MS14 (Dragine 2), Onion Omega
and DPT-Module.
- ATH79: Update devicetree clock support for AR9132 and AR9331.
- ATH79: Cleanup the DT code.
- ATH79: Support newer SOCs in ath79_ddr_ctrl_init.
- ATH79: Fix regression in PCI window initialization.
- BCM47xx: Move SPROM driver to drivers/firmware/
- BCM63xx: Enable partition parser in defconfig.
- BMIPS: BMIPS5000 has I cache filing from D cache
- BMIPS: BMIPS: Add cpu-feature-overrides.h
- BMIPS: Add Whirlwind support
- BMIPS: Adjust mips-hpt-frequency for BCM7435
- BMIPS: Remove maxcpus from BCM97435SVMB DTS
- BMIPS: Add missing 7038 L1 register cells to BCM7435
- BMIPS: Various tweaks to initialization code.
- BMIPS: Enable partition parser in defconfig.
- BMIPS: Cache tweaks.
- BMIPS: Add UART, I2C and SATA devices to DT.
- BMIPS: Add BCM6358 and BCM63268support
- BMIPS: Add device tree example for BCM6358.
- BMIPS: Improve Improve BCM6328 and BCM6368 device trees
- Lantiq: Add support for device tree file from boot loader
- Lantiq: Allow build with no built-in DT.
- Loongson 3: Reserve 32MB for RS780E integrated GPU.
- Loongson 3: Fix build error after ld-version.sh modification
- Loongson 3: Move chipset ACPI code from drivers to arch.
- Loongson 3: Speedup irq processing.
- Loongson 3: Add basic Loongson 3A support.
- Loongson 3: Set cache flush handlers to nop.
- Loongson 3: Invalidate special TLBs when needed.
- Loongson 3: Fast TLB refill handler.
- MT7620: Fallback strategy for invalid syscfg0.
- Netlogic: Fix CP0_EBASE redefinition warnings
- Octeon: Initialization fixes
- Octeon: Add DTS files for the D-Link DSR-1000N and EdgeRouter Lite
- Octeon: Enable add Octeon-drivers in cavium_octeon_defconfig
- Octeon: Correctly handle endian-swapped initramfs images.
- Octeon: Support CN73xx, CN75xx and CN78xx.
- Octeon: Remove dead code from cvmx-sysinfo.
- Octeon: Extend number of supported CPUs past 32.
- Octeon: Remove some code limiting NR_IRQS to 255.
- Octeon: Simplify octeon_irq_ciu_gpio_set_type.
- Octeon: Mark some functions __init in smp.c
- Octeon: Octeon: Add Octeon III CN7xxx interface detection
- PIC32: Add serial driver and bindings for it.
- PIC32: Add PIC32 deadman timer driver and bindings.
- PIC32: Add PIC32 clock timer driver and bindings.
- Pistachio: Determine SoC revision during boot
- Sibyte: Fix Kconfig dependencies of SIBYTE_BUS_WATCHER.
- Sibyte: Strip redundant comments from bcm1480_regs.h.
- Panic immediately if panic_on_oops is set.
- module: fix incorrect IS_ERR_VALUE macro usage.
- module: Make consistent use of pr_*
- Remove no longer needed work_on_cpu() call.
- Remove CONFIG_IPV6_PRIVACY from defconfigs.
- Fix registers of non-crashing CPUs in dumps.
- Handle MIPSisms in new vmcore_elf32_check_arch.
- Select CONFIG_HANDLE_DOMAIN_IRQ and make it work.
- Allow RIXI to be used on non-R2 or R6 cores.
- Reserve nosave data for hibernation
- Fix siginfo.h to use strict POSIX types.
- Don't unwind user mode with EVA.
- Fix watchpoint restoration
- Ptrace watchpoints for R6.
- Sync icache when it fills from dcache
- I6400 I-cache fills from dcache.
- Various MSA fixes.
- Cleanup MIPS_CPU_* definitions.
- Signal: Move generic copy_siginfo to signal.h
- Signal: Fix uapi include in exported asm/siginfo.h
- Timer fixes for sake of KVM.
- XPA TLB refill fixes.
- Treat perf counter feature
- Update John Crispin's email address
- Add PIC32 watchdog and bindings.
- Handle R10000 LL/SC bug in set_pte()
- cpufreq: Various fixes for Longson1.
- R6: Fix R2 emulation.
- mathemu: Cosmetic fix to ADDIUPC emulation, plenty of other small fixes
- ELF: ABI and FP fixes.
- Allow for relocatable kernel and use that to support KASLR.
- Fix CPC_BASE_ADDR mask
- Plenty fo smp-cps, CM, R6 and M6250 fixes.
- Make reset_control_ops const.
- Fix kernel command line handling of leading whitespace.
- Cleanups to cache handling.
- Add brcm, bcm6345-l1-intc device tree bindings.
- Use generic clkdev.h header
- Remove CLK_IS_ROOT usage.
- Misc small cleanups.
- CM: Fix compilation error when !MIPS_CM
- oprofile: Fix a preemption issue
- Detect DSP ASE v3 support:1"
* 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus: (275 commits)
MIPS: pic32mzda: fix getting timer clock rate.
MIPS: ath79: fix regression in PCI window initialization
MIPS: ath79: make ath79_ddr_ctrl_init() compatible for newer SoCs
MIPS: Fix VZ probe gas errors with binutils <2.24
MIPS: perf: Fix I6400 event numbers
MIPS: DEC: Export `ioasic_ssr_lock' to modules
MIPS: MSA: Fix a link error on `_init_msa_upper' with older GCC
MIPS: CM: Fix compilation error when !MIPS_CM
MIPS: Fix genvdso error on rebuild
USB: ohci-jz4740: Remove obsolete driver
MIPS: JZ4740: Probe OHCI platform device via DT
MIPS: JZ4740: Qi LB60: Remove support for AVT2 variant
MIPS: pistachio: Determine SoC revision during boot
MIPS: BMIPS: Adjust mips-hpt-frequency for BCM7435
mips: mt7620: fallback to SDRAM when syscfg0 does not have a valid value for the memory type
MIPS: Prevent "restoration" of MSA context in non-MSA kernels
MIPS: cevt-r4k: Dynamically calculate min_delta_ns
MIPS: malta-time: Take seconds into account
MIPS: malta-time: Start GIC count before syncing to RTC
MIPS: Force CPUs to lose FP context during mode switches
...
Diffstat (limited to 'include/linux')
| -rw-r--r-- | include/linux/bcm47xx_sprom.h | 24 | ||||
| -rw-r--r-- | include/linux/crash_dump.h | 8 | ||||
| -rw-r--r-- | include/linux/irqchip/mips-gic.h | 17 | ||||
| -rw-r--r-- | include/linux/signal.h | 15 |
4 files changed, 62 insertions, 2 deletions
diff --git a/include/linux/bcm47xx_sprom.h b/include/linux/bcm47xx_sprom.h new file mode 100644 index 000000000000..c06b47c84e1a --- /dev/null +++ b/include/linux/bcm47xx_sprom.h | |||
| @@ -0,0 +1,24 @@ | |||
| 1 | /* | ||
| 2 | * This program is free software; you can redistribute it and/or modify it | ||
| 3 | * under the terms of the GNU General Public License as published by the | ||
| 4 | * Free Software Foundation; either version 2 of the License, or (at your | ||
| 5 | * option) any later version. | ||
| 6 | */ | ||
| 7 | |||
| 8 | #ifndef __BCM47XX_SPROM_H | ||
| 9 | #define __BCM47XX_SPROM_H | ||
| 10 | |||
| 11 | #include <linux/types.h> | ||
| 12 | #include <linux/kernel.h> | ||
| 13 | #include <linux/vmalloc.h> | ||
| 14 | |||
| 15 | #ifdef CONFIG_BCM47XX_SPROM | ||
| 16 | int bcm47xx_sprom_register_fallbacks(void); | ||
| 17 | #else | ||
| 18 | static inline int bcm47xx_sprom_register_fallbacks(void) | ||
| 19 | { | ||
| 20 | return -ENOTSUPP; | ||
| 21 | }; | ||
| 22 | #endif | ||
| 23 | |||
| 24 | #endif /* __BCM47XX_SPROM_H */ | ||
diff --git a/include/linux/crash_dump.h b/include/linux/crash_dump.h index 3849fce7ecfe..3873697ba21c 100644 --- a/include/linux/crash_dump.h +++ b/include/linux/crash_dump.h | |||
| @@ -34,9 +34,13 @@ void vmcore_cleanup(void); | |||
| 34 | 34 | ||
| 35 | /* | 35 | /* |
| 36 | * Architecture code can redefine this if there are any special checks | 36 | * Architecture code can redefine this if there are any special checks |
| 37 | * needed for 64-bit ELF vmcores. In case of 32-bit only architecture, | 37 | * needed for 32-bit ELF or 64-bit ELF vmcores. In case of 32-bit |
| 38 | * this can be set to zero. | 38 | * only architecture, vmcore_elf64_check_arch can be set to zero. |
| 39 | */ | 39 | */ |
| 40 | #ifndef vmcore_elf32_check_arch | ||
| 41 | #define vmcore_elf32_check_arch(x) elf_check_arch(x) | ||
| 42 | #endif | ||
| 43 | |||
| 40 | #ifndef vmcore_elf64_check_arch | 44 | #ifndef vmcore_elf64_check_arch |
| 41 | #define vmcore_elf64_check_arch(x) (elf_check_arch(x) || vmcore_elf_check_arch_cross(x)) | 45 | #define vmcore_elf64_check_arch(x) (elf_check_arch(x) || vmcore_elf_check_arch_cross(x)) |
| 42 | #endif | 46 | #endif |
diff --git a/include/linux/irqchip/mips-gic.h b/include/linux/irqchip/mips-gic.h index 80f89e4a29ac..81f930b0bca9 100644 --- a/include/linux/irqchip/mips-gic.h +++ b/include/linux/irqchip/mips-gic.h | |||
| @@ -103,6 +103,7 @@ | |||
| 103 | #define GIC_VPE_SWINT0_MAP_OFS 0x0054 | 103 | #define GIC_VPE_SWINT0_MAP_OFS 0x0054 |
| 104 | #define GIC_VPE_SWINT1_MAP_OFS 0x0058 | 104 | #define GIC_VPE_SWINT1_MAP_OFS 0x0058 |
| 105 | #define GIC_VPE_OTHER_ADDR_OFS 0x0080 | 105 | #define GIC_VPE_OTHER_ADDR_OFS 0x0080 |
| 106 | #define GIC_VP_IDENT_OFS 0x0088 | ||
| 106 | #define GIC_VPE_WD_CONFIG0_OFS 0x0090 | 107 | #define GIC_VPE_WD_CONFIG0_OFS 0x0090 |
| 107 | #define GIC_VPE_WD_COUNT0_OFS 0x0094 | 108 | #define GIC_VPE_WD_COUNT0_OFS 0x0094 |
| 108 | #define GIC_VPE_WD_INITIAL0_OFS 0x0098 | 109 | #define GIC_VPE_WD_INITIAL0_OFS 0x0098 |
| @@ -211,6 +212,10 @@ | |||
| 211 | #define GIC_VPE_SMASK_FDC_SHF 6 | 212 | #define GIC_VPE_SMASK_FDC_SHF 6 |
| 212 | #define GIC_VPE_SMASK_FDC_MSK (MSK(1) << GIC_VPE_SMASK_FDC_SHF) | 213 | #define GIC_VPE_SMASK_FDC_MSK (MSK(1) << GIC_VPE_SMASK_FDC_SHF) |
| 213 | 214 | ||
| 215 | /* GIC_VP_IDENT fields */ | ||
| 216 | #define GIC_VP_IDENT_VCNUM_SHF 0 | ||
| 217 | #define GIC_VP_IDENT_VCNUM_MSK (MSK(6) << GIC_VP_IDENT_VCNUM_SHF) | ||
| 218 | |||
| 214 | /* GIC nomenclature for Core Interrupt Pins. */ | 219 | /* GIC nomenclature for Core Interrupt Pins. */ |
| 215 | #define GIC_CPU_INT0 0 /* Core Interrupt 2 */ | 220 | #define GIC_CPU_INT0 0 /* Core Interrupt 2 */ |
| 216 | #define GIC_CPU_INT1 1 /* . */ | 221 | #define GIC_CPU_INT1 1 /* . */ |
| @@ -278,4 +283,16 @@ static inline int gic_get_usm_range(struct resource *gic_usm_res) | |||
| 278 | 283 | ||
| 279 | #endif /* CONFIG_MIPS_GIC */ | 284 | #endif /* CONFIG_MIPS_GIC */ |
| 280 | 285 | ||
| 286 | /** | ||
| 287 | * gic_read_local_vp_id() - read the local VPs VCNUM | ||
| 288 | * | ||
| 289 | * Read the VCNUM of the local VP from the GIC_VP_IDENT register and | ||
| 290 | * return it to the caller. This ID should be used to refer to the VP | ||
| 291 | * via the GICs VP-other region, or when calculating an offset to a | ||
| 292 | * bit representing the VP in interrupt masks. | ||
| 293 | * | ||
| 294 | * Return: The VCNUM value for the local VP. | ||
| 295 | */ | ||
| 296 | extern unsigned gic_read_local_vp_id(void); | ||
| 297 | |||
| 281 | #endif /* __LINUX_IRQCHIP_MIPS_GIC_H */ | 298 | #endif /* __LINUX_IRQCHIP_MIPS_GIC_H */ |
diff --git a/include/linux/signal.h b/include/linux/signal.h index 3fbe81444d31..639be264f5f9 100644 --- a/include/linux/signal.h +++ b/include/linux/signal.h | |||
| @@ -28,6 +28,21 @@ struct sigpending { | |||
| 28 | sigset_t signal; | 28 | sigset_t signal; |
| 29 | }; | 29 | }; |
| 30 | 30 | ||
| 31 | #ifndef HAVE_ARCH_COPY_SIGINFO | ||
| 32 | |||
| 33 | #include <linux/string.h> | ||
| 34 | |||
| 35 | static inline void copy_siginfo(struct siginfo *to, struct siginfo *from) | ||
| 36 | { | ||
| 37 | if (from->si_code < 0) | ||
| 38 | memcpy(to, from, sizeof(*to)); | ||
| 39 | else | ||
| 40 | /* _sigchld is currently the largest know union member */ | ||
| 41 | memcpy(to, from, __ARCH_SI_PREAMBLE_SIZE + sizeof(from->_sifields._sigchld)); | ||
| 42 | } | ||
| 43 | |||
| 44 | #endif | ||
| 45 | |||
| 31 | /* | 46 | /* |
| 32 | * Define some primitives to manipulate sigset_t. | 47 | * Define some primitives to manipulate sigset_t. |
| 33 | */ | 48 | */ |
