diff options
author | Peter Ujfalusi <peter.ujfalusi@ti.com> | 2016-05-30 05:39:02 -0400 |
---|---|---|
committer | Peter Ujfalusi <peter.ujfalusi@ti.com> | 2016-06-03 09:06:40 -0400 |
commit | 26038aad2511566c1a0923777e76565a13af0b8d (patch) | |
tree | 25eaf1579fb5787cca7efd8fc0c6ad8f806648f9 /drivers/gpu/drm/omapdrm | |
parent | 781a162244a2669d0f1087c72d7388df15682f03 (diff) |
drm/omap: Remove the video/omapdss.h and move it's content to local header file
Move the contents of the video/omapdss.h header file to omapdrm/dss local
header file and remove the original global header. The omapfb stach is
using video/omapfb_dss.h so this change will complete the separation of the
two driver implementation.
Signed-off-by: Peter Ujfalusi <peter.ujfalusi@ti.com>
Diffstat (limited to 'drivers/gpu/drm/omapdrm')
-rw-r--r-- | drivers/gpu/drm/omapdrm/dss/omapdss.h | 866 |
1 files changed, 865 insertions, 1 deletions
diff --git a/drivers/gpu/drm/omapdrm/dss/omapdss.h b/drivers/gpu/drm/omapdrm/dss/omapdss.h index d7e7c909bbc2..9263283952b9 100644 --- a/drivers/gpu/drm/omapdrm/dss/omapdss.h +++ b/drivers/gpu/drm/omapdrm/dss/omapdss.h | |||
@@ -18,7 +18,871 @@ | |||
18 | #ifndef __OMAP_DRM_DSS_H | 18 | #ifndef __OMAP_DRM_DSS_H |
19 | #define __OMAP_DRM_DSS_H | 19 | #define __OMAP_DRM_DSS_H |
20 | 20 | ||
21 | #include <video/omapdss.h> | 21 | #include <linux/list.h> |
22 | #include <linux/kobject.h> | ||
23 | #include <linux/device.h> | ||
24 | #include <linux/interrupt.h> | ||
25 | #include <video/videomode.h> | ||
26 | #include <linux/platform_data/omapdss.h> | ||
27 | |||
28 | #define DISPC_IRQ_FRAMEDONE (1 << 0) | ||
29 | #define DISPC_IRQ_VSYNC (1 << 1) | ||
30 | #define DISPC_IRQ_EVSYNC_EVEN (1 << 2) | ||
31 | #define DISPC_IRQ_EVSYNC_ODD (1 << 3) | ||
32 | #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4) | ||
33 | #define DISPC_IRQ_PROG_LINE_NUM (1 << 5) | ||
34 | #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6) | ||
35 | #define DISPC_IRQ_GFX_END_WIN (1 << 7) | ||
36 | #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8) | ||
37 | #define DISPC_IRQ_OCP_ERR (1 << 9) | ||
38 | #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10) | ||
39 | #define DISPC_IRQ_VID1_END_WIN (1 << 11) | ||
40 | #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12) | ||
41 | #define DISPC_IRQ_VID2_END_WIN (1 << 13) | ||
42 | #define DISPC_IRQ_SYNC_LOST (1 << 14) | ||
43 | #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15) | ||
44 | #define DISPC_IRQ_WAKEUP (1 << 16) | ||
45 | #define DISPC_IRQ_SYNC_LOST2 (1 << 17) | ||
46 | #define DISPC_IRQ_VSYNC2 (1 << 18) | ||
47 | #define DISPC_IRQ_VID3_END_WIN (1 << 19) | ||
48 | #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20) | ||
49 | #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21) | ||
50 | #define DISPC_IRQ_FRAMEDONE2 (1 << 22) | ||
51 | #define DISPC_IRQ_FRAMEDONEWB (1 << 23) | ||
52 | #define DISPC_IRQ_FRAMEDONETV (1 << 24) | ||
53 | #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25) | ||
54 | #define DISPC_IRQ_WBUNCOMPLETEERROR (1 << 26) | ||
55 | #define DISPC_IRQ_SYNC_LOST3 (1 << 27) | ||
56 | #define DISPC_IRQ_VSYNC3 (1 << 28) | ||
57 | #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29) | ||
58 | #define DISPC_IRQ_FRAMEDONE3 (1 << 30) | ||
59 | |||
60 | struct omap_dss_device; | ||
61 | struct omap_overlay_manager; | ||
62 | struct dss_lcd_mgr_config; | ||
63 | struct snd_aes_iec958; | ||
64 | struct snd_cea_861_aud_if; | ||
65 | struct hdmi_avi_infoframe; | ||
66 | |||
67 | enum omap_display_type { | ||
68 | OMAP_DISPLAY_TYPE_NONE = 0, | ||
69 | OMAP_DISPLAY_TYPE_DPI = 1 << 0, | ||
70 | OMAP_DISPLAY_TYPE_DBI = 1 << 1, | ||
71 | OMAP_DISPLAY_TYPE_SDI = 1 << 2, | ||
72 | OMAP_DISPLAY_TYPE_DSI = 1 << 3, | ||
73 | OMAP_DISPLAY_TYPE_VENC = 1 << 4, | ||
74 | OMAP_DISPLAY_TYPE_HDMI = 1 << 5, | ||
75 | OMAP_DISPLAY_TYPE_DVI = 1 << 6, | ||
76 | }; | ||
77 | |||
78 | enum omap_plane { | ||
79 | OMAP_DSS_GFX = 0, | ||
80 | OMAP_DSS_VIDEO1 = 1, | ||
81 | OMAP_DSS_VIDEO2 = 2, | ||
82 | OMAP_DSS_VIDEO3 = 3, | ||
83 | OMAP_DSS_WB = 4, | ||
84 | }; | ||
85 | |||
86 | enum omap_channel { | ||
87 | OMAP_DSS_CHANNEL_LCD = 0, | ||
88 | OMAP_DSS_CHANNEL_DIGIT = 1, | ||
89 | OMAP_DSS_CHANNEL_LCD2 = 2, | ||
90 | OMAP_DSS_CHANNEL_LCD3 = 3, | ||
91 | OMAP_DSS_CHANNEL_WB = 4, | ||
92 | }; | ||
93 | |||
94 | enum omap_color_mode { | ||
95 | OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */ | ||
96 | OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */ | ||
97 | OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */ | ||
98 | OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */ | ||
99 | OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */ | ||
100 | OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */ | ||
101 | OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */ | ||
102 | OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */ | ||
103 | OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */ | ||
104 | OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */ | ||
105 | OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */ | ||
106 | OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */ | ||
107 | OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */ | ||
108 | OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */ | ||
109 | OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */ | ||
110 | OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */ | ||
111 | OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */ | ||
112 | OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */ | ||
113 | OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */ | ||
114 | }; | ||
115 | |||
116 | enum omap_dss_load_mode { | ||
117 | OMAP_DSS_LOAD_CLUT_AND_FRAME = 0, | ||
118 | OMAP_DSS_LOAD_CLUT_ONLY = 1, | ||
119 | OMAP_DSS_LOAD_FRAME_ONLY = 2, | ||
120 | OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3, | ||
121 | }; | ||
122 | |||
123 | enum omap_dss_trans_key_type { | ||
124 | OMAP_DSS_COLOR_KEY_GFX_DST = 0, | ||
125 | OMAP_DSS_COLOR_KEY_VID_SRC = 1, | ||
126 | }; | ||
127 | |||
128 | enum omap_rfbi_te_mode { | ||
129 | OMAP_DSS_RFBI_TE_MODE_1 = 1, | ||
130 | OMAP_DSS_RFBI_TE_MODE_2 = 2, | ||
131 | }; | ||
132 | |||
133 | enum omap_dss_signal_level { | ||
134 | OMAPDSS_SIG_ACTIVE_LOW, | ||
135 | OMAPDSS_SIG_ACTIVE_HIGH, | ||
136 | }; | ||
137 | |||
138 | enum omap_dss_signal_edge { | ||
139 | OMAPDSS_DRIVE_SIG_FALLING_EDGE, | ||
140 | OMAPDSS_DRIVE_SIG_RISING_EDGE, | ||
141 | }; | ||
142 | |||
143 | enum omap_dss_venc_type { | ||
144 | OMAP_DSS_VENC_TYPE_COMPOSITE, | ||
145 | OMAP_DSS_VENC_TYPE_SVIDEO, | ||
146 | }; | ||
147 | |||
148 | enum omap_dss_dsi_pixel_format { | ||
149 | OMAP_DSS_DSI_FMT_RGB888, | ||
150 | OMAP_DSS_DSI_FMT_RGB666, | ||
151 | OMAP_DSS_DSI_FMT_RGB666_PACKED, | ||
152 | OMAP_DSS_DSI_FMT_RGB565, | ||
153 | }; | ||
154 | |||
155 | enum omap_dss_dsi_mode { | ||
156 | OMAP_DSS_DSI_CMD_MODE = 0, | ||
157 | OMAP_DSS_DSI_VIDEO_MODE, | ||
158 | }; | ||
159 | |||
160 | enum omap_display_caps { | ||
161 | OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0, | ||
162 | OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1, | ||
163 | }; | ||
164 | |||
165 | enum omap_dss_display_state { | ||
166 | OMAP_DSS_DISPLAY_DISABLED = 0, | ||
167 | OMAP_DSS_DISPLAY_ACTIVE, | ||
168 | }; | ||
169 | |||
170 | enum omap_dss_rotation_type { | ||
171 | OMAP_DSS_ROT_DMA = 1 << 0, | ||
172 | OMAP_DSS_ROT_VRFB = 1 << 1, | ||
173 | OMAP_DSS_ROT_TILER = 1 << 2, | ||
174 | }; | ||
175 | |||
176 | /* clockwise rotation angle */ | ||
177 | enum omap_dss_rotation_angle { | ||
178 | OMAP_DSS_ROT_0 = 0, | ||
179 | OMAP_DSS_ROT_90 = 1, | ||
180 | OMAP_DSS_ROT_180 = 2, | ||
181 | OMAP_DSS_ROT_270 = 3, | ||
182 | }; | ||
183 | |||
184 | enum omap_overlay_caps { | ||
185 | OMAP_DSS_OVL_CAP_SCALE = 1 << 0, | ||
186 | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1, | ||
187 | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2, | ||
188 | OMAP_DSS_OVL_CAP_ZORDER = 1 << 3, | ||
189 | OMAP_DSS_OVL_CAP_POS = 1 << 4, | ||
190 | OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5, | ||
191 | }; | ||
192 | |||
193 | enum omap_overlay_manager_caps { | ||
194 | OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */ | ||
195 | }; | ||
196 | |||
197 | enum omap_dss_clk_source { | ||
198 | OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK | ||
199 | * OMAP4: DSS_FCLK */ | ||
200 | OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK | ||
201 | * OMAP4: PLL1_CLK1 */ | ||
202 | OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK | ||
203 | * OMAP4: PLL1_CLK2 */ | ||
204 | OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */ | ||
205 | OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */ | ||
206 | }; | ||
207 | |||
208 | enum omap_hdmi_flags { | ||
209 | OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0, | ||
210 | }; | ||
211 | |||
212 | enum omap_dss_output_id { | ||
213 | OMAP_DSS_OUTPUT_DPI = 1 << 0, | ||
214 | OMAP_DSS_OUTPUT_DBI = 1 << 1, | ||
215 | OMAP_DSS_OUTPUT_SDI = 1 << 2, | ||
216 | OMAP_DSS_OUTPUT_DSI1 = 1 << 3, | ||
217 | OMAP_DSS_OUTPUT_DSI2 = 1 << 4, | ||
218 | OMAP_DSS_OUTPUT_VENC = 1 << 5, | ||
219 | OMAP_DSS_OUTPUT_HDMI = 1 << 6, | ||
220 | }; | ||
221 | |||
222 | /* RFBI */ | ||
223 | |||
224 | struct rfbi_timings { | ||
225 | int cs_on_time; | ||
226 | int cs_off_time; | ||
227 | int we_on_time; | ||
228 | int we_off_time; | ||
229 | int re_on_time; | ||
230 | int re_off_time; | ||
231 | int we_cycle_time; | ||
232 | int re_cycle_time; | ||
233 | int cs_pulse_width; | ||
234 | int access_time; | ||
235 | |||
236 | int clk_div; | ||
237 | |||
238 | u32 tim[5]; /* set by rfbi_convert_timings() */ | ||
239 | |||
240 | int converted; | ||
241 | }; | ||
242 | |||
243 | /* DSI */ | ||
244 | |||
245 | enum omap_dss_dsi_trans_mode { | ||
246 | /* Sync Pulses: both sync start and end packets sent */ | ||
247 | OMAP_DSS_DSI_PULSE_MODE, | ||
248 | /* Sync Events: only sync start packets sent */ | ||
249 | OMAP_DSS_DSI_EVENT_MODE, | ||
250 | /* Burst: only sync start packets sent, pixels are time compressed */ | ||
251 | OMAP_DSS_DSI_BURST_MODE, | ||
252 | }; | ||
253 | |||
254 | struct omap_dss_dsi_videomode_timings { | ||
255 | unsigned long hsclk; | ||
256 | |||
257 | unsigned ndl; | ||
258 | unsigned bitspp; | ||
259 | |||
260 | /* pixels */ | ||
261 | u16 hact; | ||
262 | /* lines */ | ||
263 | u16 vact; | ||
264 | |||
265 | /* DSI video mode blanking data */ | ||
266 | /* Unit: byte clock cycles */ | ||
267 | u16 hss; | ||
268 | u16 hsa; | ||
269 | u16 hse; | ||
270 | u16 hfp; | ||
271 | u16 hbp; | ||
272 | /* Unit: line clocks */ | ||
273 | u16 vsa; | ||
274 | u16 vfp; | ||
275 | u16 vbp; | ||
276 | |||
277 | /* DSI blanking modes */ | ||
278 | int blanking_mode; | ||
279 | int hsa_blanking_mode; | ||
280 | int hbp_blanking_mode; | ||
281 | int hfp_blanking_mode; | ||
282 | |||
283 | enum omap_dss_dsi_trans_mode trans_mode; | ||
284 | |||
285 | bool ddr_clk_always_on; | ||
286 | int window_sync; | ||
287 | }; | ||
288 | |||
289 | struct omap_dss_dsi_config { | ||
290 | enum omap_dss_dsi_mode mode; | ||
291 | enum omap_dss_dsi_pixel_format pixel_format; | ||
292 | const struct omap_video_timings *timings; | ||
293 | |||
294 | unsigned long hs_clk_min, hs_clk_max; | ||
295 | unsigned long lp_clk_min, lp_clk_max; | ||
296 | |||
297 | bool ddr_clk_always_on; | ||
298 | enum omap_dss_dsi_trans_mode trans_mode; | ||
299 | }; | ||
300 | |||
301 | struct omap_video_timings { | ||
302 | /* Unit: pixels */ | ||
303 | u16 x_res; | ||
304 | /* Unit: pixels */ | ||
305 | u16 y_res; | ||
306 | /* Unit: Hz */ | ||
307 | u32 pixelclock; | ||
308 | /* Unit: pixel clocks */ | ||
309 | u16 hsw; /* Horizontal synchronization pulse width */ | ||
310 | /* Unit: pixel clocks */ | ||
311 | u16 hfp; /* Horizontal front porch */ | ||
312 | /* Unit: pixel clocks */ | ||
313 | u16 hbp; /* Horizontal back porch */ | ||
314 | /* Unit: line clocks */ | ||
315 | u16 vsw; /* Vertical synchronization pulse width */ | ||
316 | /* Unit: line clocks */ | ||
317 | u16 vfp; /* Vertical front porch */ | ||
318 | /* Unit: line clocks */ | ||
319 | u16 vbp; /* Vertical back porch */ | ||
320 | |||
321 | /* Vsync logic level */ | ||
322 | enum omap_dss_signal_level vsync_level; | ||
323 | /* Hsync logic level */ | ||
324 | enum omap_dss_signal_level hsync_level; | ||
325 | /* Interlaced or Progressive timings */ | ||
326 | bool interlace; | ||
327 | /* Pixel clock edge to drive LCD data */ | ||
328 | enum omap_dss_signal_edge data_pclk_edge; | ||
329 | /* Data enable logic level */ | ||
330 | enum omap_dss_signal_level de_level; | ||
331 | /* Pixel clock edges to drive HSYNC and VSYNC signals */ | ||
332 | enum omap_dss_signal_edge sync_pclk_edge; | ||
333 | |||
334 | bool double_pixel; | ||
335 | }; | ||
336 | |||
337 | /* Hardcoded timings for tv modes. Venc only uses these to | ||
338 | * identify the mode, and does not actually use the configs | ||
339 | * itself. However, the configs should be something that | ||
340 | * a normal monitor can also show */ | ||
341 | extern const struct omap_video_timings omap_dss_pal_timings; | ||
342 | extern const struct omap_video_timings omap_dss_ntsc_timings; | ||
343 | |||
344 | struct omap_dss_cpr_coefs { | ||
345 | s16 rr, rg, rb; | ||
346 | s16 gr, gg, gb; | ||
347 | s16 br, bg, bb; | ||
348 | }; | ||
349 | |||
350 | struct omap_overlay_info { | ||
351 | dma_addr_t paddr; | ||
352 | dma_addr_t p_uv_addr; /* for NV12 format */ | ||
353 | u16 screen_width; | ||
354 | u16 width; | ||
355 | u16 height; | ||
356 | enum omap_color_mode color_mode; | ||
357 | u8 rotation; | ||
358 | enum omap_dss_rotation_type rotation_type; | ||
359 | bool mirror; | ||
360 | |||
361 | u16 pos_x; | ||
362 | u16 pos_y; | ||
363 | u16 out_width; /* if 0, out_width == width */ | ||
364 | u16 out_height; /* if 0, out_height == height */ | ||
365 | u8 global_alpha; | ||
366 | u8 pre_mult_alpha; | ||
367 | u8 zorder; | ||
368 | }; | ||
369 | |||
370 | struct omap_overlay { | ||
371 | struct kobject kobj; | ||
372 | struct list_head list; | ||
373 | |||
374 | /* static fields */ | ||
375 | const char *name; | ||
376 | enum omap_plane id; | ||
377 | enum omap_color_mode supported_modes; | ||
378 | enum omap_overlay_caps caps; | ||
379 | |||
380 | /* dynamic fields */ | ||
381 | struct omap_overlay_manager *manager; | ||
382 | |||
383 | /* | ||
384 | * The following functions do not block: | ||
385 | * | ||
386 | * is_enabled | ||
387 | * set_overlay_info | ||
388 | * get_overlay_info | ||
389 | * | ||
390 | * The rest of the functions may block and cannot be called from | ||
391 | * interrupt context | ||
392 | */ | ||
393 | |||
394 | int (*enable)(struct omap_overlay *ovl); | ||
395 | int (*disable)(struct omap_overlay *ovl); | ||
396 | bool (*is_enabled)(struct omap_overlay *ovl); | ||
397 | |||
398 | int (*set_manager)(struct omap_overlay *ovl, | ||
399 | struct omap_overlay_manager *mgr); | ||
400 | int (*unset_manager)(struct omap_overlay *ovl); | ||
401 | |||
402 | int (*set_overlay_info)(struct omap_overlay *ovl, | ||
403 | struct omap_overlay_info *info); | ||
404 | void (*get_overlay_info)(struct omap_overlay *ovl, | ||
405 | struct omap_overlay_info *info); | ||
406 | |||
407 | int (*wait_for_go)(struct omap_overlay *ovl); | ||
408 | |||
409 | struct omap_dss_device *(*get_device)(struct omap_overlay *ovl); | ||
410 | }; | ||
411 | |||
412 | struct omap_overlay_manager_info { | ||
413 | u32 default_color; | ||
414 | |||
415 | enum omap_dss_trans_key_type trans_key_type; | ||
416 | u32 trans_key; | ||
417 | bool trans_enabled; | ||
418 | |||
419 | bool partial_alpha_enabled; | ||
420 | |||
421 | bool cpr_enable; | ||
422 | struct omap_dss_cpr_coefs cpr_coefs; | ||
423 | }; | ||
424 | |||
425 | struct omap_overlay_manager { | ||
426 | struct kobject kobj; | ||
427 | |||
428 | /* static fields */ | ||
429 | const char *name; | ||
430 | enum omap_channel id; | ||
431 | enum omap_overlay_manager_caps caps; | ||
432 | struct list_head overlays; | ||
433 | enum omap_display_type supported_displays; | ||
434 | enum omap_dss_output_id supported_outputs; | ||
435 | |||
436 | /* dynamic fields */ | ||
437 | struct omap_dss_device *output; | ||
438 | |||
439 | /* | ||
440 | * The following functions do not block: | ||
441 | * | ||
442 | * set_manager_info | ||
443 | * get_manager_info | ||
444 | * apply | ||
445 | * | ||
446 | * The rest of the functions may block and cannot be called from | ||
447 | * interrupt context | ||
448 | */ | ||
449 | |||
450 | int (*set_output)(struct omap_overlay_manager *mgr, | ||
451 | struct omap_dss_device *output); | ||
452 | int (*unset_output)(struct omap_overlay_manager *mgr); | ||
453 | |||
454 | int (*set_manager_info)(struct omap_overlay_manager *mgr, | ||
455 | struct omap_overlay_manager_info *info); | ||
456 | void (*get_manager_info)(struct omap_overlay_manager *mgr, | ||
457 | struct omap_overlay_manager_info *info); | ||
458 | |||
459 | int (*apply)(struct omap_overlay_manager *mgr); | ||
460 | int (*wait_for_go)(struct omap_overlay_manager *mgr); | ||
461 | int (*wait_for_vsync)(struct omap_overlay_manager *mgr); | ||
462 | |||
463 | struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr); | ||
464 | }; | ||
465 | |||
466 | /* 22 pins means 1 clk lane and 10 data lanes */ | ||
467 | #define OMAP_DSS_MAX_DSI_PINS 22 | ||
468 | |||
469 | struct omap_dsi_pin_config { | ||
470 | int num_pins; | ||
471 | /* | ||
472 | * pin numbers in the following order: | ||
473 | * clk+, clk- | ||
474 | * data1+, data1- | ||
475 | * data2+, data2- | ||
476 | * ... | ||
477 | */ | ||
478 | int pins[OMAP_DSS_MAX_DSI_PINS]; | ||
479 | }; | ||
480 | |||
481 | struct omap_dss_writeback_info { | ||
482 | u32 paddr; | ||
483 | u32 p_uv_addr; | ||
484 | u16 buf_width; | ||
485 | u16 width; | ||
486 | u16 height; | ||
487 | enum omap_color_mode color_mode; | ||
488 | u8 rotation; | ||
489 | enum omap_dss_rotation_type rotation_type; | ||
490 | bool mirror; | ||
491 | u8 pre_mult_alpha; | ||
492 | }; | ||
493 | |||
494 | struct omapdss_dpi_ops { | ||
495 | int (*connect)(struct omap_dss_device *dssdev, | ||
496 | struct omap_dss_device *dst); | ||
497 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
498 | struct omap_dss_device *dst); | ||
499 | |||
500 | int (*enable)(struct omap_dss_device *dssdev); | ||
501 | void (*disable)(struct omap_dss_device *dssdev); | ||
502 | |||
503 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
504 | struct omap_video_timings *timings); | ||
505 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
506 | struct omap_video_timings *timings); | ||
507 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
508 | struct omap_video_timings *timings); | ||
509 | |||
510 | void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines); | ||
511 | }; | ||
512 | |||
513 | struct omapdss_sdi_ops { | ||
514 | int (*connect)(struct omap_dss_device *dssdev, | ||
515 | struct omap_dss_device *dst); | ||
516 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
517 | struct omap_dss_device *dst); | ||
518 | |||
519 | int (*enable)(struct omap_dss_device *dssdev); | ||
520 | void (*disable)(struct omap_dss_device *dssdev); | ||
521 | |||
522 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
523 | struct omap_video_timings *timings); | ||
524 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
525 | struct omap_video_timings *timings); | ||
526 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
527 | struct omap_video_timings *timings); | ||
528 | |||
529 | void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs); | ||
530 | }; | ||
531 | |||
532 | struct omapdss_dvi_ops { | ||
533 | int (*connect)(struct omap_dss_device *dssdev, | ||
534 | struct omap_dss_device *dst); | ||
535 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
536 | struct omap_dss_device *dst); | ||
537 | |||
538 | int (*enable)(struct omap_dss_device *dssdev); | ||
539 | void (*disable)(struct omap_dss_device *dssdev); | ||
540 | |||
541 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
542 | struct omap_video_timings *timings); | ||
543 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
544 | struct omap_video_timings *timings); | ||
545 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
546 | struct omap_video_timings *timings); | ||
547 | }; | ||
548 | |||
549 | struct omapdss_atv_ops { | ||
550 | int (*connect)(struct omap_dss_device *dssdev, | ||
551 | struct omap_dss_device *dst); | ||
552 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
553 | struct omap_dss_device *dst); | ||
554 | |||
555 | int (*enable)(struct omap_dss_device *dssdev); | ||
556 | void (*disable)(struct omap_dss_device *dssdev); | ||
557 | |||
558 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
559 | struct omap_video_timings *timings); | ||
560 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
561 | struct omap_video_timings *timings); | ||
562 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
563 | struct omap_video_timings *timings); | ||
564 | |||
565 | void (*set_type)(struct omap_dss_device *dssdev, | ||
566 | enum omap_dss_venc_type type); | ||
567 | void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev, | ||
568 | bool invert_polarity); | ||
569 | |||
570 | int (*set_wss)(struct omap_dss_device *dssdev, u32 wss); | ||
571 | u32 (*get_wss)(struct omap_dss_device *dssdev); | ||
572 | }; | ||
573 | |||
574 | struct omapdss_hdmi_ops { | ||
575 | int (*connect)(struct omap_dss_device *dssdev, | ||
576 | struct omap_dss_device *dst); | ||
577 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
578 | struct omap_dss_device *dst); | ||
579 | |||
580 | int (*enable)(struct omap_dss_device *dssdev); | ||
581 | void (*disable)(struct omap_dss_device *dssdev); | ||
582 | |||
583 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
584 | struct omap_video_timings *timings); | ||
585 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
586 | struct omap_video_timings *timings); | ||
587 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
588 | struct omap_video_timings *timings); | ||
589 | |||
590 | int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len); | ||
591 | bool (*detect)(struct omap_dss_device *dssdev); | ||
592 | |||
593 | int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode); | ||
594 | int (*set_infoframe)(struct omap_dss_device *dssdev, | ||
595 | const struct hdmi_avi_infoframe *avi); | ||
596 | }; | ||
597 | |||
598 | struct omapdss_dsi_ops { | ||
599 | int (*connect)(struct omap_dss_device *dssdev, | ||
600 | struct omap_dss_device *dst); | ||
601 | void (*disconnect)(struct omap_dss_device *dssdev, | ||
602 | struct omap_dss_device *dst); | ||
603 | |||
604 | int (*enable)(struct omap_dss_device *dssdev); | ||
605 | void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes, | ||
606 | bool enter_ulps); | ||
607 | |||
608 | /* bus configuration */ | ||
609 | int (*set_config)(struct omap_dss_device *dssdev, | ||
610 | const struct omap_dss_dsi_config *cfg); | ||
611 | int (*configure_pins)(struct omap_dss_device *dssdev, | ||
612 | const struct omap_dsi_pin_config *pin_cfg); | ||
613 | |||
614 | void (*enable_hs)(struct omap_dss_device *dssdev, int channel, | ||
615 | bool enable); | ||
616 | int (*enable_te)(struct omap_dss_device *dssdev, bool enable); | ||
617 | |||
618 | int (*update)(struct omap_dss_device *dssdev, int channel, | ||
619 | void (*callback)(int, void *), void *data); | ||
620 | |||
621 | void (*bus_lock)(struct omap_dss_device *dssdev); | ||
622 | void (*bus_unlock)(struct omap_dss_device *dssdev); | ||
623 | |||
624 | int (*enable_video_output)(struct omap_dss_device *dssdev, int channel); | ||
625 | void (*disable_video_output)(struct omap_dss_device *dssdev, | ||
626 | int channel); | ||
627 | |||
628 | int (*request_vc)(struct omap_dss_device *dssdev, int *channel); | ||
629 | int (*set_vc_id)(struct omap_dss_device *dssdev, int channel, | ||
630 | int vc_id); | ||
631 | void (*release_vc)(struct omap_dss_device *dssdev, int channel); | ||
632 | |||
633 | /* data transfer */ | ||
634 | int (*dcs_write)(struct omap_dss_device *dssdev, int channel, | ||
635 | u8 *data, int len); | ||
636 | int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel, | ||
637 | u8 *data, int len); | ||
638 | int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, | ||
639 | u8 *data, int len); | ||
640 | |||
641 | int (*gen_write)(struct omap_dss_device *dssdev, int channel, | ||
642 | u8 *data, int len); | ||
643 | int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel, | ||
644 | u8 *data, int len); | ||
645 | int (*gen_read)(struct omap_dss_device *dssdev, int channel, | ||
646 | u8 *reqdata, int reqlen, | ||
647 | u8 *data, int len); | ||
648 | |||
649 | int (*bta_sync)(struct omap_dss_device *dssdev, int channel); | ||
650 | |||
651 | int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev, | ||
652 | int channel, u16 plen); | ||
653 | }; | ||
654 | |||
655 | struct omap_dss_device { | ||
656 | struct kobject kobj; | ||
657 | struct device *dev; | ||
658 | |||
659 | struct module *owner; | ||
660 | |||
661 | struct list_head panel_list; | ||
662 | |||
663 | /* alias in the form of "display%d" */ | ||
664 | char alias[16]; | ||
665 | |||
666 | enum omap_display_type type; | ||
667 | enum omap_display_type output_type; | ||
668 | |||
669 | union { | ||
670 | struct { | ||
671 | u8 data_lines; | ||
672 | } dpi; | ||
673 | |||
674 | struct { | ||
675 | u8 channel; | ||
676 | u8 data_lines; | ||
677 | } rfbi; | ||
678 | |||
679 | struct { | ||
680 | u8 datapairs; | ||
681 | } sdi; | ||
682 | |||
683 | struct { | ||
684 | int module; | ||
685 | } dsi; | ||
686 | |||
687 | struct { | ||
688 | enum omap_dss_venc_type type; | ||
689 | bool invert_polarity; | ||
690 | } venc; | ||
691 | } phy; | ||
692 | |||
693 | struct { | ||
694 | struct omap_video_timings timings; | ||
695 | |||
696 | enum omap_dss_dsi_pixel_format dsi_pix_fmt; | ||
697 | enum omap_dss_dsi_mode dsi_mode; | ||
698 | } panel; | ||
699 | |||
700 | struct { | ||
701 | u8 pixel_size; | ||
702 | struct rfbi_timings rfbi_timings; | ||
703 | } ctrl; | ||
704 | |||
705 | const char *name; | ||
706 | |||
707 | /* used to match device to driver */ | ||
708 | const char *driver_name; | ||
709 | |||
710 | void *data; | ||
711 | |||
712 | struct omap_dss_driver *driver; | ||
713 | |||
714 | union { | ||
715 | const struct omapdss_dpi_ops *dpi; | ||
716 | const struct omapdss_sdi_ops *sdi; | ||
717 | const struct omapdss_dvi_ops *dvi; | ||
718 | const struct omapdss_hdmi_ops *hdmi; | ||
719 | const struct omapdss_atv_ops *atv; | ||
720 | const struct omapdss_dsi_ops *dsi; | ||
721 | } ops; | ||
722 | |||
723 | /* helper variable for driver suspend/resume */ | ||
724 | bool activate_after_resume; | ||
725 | |||
726 | enum omap_display_caps caps; | ||
727 | |||
728 | struct omap_dss_device *src; | ||
729 | |||
730 | enum omap_dss_display_state state; | ||
731 | |||
732 | /* OMAP DSS output specific fields */ | ||
733 | |||
734 | struct list_head list; | ||
735 | |||
736 | /* DISPC channel for this output */ | ||
737 | enum omap_channel dispc_channel; | ||
738 | bool dispc_channel_connected; | ||
739 | |||
740 | /* output instance */ | ||
741 | enum omap_dss_output_id id; | ||
742 | |||
743 | /* the port number in the DT node */ | ||
744 | int port_num; | ||
745 | |||
746 | /* dynamic fields */ | ||
747 | struct omap_overlay_manager *manager; | ||
748 | |||
749 | struct omap_dss_device *dst; | ||
750 | }; | ||
751 | |||
752 | struct omap_dss_driver { | ||
753 | int (*probe)(struct omap_dss_device *); | ||
754 | void (*remove)(struct omap_dss_device *); | ||
755 | |||
756 | int (*connect)(struct omap_dss_device *dssdev); | ||
757 | void (*disconnect)(struct omap_dss_device *dssdev); | ||
758 | |||
759 | int (*enable)(struct omap_dss_device *display); | ||
760 | void (*disable)(struct omap_dss_device *display); | ||
761 | int (*run_test)(struct omap_dss_device *display, int test); | ||
762 | |||
763 | int (*update)(struct omap_dss_device *dssdev, | ||
764 | u16 x, u16 y, u16 w, u16 h); | ||
765 | int (*sync)(struct omap_dss_device *dssdev); | ||
766 | |||
767 | int (*enable_te)(struct omap_dss_device *dssdev, bool enable); | ||
768 | int (*get_te)(struct omap_dss_device *dssdev); | ||
769 | |||
770 | u8 (*get_rotate)(struct omap_dss_device *dssdev); | ||
771 | int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate); | ||
772 | |||
773 | bool (*get_mirror)(struct omap_dss_device *dssdev); | ||
774 | int (*set_mirror)(struct omap_dss_device *dssdev, bool enable); | ||
775 | |||
776 | int (*memory_read)(struct omap_dss_device *dssdev, | ||
777 | void *buf, size_t size, | ||
778 | u16 x, u16 y, u16 w, u16 h); | ||
779 | |||
780 | void (*get_resolution)(struct omap_dss_device *dssdev, | ||
781 | u16 *xres, u16 *yres); | ||
782 | void (*get_dimensions)(struct omap_dss_device *dssdev, | ||
783 | u32 *width, u32 *height); | ||
784 | int (*get_recommended_bpp)(struct omap_dss_device *dssdev); | ||
785 | |||
786 | int (*check_timings)(struct omap_dss_device *dssdev, | ||
787 | struct omap_video_timings *timings); | ||
788 | void (*set_timings)(struct omap_dss_device *dssdev, | ||
789 | struct omap_video_timings *timings); | ||
790 | void (*get_timings)(struct omap_dss_device *dssdev, | ||
791 | struct omap_video_timings *timings); | ||
792 | |||
793 | int (*set_wss)(struct omap_dss_device *dssdev, u32 wss); | ||
794 | u32 (*get_wss)(struct omap_dss_device *dssdev); | ||
795 | |||
796 | int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len); | ||
797 | bool (*detect)(struct omap_dss_device *dssdev); | ||
798 | |||
799 | int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode); | ||
800 | int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev, | ||
801 | const struct hdmi_avi_infoframe *avi); | ||
802 | }; | ||
803 | |||
804 | enum omapdss_version omapdss_get_version(void); | ||
805 | bool omapdss_is_initialized(void); | ||
806 | |||
807 | int omap_dss_register_driver(struct omap_dss_driver *); | ||
808 | void omap_dss_unregister_driver(struct omap_dss_driver *); | ||
809 | |||
810 | int omapdss_register_display(struct omap_dss_device *dssdev); | ||
811 | void omapdss_unregister_display(struct omap_dss_device *dssdev); | ||
812 | |||
813 | struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev); | ||
814 | void omap_dss_put_device(struct omap_dss_device *dssdev); | ||
815 | #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL) | ||
816 | struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from); | ||
817 | struct omap_dss_device *omap_dss_find_device(void *data, | ||
818 | int (*match)(struct omap_dss_device *dssdev, void *data)); | ||
819 | const char *omapdss_get_default_display_name(void); | ||
820 | |||
821 | void videomode_to_omap_video_timings(const struct videomode *vm, | ||
822 | struct omap_video_timings *ovt); | ||
823 | void omap_video_timings_to_videomode(const struct omap_video_timings *ovt, | ||
824 | struct videomode *vm); | ||
825 | |||
826 | int dss_feat_get_num_mgrs(void); | ||
827 | int dss_feat_get_num_ovls(void); | ||
828 | enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane); | ||
829 | |||
830 | |||
831 | |||
832 | int omap_dss_get_num_overlay_managers(void); | ||
833 | struct omap_overlay_manager *omap_dss_get_overlay_manager(int num); | ||
834 | |||
835 | int omap_dss_get_num_overlays(void); | ||
836 | struct omap_overlay *omap_dss_get_overlay(int num); | ||
837 | |||
838 | int omapdss_register_output(struct omap_dss_device *output); | ||
839 | void omapdss_unregister_output(struct omap_dss_device *output); | ||
840 | struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id); | ||
841 | struct omap_dss_device *omap_dss_find_output(const char *name); | ||
842 | struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port); | ||
843 | int omapdss_output_set_device(struct omap_dss_device *out, | ||
844 | struct omap_dss_device *dssdev); | ||
845 | int omapdss_output_unset_device(struct omap_dss_device *out); | ||
846 | |||
847 | struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev); | ||
848 | struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev); | ||
849 | |||
850 | void omapdss_default_get_resolution(struct omap_dss_device *dssdev, | ||
851 | u16 *xres, u16 *yres); | ||
852 | int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev); | ||
853 | void omapdss_default_get_timings(struct omap_dss_device *dssdev, | ||
854 | struct omap_video_timings *timings); | ||
855 | |||
856 | typedef void (*omap_dispc_isr_t) (void *arg, u32 mask); | ||
857 | int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask); | ||
858 | int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask); | ||
859 | |||
860 | int omapdss_compat_init(void); | ||
861 | void omapdss_compat_uninit(void); | ||
862 | |||
863 | static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev) | ||
864 | { | ||
865 | return dssdev->src; | ||
866 | } | ||
867 | |||
868 | static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev) | ||
869 | { | ||
870 | return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE; | ||
871 | } | ||
872 | |||
873 | struct device_node * | ||
874 | omapdss_of_get_next_port(const struct device_node *parent, | ||
875 | struct device_node *prev); | ||
876 | |||
877 | struct device_node * | ||
878 | omapdss_of_get_next_endpoint(const struct device_node *parent, | ||
879 | struct device_node *prev); | ||
880 | |||
881 | struct device_node * | ||
882 | omapdss_of_get_first_endpoint(const struct device_node *parent); | ||
883 | |||
884 | struct omap_dss_device * | ||
885 | omapdss_of_find_source_for_first_ep(struct device_node *node); | ||
22 | 886 | ||
23 | u32 dispc_read_irqstatus(void); | 887 | u32 dispc_read_irqstatus(void); |
24 | void dispc_clear_irqstatus(u32 mask); | 888 | void dispc_clear_irqstatus(u32 mask); |