diff options
author | Thierry Reding <treding@nvidia.com> | 2015-06-18 17:28:16 -0400 |
---|---|---|
committer | Thierry Reding <treding@nvidia.com> | 2015-10-20 07:56:55 -0400 |
commit | db592c4e2b6010069efc983ba3a35f0850844132 (patch) | |
tree | 8f2f26e26f710572456b533243b6673535733976 /drivers/clk/tegra/clk.h | |
parent | fdc1feadc0ac19b056482023c82ba624ff704495 (diff) |
clk: tegra: Update struct tegra_clk_pll_params kerneldoc
Benson Leung pointed out that the kerneldoc for this structure has
become stale. Update the field descriptions to match the structure
content.
Reported-by: Benson Leung <bleung@chromium.org>
Acked-by: Rhyland Klein <rklein@nvidia.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
Reviewed-by: Benson Leung <bleung@chromium.org>
Signed-off-by: Rhyland Klein <rklein@nvidia.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
Diffstat (limited to 'drivers/clk/tegra/clk.h')
-rw-r--r-- | drivers/clk/tegra/clk.h | 18 |
1 files changed, 15 insertions, 3 deletions
diff --git a/drivers/clk/tegra/clk.h b/drivers/clk/tegra/clk.h index 29799e7f567a..bdc661cb81f0 100644 --- a/drivers/clk/tegra/clk.h +++ b/drivers/clk/tegra/clk.h | |||
@@ -157,7 +157,7 @@ struct div_nmp { | |||
157 | }; | 157 | }; |
158 | 158 | ||
159 | /** | 159 | /** |
160 | * struct clk_pll_params - PLL parameters | 160 | * struct tegra_clk_pll_params - PLL parameters |
161 | * | 161 | * |
162 | * @input_min: Minimum input frequency | 162 | * @input_min: Minimum input frequency |
163 | * @input_max: Maximum input frequency | 163 | * @input_max: Maximum input frequency |
@@ -168,12 +168,24 @@ struct div_nmp { | |||
168 | * @base_reg: PLL base reg offset | 168 | * @base_reg: PLL base reg offset |
169 | * @misc_reg: PLL misc reg offset | 169 | * @misc_reg: PLL misc reg offset |
170 | * @lock_reg: PLL lock reg offset | 170 | * @lock_reg: PLL lock reg offset |
171 | * @lock_bit_idx: Bit index for PLL lock status | 171 | * @lock_mask: Bitmask for PLL lock status |
172 | * @lock_enable_bit_idx: Bit index to enable PLL lock | 172 | * @lock_enable_bit_idx: Bit index to enable PLL lock |
173 | * @iddq_reg: PLL IDDQ register offset | ||
174 | * @iddq_bit_idx: Bit index to enable PLL IDDQ | ||
175 | * @aux_reg: AUX register offset | ||
176 | * @dyn_ramp_reg: Dynamic ramp control register offset | ||
177 | * @ext_misc_reg: Miscellaneous control register offsets | ||
178 | * @pmc_divnm_reg: n, m divider PMC override register offset (PLLM) | ||
179 | * @pmc_divp_reg: p divider PMC override register offset (PLLM) | ||
180 | * @flags: PLL flags | ||
181 | * @stepa_shift: Dynamic ramp step A field shift | ||
182 | * @stepb_shift: Dynamic ramp step B field shift | ||
173 | * @lock_delay: Delay in us if PLL lock is not used | 183 | * @lock_delay: Delay in us if PLL lock is not used |
184 | * @max_p: maximum value for the p divider | ||
185 | * @pdiv_tohw: mapping of p divider to register values | ||
186 | * @div_nmp: offsets and widths on n, m and p fields | ||
174 | * @freq_table: array of frequencies supported by PLL | 187 | * @freq_table: array of frequencies supported by PLL |
175 | * @fixed_rate: PLL rate if it is fixed | 188 | * @fixed_rate: PLL rate if it is fixed |
176 | * @flags: PLL flags | ||
177 | * | 189 | * |
178 | * Flags: | 190 | * Flags: |
179 | * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for | 191 | * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for |