aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorPankaj Dubey <pankaj.dubey@samsung.com>2016-04-11 03:42:23 -0400
committerKrzysztof Kozlowski <k.kozlowski@samsung.com>2016-04-18 08:25:22 -0400
commit92537d65d58ede86d752d1390cf3b51480ab0179 (patch)
tree48214c5b4abae57759d0440dbab07462d2d2e635
parent3ba9adf019b6a43a6f0327e3c6c6c90a41f8695f (diff)
dt-bindings: EXYNOS: Add exynos-srom device tree binding
This patch adds exynos-srom binding information for SROM Controller driver on Exynos SoCs. Documentation for new subnode properties, allowing bank configuration are added based on u-boot implementation, but heavily reworked. CC: Rob Herring <robh+dt@kernel.org> CC: Mark Rutland <mark.rutland@arm.com> CC: Ian Campbell <ijc+devicetree@hellion.org.uk> Signed-off-by: Pankaj Dubey <pankaj.dubey@samsung.com> [p.fedin: Added SROMc configuration description and fixed SROMc mapping] Signed-off-by: Pavel Fedin <p.fedin@samsung.com> Reviewed-by: Krzysztof Kozlowski <k.kozlowski@samsung.com> Signed-off-by: Kukjin Kim <kgene@kernel.org> Signed-off-by: Krzysztof Kozlowski <k.kozlowski@samsung.com>
-rw-r--r--Documentation/devicetree/bindings/memory-controllers/exynos-srom.txt79
1 files changed, 79 insertions, 0 deletions
diff --git a/Documentation/devicetree/bindings/memory-controllers/exynos-srom.txt b/Documentation/devicetree/bindings/memory-controllers/exynos-srom.txt
new file mode 100644
index 000000000000..f633b5d0f8ca
--- /dev/null
+++ b/Documentation/devicetree/bindings/memory-controllers/exynos-srom.txt
@@ -0,0 +1,79 @@
1SAMSUNG Exynos SoCs SROM Controller driver.
2
3Required properties:
4- compatible : Should contain "samsung,exynos4210-srom".
5
6- reg: offset and length of the register set
7
8Optional properties:
9The SROM controller can be used to attach external peripherals. In this case
10extra properties, describing the bus behind it, should be specified as below:
11
12- #address-cells: Must be set to 2 to allow device address translation.
13 Address is specified as (bank#, offset).
14
15- #size-cells: Must be set to 1 to allow device size passing
16
17- ranges: Must be set up to reflect the memory layout with four integer values
18 per bank:
19 <bank-number> 0 <parent address of bank> <size>
20
21Sub-nodes:
22The actual device nodes should be added as subnodes to the SROMc node. These
23subnodes, in addition to regular device specification, should contain the following
24properties, describing configuration of the relevant SROM bank:
25
26Required properties:
27- reg: bank number, base address (relative to start of the bank) and size of
28 the memory mapped for the device. Note that base address will be
29 typically 0 as this is the start of the bank.
30
31- samsung,srom-timing : array of 6 integers, specifying bank timings in the
32 following order: Tacp, Tcah, Tcoh, Tacc, Tcos, Tacs.
33 Each value is specified in cycles and has the following
34 meaning and valid range:
35 Tacp : Page mode access cycle at Page mode (0 - 15)
36 Tcah : Address holding time after CSn (0 - 15)
37 Tcoh : Chip selection hold on OEn (0 - 15)
38 Tacc : Access cycle (0 - 31, the actual time is N + 1)
39 Tcos : Chip selection set-up before OEn (0 - 15)
40 Tacs : Address set-up before CSn (0 - 15)
41
42Optional properties:
43- reg-io-width : data width in bytes (1 or 2). If omitted, default of 1 is used.
44
45- samsung,srom-page-mode : if page mode is set, 4 data page mode will be configured,
46 else normal (1 data) page mode will be set.
47
48Example: basic definition, no banks are configured
49 memory-controller@12570000 {
50 compatible = "samsung,exynos4210-srom";
51 reg = <0x12570000 0x14>;
52 };
53
54Example: SROMc with SMSC911x ethernet chip on bank 3
55 memory-controller@12570000 {
56 #address-cells = <2>;
57 #size-cells = <1>;
58 ranges = <0 0 0x04000000 0x20000 // Bank0
59 1 0 0x05000000 0x20000 // Bank1
60 2 0 0x06000000 0x20000 // Bank2
61 3 0 0x07000000 0x20000>; // Bank3
62
63 compatible = "samsung,exynos4210-srom";
64 reg = <0x12570000 0x14>;
65
66 ethernet@3,0 {
67 compatible = "smsc,lan9115";
68 reg = <3 0 0x10000>; // Bank 3, offset = 0
69 phy-mode = "mii";
70 interrupt-parent = <&gpx0>;
71 interrupts = <5 8>;
72 reg-io-width = <2>;
73 smsc,irq-push-pull;
74 smsc,force-internal-phy;
75
76 samsung,srom-page-mode;
77 samsung,srom-timing = <9 12 1 9 1 1>;
78 };
79 };