aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorThor Thayer <tthayer@opensource.altera.com>2016-05-25 12:29:43 -0400
committerDinh Nguyen <dinguyen@opensource.altera.com>2016-06-03 12:03:07 -0400
commit4586e4ea7eddb123322e25b63369fad35976d9e6 (patch)
treeafc8aeadbe989bf0f0ffe52c5c25d70ba0de7fb6
parenta034a8d9e50fda30e0532a0f965bbe70bf8a7bd5 (diff)
ARM: dts: Move Arria10 SDRAM as child of ECC Manager
Changes to support ECC Manager as SDRAM IRQ parent by 1) updating IRQ property values to correct child IRQs 2) moving node under ECC Manager. Signed-off-by: Thor Thayer <tthayer@opensource.altera.com> Signed-off-by: Dinh Nguyen <dinguyen@opensource.altera.com>
-rw-r--r--arch/arm/boot/dts/socfpga_arria10.dtsi13
1 files changed, 7 insertions, 6 deletions
diff --git a/arch/arm/boot/dts/socfpga_arria10.dtsi b/arch/arm/boot/dts/socfpga_arria10.dtsi
index a2f82bb5d249..21f6c3ce2c52 100644
--- a/arch/arm/boot/dts/socfpga_arria10.dtsi
+++ b/arch/arm/boot/dts/socfpga_arria10.dtsi
@@ -572,12 +572,6 @@
572 reg = <0xffcfb100 0x80>; 572 reg = <0xffcfb100 0x80>;
573 }; 573 };
574 574
575 sdramedac {
576 compatible = "altr,sdram-edac-a10";
577 altr,sdr-syscon = <&sdr>;
578 interrupts = <0 2 4>, <0 0 4>;
579 };
580
581 L2: l2-cache@fffff000 { 575 L2: l2-cache@fffff000 {
582 compatible = "arm,pl310-cache"; 576 compatible = "arm,pl310-cache";
583 reg = <0xfffff000 0x1000>; 577 reg = <0xfffff000 0x1000>;
@@ -614,6 +608,13 @@
614 #interrupt-cells = <2>; 608 #interrupt-cells = <2>;
615 ranges; 609 ranges;
616 610
611 sdramedac {
612 compatible = "altr,sdram-edac-a10";
613 altr,sdr-syscon = <&sdr>;
614 interrupts = <17 IRQ_TYPE_LEVEL_HIGH>,
615 <49 IRQ_TYPE_LEVEL_HIGH>;
616 };
617
617 l2-ecc@ffd06010 { 618 l2-ecc@ffd06010 {
618 compatible = "altr,socfpga-a10-l2-ecc"; 619 compatible = "altr,socfpga-a10-l2-ecc";
619 reg = <0xffd06010 0x4>; 620 reg = <0xffd06010 0x4>;