/* * Copyright (c) 2014-2017, NVIDIA CORPORATION. All rights reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. */ /* * Function naming determines intended use: * * _r(void) : Returns the offset for register . * * _o(void) : Returns the offset for element . * * _w(void) : Returns the word offset for word (4 byte) element . * * __s(void) : Returns size of field of register in bits. * * __f(u32 v) : Returns a value based on 'v' which has been shifted * and masked to place it at field of register . This value * can be |'d with others to produce a full register value for * register . * * __m(void) : Returns a mask for field of register . This * value can be ~'d and then &'d to clear the value of field for * register . * * ___f(void) : Returns the constant value after being shifted * to place it at field of register . This value can be |'d * with others to produce a full register value for . * * __v(u32 r) : Returns the value of field from a full register * value 'r' after being shifted to place its LSB at bit 0. * This value is suitable for direct comparison with other unshifted * values appropriate for use in field of register . * * ___v(void) : Returns the constant value for defined for * field of register . This value is suitable for direct * comparison with unshifted values appropriate for use in field * of register . */ #ifndef _hw_fifo_gp10b_h_ #define _hw_fifo_gp10b_h_ static inline u32 fifo_bar1_base_r(void) { return 0x00002254U; } static inline u32 fifo_bar1_base_ptr_f(u32 v) { return (v & 0xfffffffU) << 0U; } static inline u32 fifo_bar1_base_ptr_align_shift_v(void) { return 0x0000000cU; } static inline u32 fifo_bar1_base_valid_false_f(void) { return 0x0U; } static inline u32 fifo_bar1_base_valid_true_f(void) { return 0x10000000U; } static inline u32 fifo_runlist_base_r(void) { return 0x00002270U; } static inline u32 fifo_runlist_base_ptr_f(u32 v) { return (v & 0xfffffffU) << 0U; } static inline u32 fifo_runlist_base_target_vid_mem_f(void) { return 0x0U; } static inline u32 fifo_runlist_base_target_sys_mem_coh_f(void) { return 0x20000000U; } static inline u32 fifo_runlist_base_target_sys_mem_ncoh_f(void) { return 0x30000000U; } static inline u32 fifo_runlist_r(void) { return 0x00002274U; } static inline u32 fifo_runlist_engine_f(u32 v) { return (v & 0xfU) << 20U; } static inline u32 fifo_eng_runlist_base_r(u32 i) { return 0x00002280U + i*8U; } static inline u32 fifo_eng_runlist_base__size_1_v(void) { return 0x00000001U; } static inline u32 fifo_eng_runlist_r(u32 i) { return 0x00002284U + i*8U; } static inline u32 fifo_eng_runlist__size_1_v(void) { return 0x00000001U; } static inline u32 fifo_eng_runlist_length_f(u32 v) { return (v & 0xffffU) << 0U; } static inline u32 fifo_eng_runlist_length_max_v(void) { return 0x0000ffffU; } static inline u32 fifo_eng_runlist_pending_true_f(void) { return 0x100000U; } static inline u32 fifo_pb_timeslice_r(u32 i) { return 0x00002350U + i*4U; } static inline u32 fifo_pb_timeslice_timeout_16_f(void) { return 0x10U; } static inline u32 fifo_pb_timeslice_timescale_0_f(void) { return 0x0U; } static inline u32 fifo_pb_timeslice_enable_true_f(void) { return 0x10000000U; } static inline u32 fifo_pbdma_map_r(u32 i) { return 0x00002390U + i*4U; } static inline u32 fifo_intr_0_r(void) { return 0x00002100U; } static inline u32 fifo_intr_0_bind_error_pending_f(void) { return 0x1U; } static inline u32 fifo_intr_0_bind_error_reset_f(void) { return 0x1U; } static inline u32 fifo_intr_0_sched_error_pending_f(void) { return 0x100U; } static inline u32 fifo_intr_0_sched_error_reset_f(void) { return 0x100U; } static inline u32 fifo_intr_0_chsw_error_pending_f(void) { return 0x10000U; } static inline u32 fifo_intr_0_chsw_error_reset_f(void) { return 0x10000U; } static inline u32 fifo_intr_0_fb_flush_timeout_pending_f(void) { return 0x800000U; } static inline u32 fifo_intr_0_fb_flush_timeout_reset_f(void) { return 0x800000U; } static inline u32 fifo_intr_0_lb_error_pending_f(void) { return 0x1000000U; } static inline u32 fifo_intr_0_lb_error_reset_f(void) { return 0x1000000U; } static inline u32 fifo_intr_0_replayable_fault_error_pending_f(void) { return 0x2000000U; } static inline u32 fifo_intr_0_dropped_mmu_fault_pending_f(void) { return 0x8000000U; } static inline u32 fifo_intr_0_dropped_mmu_fault_reset_f(void) { return 0x8000000U; } static inline u32 fifo_intr_0_mmu_fault_pending_f(void) { return 0x10000000U; } static inline u32 fifo_intr_0_pbdma_intr_pending_f(void) { return 0x20000000U; } static inline u32 fifo_intr_0_runlist_event_pending_f(void) { return 0x40000000U; } static inline u32 fifo_intr_0_channel_intr_pending_f(void) { return 0x80000000U; } static inline u32 fifo_intr_en_0_r(void) { return 0x00002140U; } static inline u32 fifo_intr_en_0_sched_error_f(u32 v) { return (v & 0x1U) << 8U; } static inline u32 fifo_intr_en_0_sched_error_m(void) { return 0x1U << 8U; } static inline u32 fifo_intr_en_0_mmu_fault_f(u32 v) { return (v & 0x1U) << 28U; } static inline u32 fifo_intr_en_0_mmu_fault_m(void) { return 0x1U << 28U; } static inline u32 fifo_intr_en_1_r(void) { return 0x00002528U; } static inline u32 fifo_intr_bind_error_r(void) { return 0x0000252cU; } static inline u32 fifo_intr_sched_error_r(void) { return 0x0000254cU; } static inline u32 fifo_intr_sched_error_code_f(u32 v) { return (v & 0xffU) << 0U; } static inline u32 fifo_intr_sched_error_code_ctxsw_timeout_v(void) { return 0x0000000aU; } static inline u32 fifo_intr_chsw_error_r(void) { return 0x0000256cU; } static inline u32 fifo_intr_mmu_fault_id_r(void) { return 0x0000259cU; } static inline u32 fifo_intr_mmu_fault_eng_id_graphics_v(void) { return 0x00000000U; } static inline u32 fifo_intr_mmu_fault_eng_id_graphics_f(void) { return 0x0U; } static inline u32 fifo_intr_mmu_fault_inst_r(u32 i) { return 0x00002800U + i*16U; } static inline u32 fifo_intr_mmu_fault_inst_ptr_v(u32 r) { return (r >> 0U) & 0xfffffffU; } static inline u32 fifo_intr_mmu_fault_inst_ptr_align_shift_v(void) { return 0x0000000cU; } static inline u32 fifo_intr_mmu_fault_lo_r(u32 i) { return 0x00002804U + i*16U; } static inline u32 fifo_intr_mmu_fault_hi_r(u32 i) { return 0x00002808U + i*16U; } static inline u32 fifo_intr_mmu_fault_info_r(u32 i) { return 0x0000280cU + i*16U; } static inline u32 fifo_intr_mmu_fault_info_type_v(u32 r) { return (r >> 0U) & 0x1fU; } static inline u32 fifo_intr_mmu_fault_info_access_type_v(u32 r) { return (r >> 16U) & 0x7U; } static inline u32 fifo_intr_mmu_fault_info_client_type_v(u32 r) { return (r >> 20U) & 0x1U; } static inline u32 fifo_intr_mmu_fault_info_client_type_gpc_v(void) { return 0x00000000U; } static inline u32 fifo_intr_mmu_fault_info_client_type_hub_v(void) { return 0x00000001U; } static inline u32 fifo_intr_mmu_fault_info_client_v(u32 r) { return (r >> 8U) & 0x7fU; } static inline u32 fifo_intr_pbdma_id_r(void) { return 0x000025a0U; } static inline u32 fifo_intr_pbdma_id_status_f(u32 v, u32 i) { return (v & 0x1U) << (0U + i*1U); } static inline u32 fifo_intr_pbdma_id_status_v(u32 r, u32 i) { return (r >> (0U + i*1U)) & 0x1U; } static inline u32 fifo_intr_pbdma_id_status__size_1_v(void) { return 0x00000001U; } static inline u32 fifo_intr_runlist_r(void) { return 0x00002a00U; } static inline u32 fifo_fb_timeout_r(void) { return 0x00002a04U; } static inline u32 fifo_fb_timeout_period_m(void) { return 0x3fffffffU << 0U; } static inline u32 fifo_fb_timeout_period_max_f(void) { return 0x3fffffffU; } static inline u32 fifo_error_sched_disable_r(void) { return 0x0000262cU; } static inline u32 fifo_sched_disable_r(void) { return 0x00002630U; } static inline u32 fifo_sched_disable_runlist_f(u32 v, u32 i) { return (v & 0x1U) << (0U + i*1U); } static inline u32 fifo_sched_disable_runlist_m(u32 i) { return 0x1U << (0U + i*1U); } static inline u32 fifo_sched_disable_true_v(void) { return 0x00000001U; } static inline u32 fifo_preempt_r(void) { return 0x00002634U; } static inline u32 fifo_preempt_pending_true_f(void) { return 0x100000U; } static inline u32 fifo_preempt_type_channel_f(void) { return 0x0U; } static inline u32 fifo_preempt_type_tsg_f(void) { return 0x1000000U; } static inline u32 fifo_preempt_chid_f(u32 v) { return (v & 0xfffU) << 0U; } static inline u32 fifo_preempt_id_f(u32 v) { return (v & 0xfffU) << 0U; } static inline u32 fifo_trigger_mmu_fault_r(u32 i) { return 0x00002a30U + i*4U; } static inline u32 fifo_trigger_mmu_fault_id_f(u32 v) { return (v & 0x1fU) << 0U; } static inline u32 fifo_trigger_mmu_fault_enable_f(u32 v) { return (v & 0x1U) << 8U; } static inline u32 fifo_engine_status_r(u32 i) { return 0x00002640U + i*8U; } static inline u32 fifo_engine_status__size_1_v(void) { return 0x00000002U; } static inline u32 fifo_engine_status_id_v(u32 r) { return (r >> 0U) & 0xfffU; } static inline u32 fifo_engine_status_id_type_v(u32 r) { return (r >> 12U) & 0x1U; } static inline u32 fifo_engine_status_id_type_chid_v(void) { return 0x00000000U; } static inline u32 fifo_engine_status_id_type_tsgid_v(void) { return 0x00000001U; } static inline u32 fifo_engine_status_ctx_status_v(u32 r) { return (r >> 13U) & 0x7U; } static inline u32 fifo_engine_status_ctx_status_invalid_v(void) { return 0x00000000U; } static inline u32 fifo_engine_status_ctx_status_valid_v(void) { return 0x00000001U; } static inline u32 fifo_engine_status_ctx_status_ctxsw_load_v(void) { return 0x00000005U; } static inline u32 fifo_engine_status_ctx_status_ctxsw_save_v(void) { return 0x00000006U; } static inline u32 fifo_engine_status_ctx_status_ctxsw_switch_v(void) { return 0x00000007U; } static inline u32 fifo_engine_status_next_id_v(u32 r) { return (r >> 16U) & 0xfffU; } static inline u32 fifo_engine_status_next_id_type_v(u32 r) { return (r >> 28U) & 0x1U; } static inline u32 fifo_engine_status_next_id_type_chid_v(void) { return 0x00000000U; } static inline u32 fifo_engine_status_faulted_v(u32 r) { return (r >> 30U) & 0x1U; } static inline u32 fifo_engine_status_faulted_true_v(void) { return 0x00000001U; } static inline u32 fifo_engine_status_engine_v(u32 r) { return (r >> 31U) & 0x1U; } static inline u32 fifo_engine_status_engine_idle_v(void) { return 0x00000000U; } static inline u32 fifo_engine_status_engine_busy_v(void) { return 0x00000001U; } static inline u32 fifo_engine_status_ctxsw_v(u32 r) { return (r >> 15U) & 0x1U; } static inline u32 fifo_engine_status_ctxsw_in_progress_v(void) { return 0x00000001U; } static inline u32 fifo_engine_status_ctxsw_in_progress_f(void) { return 0x8000U; } static inline u32 fifo_pbdma_status_r(u32 i) { return 0x00003080U + i*4U; } static inline u32 fifo_pbdma_status__size_1_v(void) { return 0x00000001U; } static inline u32 fifo_pbdma_status_id_v(u32 r) { return (r >> 0U) & 0xfffU; } static inline u32 fifo_pbdma_status_id_type_v(u32 r) { return (r >> 12U) & 0x1U; } static inline u32 fifo_pbdma_status_id_type_chid_v(void) { return 0x00000000U; } static inline u32 fifo_pbdma_status_id_type_tsgid_v(void) { return 0x00000001U; } static inline u32 fifo_pbdma_status_chan_status_v(u32 r) { return (r >> 13U) & 0x7U; } static inline u32 fifo_pbdma_status_chan_status_valid_v(void) { return 0x00000001U; } static inline u32 fifo_pbdma_status_chan_status_chsw_load_v(void) { return 0x00000005U; } static inline u32 fifo_pbdma_status_chan_status_chsw_save_v(void) { return 0x00000006U; } static inline u32 fifo_pbdma_status_chan_status_chsw_switch_v(void) { return 0x00000007U; } static inline u32 fifo_pbdma_status_next_id_v(u32 r) { return (r >> 16U) & 0xfffU; } static inline u32 fifo_pbdma_status_next_id_type_v(u32 r) { return (r >> 28U) & 0x1U; } static inline u32 fifo_pbdma_status_next_id_type_chid_v(void) { return 0x00000000U; } static inline u32 fifo_pbdma_status_chsw_v(u32 r) { return (r >> 15U) & 0x1U; } static inline u32 fifo_pbdma_status_chsw_in_progress_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_lo_r(void) { return 0x00002a70U; } static inline u32 fifo_replay_fault_buffer_lo_enable_v(u32 r) { return (r >> 0U) & 0x1U; } static inline u32 fifo_replay_fault_buffer_lo_enable_true_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_lo_enable_false_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_lo_base_f(u32 v) { return (v & 0xfffffU) << 12U; } static inline u32 fifo_replay_fault_buffer_lo_base_reset_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_hi_r(void) { return 0x00002a74U; } static inline u32 fifo_replay_fault_buffer_hi_base_f(u32 v) { return (v & 0xffU) << 0U; } static inline u32 fifo_replay_fault_buffer_hi_base_reset_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_size_r(void) { return 0x00002a78U; } static inline u32 fifo_replay_fault_buffer_size_hw_f(u32 v) { return (v & 0x1ffU) << 0U; } static inline u32 fifo_replay_fault_buffer_size_hw_entries_v(void) { return 0x000000c0U; } static inline u32 fifo_replay_fault_buffer_get_r(void) { return 0x00002a7cU; } static inline u32 fifo_replay_fault_buffer_get_offset_hw_f(u32 v) { return (v & 0x1ffU) << 0U; } static inline u32 fifo_replay_fault_buffer_get_offset_hw_init_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_put_r(void) { return 0x00002a80U; } static inline u32 fifo_replay_fault_buffer_put_offset_hw_f(u32 v) { return (v & 0x1ffU) << 0U; } static inline u32 fifo_replay_fault_buffer_put_offset_hw_init_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_info_r(void) { return 0x00002a84U; } static inline u32 fifo_replay_fault_buffer_info_overflow_f(u32 v) { return (v & 0x1U) << 0U; } static inline u32 fifo_replay_fault_buffer_info_overflow_false_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_info_overflow_true_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_info_overflow_clear_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_info_write_nack_f(u32 v) { return (v & 0x1U) << 24U; } static inline u32 fifo_replay_fault_buffer_info_write_nack_false_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_info_write_nack_true_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_info_write_nack_clear_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_info_fault_while_buffer_disabled_f(u32 v) { return (v & 0x1U) << 28U; } static inline u32 fifo_replay_fault_buffer_info_fault_while_buffer_disabled_false_v(void) { return 0x00000000U; } static inline u32 fifo_replay_fault_buffer_info_fault_while_buffer_disabled_true_v(void) { return 0x00000001U; } static inline u32 fifo_replay_fault_buffer_info_fault_while_buffer_disabled_clear_v(void) { return 0x00000001U; } #endif