/* * Copyright (c) 2016-2017, NVIDIA CORPORATION. All rights reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. */ /* * Function naming determines intended use: * * _r(void) : Returns the offset for register . * * _o(void) : Returns the offset for element . * * _w(void) : Returns the word offset for word (4 byte) element . * * __s(void) : Returns size of field of register in bits. * * __f(u32 v) : Returns a value based on 'v' which has been shifted * and masked to place it at field of register . This value * can be |'d with others to produce a full register value for * register . * * __m(void) : Returns a mask for field of register . This * value can be ~'d and then &'d to clear the value of field for * register . * * ___f(void) : Returns the constant value after being shifted * to place it at field of register . This value can be |'d * with others to produce a full register value for . * * __v(u32 r) : Returns the value of field from a full register * value 'r' after being shifted to place its LSB at bit 0. * This value is suitable for direct comparison with other unshifted * values appropriate for use in field of register . * * ___v(void) : Returns the constant value for defined for * field of register . This value is suitable for direct * comparison with unshifted values appropriate for use in field * of register . */ #ifndef _hw_trim_gp106_h_ #define _hw_trim_gp106_h_ static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_r(void) { return 0x00132924U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_noofipclks_s(void) { return 16U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_noofipclks_f(u32 v) { return (v & 0xffffU) << 0U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_noofipclks_m(void) { return 0xffffU << 0U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_noofipclks_v(u32 r) { return (r >> 0U) & 0xffffU; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_s(void) { return 1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_f(u32 v) { return (v & 0x1U) << 16U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_m(void) { return 0x1U << 16U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_v(u32 r) { return (r >> 16U) & 0x1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_deasserted_f(void) { return 0x0U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_write_en_asserted_f(void) { return 0x10000U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_s(void) { return 1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_f(u32 v) { return (v & 0x1U) << 20U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_m(void) { return 0x1U << 20U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_v(u32 r) { return (r >> 20U) & 0x1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_deasserted_f(void) { return 0x0U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_enable_asserted_f(void) { return 0x100000U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_s(void) { return 1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_f(u32 v) { return (v & 0x1U) << 24U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_m(void) { return 0x1U << 24U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_v(u32 r) { return (r >> 24U) & 0x1U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_deasserted_f(void) { return 0x0U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_reset_asserted_f(void) { return 0x1000000U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cfg_source_gpc2clk_f(void) { return 0x70000000U; } static inline u32 trim_gpc_bcast_clk_cntr_ncgpcclk_cnt_r(void) { return 0x00132928U; } static inline u32 trim_fbpa_bcast_clk_cntr_ncltcclk_cfg_r(void) { return 0x00132128U; } static inline u32 trim_fbpa_bcast_clk_cntr_ncltcclk_cfg_source_dramdiv4_rec_clk1_f(void) { return 0x30000000U; } static inline u32 trim_fbpa_bcast_clk_cntr_ncltcclk_cnt_r(void) { return 0x0013212cU; } static inline u32 trim_sys_clk_cntr_ncltcpll_cfg_r(void) { return 0x001373c0U; } static inline u32 trim_sys_clk_cntr_ncltcpll_cfg_source_xbar2clk_f(void) { return 0x20000000U; } static inline u32 trim_sys_clk_cntr_ncltcpll_cnt_r(void) { return 0x001373c4U; } static inline u32 trim_sys_clk_cntr_ncsyspll_cfg_r(void) { return 0x001373b0U; } static inline u32 trim_sys_clk_cntr_ncsyspll_cfg_source_sys2clk_f(void) { return 0x0U; } static inline u32 trim_sys_clk_cntr_ncsyspll_cnt_r(void) { return 0x001373b4U; } #endif