From 57fb527a7e33384341fc18f1f918d5a8225057f5 Mon Sep 17 00:00:00 2001 From: Peter Daifuku Date: Fri, 6 Oct 2017 16:27:14 -0700 Subject: gpu: nvgpu: vgpu: flatten out vgpu hal Instead of calling the native HAL init function then adding multiple layers of modification for VGPU, flatten out the sequence so that all entry points are set statically and visible in a single file. JIRA ESRM-30 Change-Id: Ie424abb48bce5038874851d399baac5e4bb7d27c Signed-off-by: Peter Daifuku Reviewed-on: https://git-master.nvidia.com/r/1574616 Reviewed-by: mobile promotions Tested-by: mobile promotions --- drivers/gpu/nvgpu/vgpu/fifo_vgpu.h | 65 ++++++++++++++++++++++++++++++++++++++ 1 file changed, 65 insertions(+) create mode 100644 drivers/gpu/nvgpu/vgpu/fifo_vgpu.h (limited to 'drivers/gpu/nvgpu/vgpu/fifo_vgpu.h') diff --git a/drivers/gpu/nvgpu/vgpu/fifo_vgpu.h b/drivers/gpu/nvgpu/vgpu/fifo_vgpu.h new file mode 100644 index 00000000..c5a51f97 --- /dev/null +++ b/drivers/gpu/nvgpu/vgpu/fifo_vgpu.h @@ -0,0 +1,65 @@ +/* + * Copyright (c) 2017, NVIDIA CORPORATION. All rights reserved. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER + * DEALINGS IN THE SOFTWARE. + */ + +#ifndef _FIFO_VGPU_H_ +#define _FIFO_VGPU_H_ + +#include + +struct gk20a; +struct channel_gk20a; +struct fifo_gk20a; +struct tsg_gk20a; + +int vgpu_init_fifo_setup_hw(struct gk20a *g); +void vgpu_channel_bind(struct channel_gk20a *ch); +void vgpu_channel_unbind(struct channel_gk20a *ch); +int vgpu_channel_alloc_inst(struct gk20a *g, struct channel_gk20a *ch); +void vgpu_channel_free_inst(struct gk20a *g, struct channel_gk20a *ch); +void vgpu_channel_enable(struct channel_gk20a *ch); +void vgpu_channel_disable(struct channel_gk20a *ch); +int vgpu_channel_setup_ramfc(struct channel_gk20a *ch, u64 gpfifo_base, + u32 gpfifo_entries, + unsigned long acquire_timeout, u32 flags); +int vgpu_fifo_init_engine_info(struct fifo_gk20a *f); +int vgpu_fifo_preempt_channel(struct gk20a *g, u32 chid); +int vgpu_fifo_preempt_tsg(struct gk20a *g, u32 tsgid); +int vgpu_fifo_update_runlist(struct gk20a *g, u32 runlist_id, + u32 chid, bool add, bool wait_for_finish); +int vgpu_fifo_wait_engine_idle(struct gk20a *g); +int vgpu_channel_set_priority(struct channel_gk20a *ch, u32 priority); +int vgpu_fifo_set_runlist_interleave(struct gk20a *g, + u32 id, + bool is_tsg, + u32 runlist_id, + u32 new_level); +int vgpu_channel_set_timeslice(struct channel_gk20a *ch, u32 timeslice); +int vgpu_fifo_force_reset_ch(struct channel_gk20a *ch, + u32 err_code, bool verbose); +u32 vgpu_fifo_default_timeslice_us(struct gk20a *g); +int vgpu_tsg_open(struct tsg_gk20a *tsg); +int vgpu_tsg_bind_channel(struct tsg_gk20a *tsg, + struct channel_gk20a *ch); +int vgpu_tsg_unbind_channel(struct channel_gk20a *ch); +int vgpu_tsg_set_timeslice(struct tsg_gk20a *tsg, u32 timeslice); + +#endif -- cgit v1.2.2