From fc724baa4becf051b3e6647858a6ded90f1cee86 Mon Sep 17 00:00:00 2001 From: Terje Bergstrom Date: Wed, 7 Jun 2017 12:44:10 -0700 Subject: gpu: nvgpu: Add MC HAL is_intr1_pending Add MC HAL is_intr1_pending. At the same time introduce nvgpu_unit that is passed as parameter to is_intr1_pending. The API is passed contents of intr1 register and an engine number, and returns true if there's an interrupt pending for the engine. JIRA NVGPU-26 Change-Id: I8e6363dd78572f8e41dbab2b258036ed168b6f75 Signed-off-by: Terje Bergstrom Reviewed-on: http://git-master/r/1497870 Reviewed-by: mobile promotions Tested-by: mobile promotions --- drivers/gpu/nvgpu/gk20a/gk20a.h | 3 +++ drivers/gpu/nvgpu/gk20a/mc_gk20a.c | 28 +++++++++++++++++++++++++++- drivers/gpu/nvgpu/gk20a/mc_gk20a.h | 2 ++ 3 files changed, 32 insertions(+), 1 deletion(-) (limited to 'drivers/gpu/nvgpu/gk20a') diff --git a/drivers/gpu/nvgpu/gk20a/gk20a.h b/drivers/gpu/nvgpu/gk20a/gk20a.h index 2ede539e..bd93cc33 100644 --- a/drivers/gpu/nvgpu/gk20a/gk20a.h +++ b/drivers/gpu/nvgpu/gk20a/gk20a.h @@ -142,6 +142,8 @@ enum gk20a_cbc_op { #define nvgpu_get_litter_value(g, v) (g)->ops.get_litter_value((g), v) +enum nvgpu_unit; + struct gpu_ops { struct { int (*determine_L2_size_bytes)(struct gk20a *gk20a); @@ -851,6 +853,7 @@ struct gpu_ops { void (*disable)(struct gk20a *g, u32 units); void (*reset)(struct gk20a *g, u32 units); u32 (*boot_0)(struct gk20a *g, u32 *arch, u32 *impl, u32 *rev); + bool (*is_intr1_pending)(struct gk20a *g, enum nvgpu_unit unit, u32 mc_intr_1); } mc; struct { void (*show_dump)(struct gk20a *g, diff --git a/drivers/gpu/nvgpu/gk20a/mc_gk20a.c b/drivers/gpu/nvgpu/gk20a/mc_gk20a.c index bc11b14d..2cdcaaeb 100644 --- a/drivers/gpu/nvgpu/gk20a/mc_gk20a.c +++ b/drivers/gpu/nvgpu/gk20a/mc_gk20a.c @@ -20,6 +20,7 @@ #include #include +#include #include @@ -134,7 +135,7 @@ void mc_gk20a_intr_thread_nonstall(struct gk20a *g, u32 mc_intr_1) u32 engine_enum = ENGINE_INVAL_GK20A; int ops_old, ops_new, ops = 0; - if (mc_intr_1 & mc_intr_0_pfifo_pending_f()) + if (g->ops.mc.is_intr1_pending(g, NVGPU_UNIT_FIFO, mc_intr_1)) ops |= gk20a_fifo_nonstall_isr(g); for (engine_id_idx = 0; engine_id_idx < g->fifo.num_engines; @@ -287,6 +288,30 @@ u32 gk20a_mc_boot_0(struct gk20a *g, u32 *arch, u32 *impl, u32 *rev) return val; } +bool mc_gk20a_is_intr1_pending(struct gk20a *g, + enum nvgpu_unit unit, u32 mc_intr_1) +{ + u32 mask = 0; + bool is_pending; + + switch (unit) { + case NVGPU_UNIT_FIFO: + mask = mc_intr_0_pfifo_pending_f(); + break; + default: + break; + } + + if (mask == 0) { + nvgpu_err(g, "unknown unit %d", unit); + is_pending = false; + } else { + is_pending = (mc_intr_1 & mask) ? true : false; + } + + return is_pending; +} + void gk20a_init_mc(struct gpu_ops *gops) { gops->mc.intr_enable = mc_gk20a_intr_enable; @@ -302,4 +327,5 @@ void gk20a_init_mc(struct gpu_ops *gops) gops->mc.disable = gk20a_mc_disable; gops->mc.reset = gk20a_mc_reset; gops->mc.boot_0 = gk20a_mc_boot_0; + gops->mc.is_intr1_pending = mc_gk20a_is_intr1_pending; } diff --git a/drivers/gpu/nvgpu/gk20a/mc_gk20a.h b/drivers/gpu/nvgpu/gk20a/mc_gk20a.h index 2b4a183e..6c0d159a 100644 --- a/drivers/gpu/nvgpu/gk20a/mc_gk20a.h +++ b/drivers/gpu/nvgpu/gk20a/mc_gk20a.h @@ -31,4 +31,6 @@ void gk20a_mc_enable(struct gk20a *g, u32 units); void gk20a_mc_disable(struct gk20a *g, u32 units); void gk20a_mc_reset(struct gk20a *g, u32 units); u32 gk20a_mc_boot_0(struct gk20a *g, u32 *arch, u32 *impl, u32 *rev); +bool mc_gk20a_is_intr1_pending(struct gk20a *g, + enum nvgpu_unit unit, u32 mc_intr_1); #endif -- cgit v1.2.2