From 942029a433390f3385ed9d6fc35476bbf9eafd98 Mon Sep 17 00:00:00 2001 From: Terje Bergstrom Date: Mon, 5 Jun 2017 14:25:35 -0700 Subject: gpu: nvgpu: Split non-stall interrupt handling Split handling of stalling interrupt to Linux specific chip agnostic and OS independent chip specific parts. Linux specific chip independent part contains handler for ISR and passing the control to a bottom half worker. It uses the new MC HALs intr_nonstall (query interrupt status), intr_nonstall_pause (pause interrupts), intr_nonstall_resume (resume interrupts), and is_intr1_pending (query per-engine interrupt bit). MC HAL isr_nonstall is removed, because its work is now handled in chip independent code. JIRA NVGPU-26 Change-Id: I3e4c9905ef6eef7f1cc9f71b0278518ae663f87e Signed-off-by: Terje Bergstrom Reviewed-on: http://git-master/r/1497048 Reviewed-by: mobile promotions Tested-by: mobile promotions --- drivers/gpu/nvgpu/common/linux/intr.c | 84 +++++++++++++++++++++++++++++++++++ 1 file changed, 84 insertions(+) (limited to 'drivers/gpu/nvgpu/common/linux/intr.c') diff --git a/drivers/gpu/nvgpu/common/linux/intr.c b/drivers/gpu/nvgpu/common/linux/intr.c index 77e44dd9..7d699dee 100644 --- a/drivers/gpu/nvgpu/common/linux/intr.c +++ b/drivers/gpu/nvgpu/common/linux/intr.c @@ -12,10 +12,12 @@ */ #include +#include #include "gk20a/gk20a.h" #include +#include irqreturn_t nvgpu_intr_stall(struct gk20a *g) { @@ -56,3 +58,85 @@ irqreturn_t nvgpu_intr_thread_stall(struct gk20a *g) return IRQ_HANDLED; } +irqreturn_t nvgpu_intr_nonstall(struct gk20a *g) +{ + u32 mc_intr_1; + u32 hw_irq_count; + u32 engine_id_idx; + u32 active_engine_id = 0; + u32 engine_enum = ENGINE_INVAL_GK20A; + int ops_old, ops_new, ops = 0; + if (!g->power_on) + return IRQ_NONE; + + /* not from gpu when sharing irq with others */ + mc_intr_1 = g->ops.mc.intr_nonstall(g); + if (unlikely(!mc_intr_1)) + return IRQ_NONE; + + g->ops.mc.intr_nonstall_pause(g); + + if (g->ops.mc.is_intr1_pending(g, NVGPU_UNIT_FIFO, mc_intr_1)) + ops |= gk20a_fifo_nonstall_isr(g); + + for (engine_id_idx = 0; engine_id_idx < g->fifo.num_engines; + engine_id_idx++) { + struct fifo_engine_info_gk20a *engine_info; + + active_engine_id = g->fifo.active_engines_list[engine_id_idx]; + engine_info = &g->fifo.engine_info[active_engine_id]; + + if (mc_intr_1 & engine_info->intr_mask) { + engine_enum = engine_info->engine_enum; + /* GR Engine */ + if (engine_enum == ENGINE_GR_GK20A) + ops |= gk20a_gr_nonstall_isr(g); + + /* CE Engine */ + if (((engine_enum == ENGINE_GRCE_GK20A) || + (engine_enum == ENGINE_ASYNC_CE_GK20A)) && + g->ops.ce2.isr_nonstall) + ops |= g->ops.ce2.isr_nonstall(g, + engine_info->inst_id, + engine_info->pri_base); + } + } + if (ops) { + do { + ops_old = atomic_read(&g->nonstall_ops); + ops_new = ops_old | ops; + } while (ops_old != atomic_cmpxchg(&g->nonstall_ops, + ops_old, ops_new)); + + queue_work(g->nonstall_work_queue, &g->nonstall_fn_work); + } + + hw_irq_count = atomic_inc_return(&g->hw_irq_nonstall_count); + + /* sync handled irq counter before re-enabling interrupts */ + atomic_set(&g->sw_irq_nonstall_last_handled, hw_irq_count); + + g->ops.mc.intr_nonstall_resume(g); + + wake_up_all(&g->sw_irq_nonstall_last_handled_wq); + + return IRQ_HANDLED; +} + +void nvgpu_intr_nonstall_cb(struct work_struct *work) +{ + struct gk20a *g = container_of(work, struct gk20a, nonstall_fn_work); + u32 ops; + bool semaphore_wakeup, post_events; + + do { + ops = atomic_xchg(&g->nonstall_ops, 0); + + semaphore_wakeup = ops & gk20a_nonstall_ops_wakeup_semaphore; + post_events = ops & gk20a_nonstall_ops_post_events; + + if (semaphore_wakeup) + gk20a_channel_semaphore_wakeup(g, post_events); + + } while (atomic_read(&g->nonstall_ops) != 0); +} -- cgit v1.2.2