diff options
author | aalex <aalex@nvidia.com> | 2018-09-07 12:38:05 -0400 |
---|---|---|
committer | mobile promotions <svcmobile_promotions@nvidia.com> | 2018-09-21 06:15:03 -0400 |
commit | c5810a670d367ae1dc405fcc3108e11265df34bb (patch) | |
tree | 7ec13fcda49df98f360fb5adc57e4af7a95ea4cc /drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c | |
parent | ec067c5ed1f00517dbd771fbe9809d2340ec908b (diff) |
gpu: nvgpu: refactor SET_SM_EXCEPTION_MASK ioctl
added hal layer for SM exception mask handling for
taking care of vitualization case.
Jira VQRM-4806
Bug 200447406
Bug 2331747
Change-Id: Ia44778a2e41c1a508c48026b8dee285966f1a544
Signed-off-by: aalex <aalex@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/1816284
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c')
-rw-r--r-- | drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c b/drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c index 2ec08ae6..03839858 100644 --- a/drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c +++ b/drivers/gpu/nvgpu/vgpu/gp10b/vgpu_hal_gp10b.c | |||
@@ -358,6 +358,7 @@ static const struct gpu_ops vgpu_gp10b_ops = { | |||
358 | .get_sema_wait_cmd_size = gk20a_fifo_get_sema_wait_cmd_size, | 358 | .get_sema_wait_cmd_size = gk20a_fifo_get_sema_wait_cmd_size, |
359 | .get_sema_incr_cmd_size = gk20a_fifo_get_sema_incr_cmd_size, | 359 | .get_sema_incr_cmd_size = gk20a_fifo_get_sema_incr_cmd_size, |
360 | .add_sema_cmd = gk20a_fifo_add_sema_cmd, | 360 | .add_sema_cmd = gk20a_fifo_add_sema_cmd, |
361 | .set_sm_exception_type_mask = gk20a_tsg_set_sm_exception_type_mask, | ||
361 | }, | 362 | }, |
362 | .gr_ctx = { | 363 | .gr_ctx = { |
363 | .get_netlist_name = gr_gp10b_get_netlist_name, | 364 | .get_netlist_name = gr_gp10b_get_netlist_name, |