summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gp10b/pmu_gp10b.h
diff options
context:
space:
mode:
authorsmadhavan <smadhavan@nvidia.com>2018-09-11 03:21:19 -0400
committermobile promotions <svcmobile_promotions@nvidia.com>2018-09-25 00:17:51 -0400
commit9e5f456f2b784656b44233b5ce5fc0f05f71bb3d (patch)
treea2c2e4250f81dc94d584675af486018aed4c2570 /drivers/gpu/nvgpu/gp10b/pmu_gp10b.h
parent3c3f80a687ae95c36341d9bf1753f63dfc4a06af (diff)
nvgpu: gp10b: MISRA Rule 21.2 header guard fixes
MISRA rule 21.2 doesn't allow the use of macro names which start with an underscore. These leading underscores are to be removed from the macro names. This patch will fix such violations in gp10b by renaming them to follow the convention, 'NVGPU_PARENT-DIR_HEADER-NAME' when there is no keyword repetition between file name and directory or 'NVGPU_HEADER-NAME' when there is repetition. JIRA NVGPU-1028 Change-Id: If66863e568d74a0bc7473cf8decacece1e1069f3 Signed-off-by: smadhavan <smadhavan@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1819163 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/gp10b/pmu_gp10b.h')
-rw-r--r--drivers/gpu/nvgpu/gp10b/pmu_gp10b.h6
1 files changed, 3 insertions, 3 deletions
diff --git a/drivers/gpu/nvgpu/gp10b/pmu_gp10b.h b/drivers/gpu/nvgpu/gp10b/pmu_gp10b.h
index 4fd4c7c4..9fe2ab7f 100644
--- a/drivers/gpu/nvgpu/gp10b/pmu_gp10b.h
+++ b/drivers/gpu/nvgpu/gp10b/pmu_gp10b.h
@@ -22,8 +22,8 @@
22 * DEALINGS IN THE SOFTWARE. 22 * DEALINGS IN THE SOFTWARE.
23 */ 23 */
24 24
25#ifndef __PMU_GP10B_H_ 25#ifndef NVGPU_PMU_GP10B_H
26#define __PMU_GP10B_H_ 26#define NVGPU_PMU_GP10B_H
27 27
28struct gk20a; 28struct gk20a;
29 29
@@ -38,4 +38,4 @@ int gp10b_load_falcon_ucode(struct gk20a *g, u32 falconidmask);
38int gp10b_pg_gr_init(struct gk20a *g, u32 pg_engine_id); 38int gp10b_pg_gr_init(struct gk20a *g, u32 pg_engine_id);
39void gp10b_write_dmatrfbase(struct gk20a *g, u32 addr); 39void gp10b_write_dmatrfbase(struct gk20a *g, u32 addr);
40 40
41#endif /*__PMU_GP10B_H_*/ 41#endif /* NVGPU_PMU_GP10B_H */