summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h
diff options
context:
space:
mode:
authorTerje Bergstrom <tbergstrom@nvidia.com>2014-11-03 03:37:29 -0500
committerDeepak Nibade <dnibade@nvidia.com>2016-12-27 04:52:02 -0500
commit23a4456260f163881b54b89fc14ec14a2b0d1f35 (patch)
treead07f5c8a1e2b9b155d00cde6eca6d9ccaddec85 /drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h
parent1e4861a347eb4ae602ff494596bacf01a6ddd4cc (diff)
gpu: nvgpu: gp10b: Add SM debug registers
Add SM debug registers to gp10b, and regenerate headers. Bug 1567274 Change-Id: Ifcfa65a6fbf16e89023caa5aaf4ae3a7846df749 Signed-off-by: Terje Bergstrom <tbergstrom@nvidia.com> Reviewed-on: http://git-master/r/592646
Diffstat (limited to 'drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h')
-rw-r--r--drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h64
1 files changed, 64 insertions, 0 deletions
diff --git a/drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h b/drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h
index 9b681104..f314c75c 100644
--- a/drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h
+++ b/drivers/gpu/nvgpu/gp10b/hw_gr_gp10b.h
@@ -2814,6 +2814,14 @@ static inline u32 gr_gpc0_tpc0_sm_dbgr_control0_stop_trigger_enable_f(void)
2814{ 2814{
2815 return 0x80000000; 2815 return 0x80000000;
2816} 2816}
2817static inline u32 gr_gpc0_tpc0_sm_dbgr_control0_stop_trigger_disable_f(void)
2818{
2819 return 0x0;
2820}
2821static inline u32 gr_gpc0_tpc0_sm_dbgr_control0_run_trigger_task_f(void)
2822{
2823 return 0x40000000;
2824}
2817static inline u32 gr_gpc0_tpc0_sm_dbgr_status0_r(void) 2825static inline u32 gr_gpc0_tpc0_sm_dbgr_status0_r(void)
2818{ 2826{
2819 return 0x0050460c; 2827 return 0x0050460c;
@@ -2826,6 +2834,22 @@ static inline u32 gr_gpc0_tpc0_sm_dbgr_status0_locked_down_true_v(void)
2826{ 2834{
2827 return 0x00000001; 2835 return 0x00000001;
2828} 2836}
2837static inline u32 gr_gpcs_tpcs_sm_hww_global_esr_r(void)
2838{
2839 return 0x00419e50;
2840}
2841static inline u32 gr_gpcs_tpcs_sm_hww_global_esr_bpt_int_pending_f(void)
2842{
2843 return 0x10;
2844}
2845static inline u32 gr_gpcs_tpcs_sm_hww_global_esr_bpt_pause_pending_f(void)
2846{
2847 return 0x20;
2848}
2849static inline u32 gr_gpcs_tpcs_sm_hww_global_esr_single_step_complete_pending_f(void)
2850{
2851 return 0x40;
2852}
2829static inline u32 gr_gpc0_tpc0_sm_hww_global_esr_r(void) 2853static inline u32 gr_gpc0_tpc0_sm_hww_global_esr_r(void)
2830{ 2854{
2831 return 0x00504650; 2855 return 0x00504650;
@@ -3226,4 +3250,44 @@ static inline u32 gr_gpcs_mmu_num_active_ltcs_r(void)
3226{ 3250{
3227 return 0x004188ac; 3251 return 0x004188ac;
3228} 3252}
3253static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_r(void)
3254{
3255 return 0x00419e10;
3256}
3257static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_debugger_mode_f(u32 v)
3258{
3259 return (v & 0x1) << 0;
3260}
3261static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_debugger_mode_on_v(void)
3262{
3263 return 0x00000001;
3264}
3265static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_stop_trigger_m(void)
3266{
3267 return 0x1 << 31;
3268}
3269static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_stop_trigger_v(u32 r)
3270{
3271 return (r >> 31) & 0x1;
3272}
3273static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_stop_trigger_enable_f(void)
3274{
3275 return 0x80000000;
3276}
3277static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_stop_trigger_disable_f(void)
3278{
3279 return 0x0;
3280}
3281static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_run_trigger_m(void)
3282{
3283 return 0x1 << 30;
3284}
3285static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_run_trigger_v(u32 r)
3286{
3287 return (r >> 30) & 0x1;
3288}
3289static inline u32 gr_gpcs_tpcs_sm_dbgr_control0_run_trigger_task_f(void)
3290{
3291 return 0x40000000;
3292}
3229#endif 3293#endif