summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gp106/regops_gp106.h
diff options
context:
space:
mode:
authorPhilip Elcan <pelcan@nvidia.com>2018-08-23 14:45:19 -0400
committermobile promotions <svcmobile_promotions@nvidia.com>2018-08-29 20:47:25 -0400
commit2d0149c9abd74fd6bb59e076cfd46f49097e5662 (patch)
tree3d14929f7721440b777abfc150a35abbb1b03f36 /drivers/gpu/nvgpu/gp106/regops_gp106.h
parent74639b444251d7adc222400625eb59a3d53d0c0a (diff)
gpu: nvgpu: resolve MISRA 10.3 violations
MISRA rule 10.3 prohibits implicit assigning of u64 to u32. The nvgpu was assigning the value returned by ARRAY_SIZE which is a u64 to a u32. This value was then returned in a function defined by gpu_ops. This patch changes the return type for these gpu_ops to u64 and updates the functions that implement the functions and lastly the saved value. This removes the violation in this instance. JIRA NVGPU-647 Change-Id: I2b93929633cf4809d8f65ee41f739f45d4c2cda7 Signed-off-by: Philip Elcan <pelcan@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1805588 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/gp106/regops_gp106.h')
-rw-r--r--drivers/gpu/nvgpu/gp106/regops_gp106.h14
1 files changed, 7 insertions, 7 deletions
diff --git a/drivers/gpu/nvgpu/gp106/regops_gp106.h b/drivers/gpu/nvgpu/gp106/regops_gp106.h
index 801e6f1c..45f1fb49 100644
--- a/drivers/gpu/nvgpu/gp106/regops_gp106.h
+++ b/drivers/gpu/nvgpu/gp106/regops_gp106.h
@@ -2,7 +2,7 @@
2 * 2 *
3 * Tegra GP106 GPU Debugger Driver Register Ops 3 * Tegra GP106 GPU Debugger Driver Register Ops
4 * 4 *
5 * Copyright (c) 2016-2017, NVIDIA CORPORATION. All rights reserved. 5 * Copyright (c) 2016-2018, NVIDIA CORPORATION. All rights reserved.
6 * 6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a 7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"), 8 * copy of this software and associated documentation files (the "Software"),
@@ -26,17 +26,17 @@
26#define __REGOPS_GP106_H_ 26#define __REGOPS_GP106_H_
27 27
28const struct regop_offset_range *gp106_get_global_whitelist_ranges(void); 28const struct regop_offset_range *gp106_get_global_whitelist_ranges(void);
29int gp106_get_global_whitelist_ranges_count(void); 29u64 gp106_get_global_whitelist_ranges_count(void);
30const struct regop_offset_range *gp106_get_context_whitelist_ranges(void); 30const struct regop_offset_range *gp106_get_context_whitelist_ranges(void);
31int gp106_get_context_whitelist_ranges_count(void); 31u64 gp106_get_context_whitelist_ranges_count(void);
32const u32 *gp106_get_runcontrol_whitelist(void); 32const u32 *gp106_get_runcontrol_whitelist(void);
33int gp106_get_runcontrol_whitelist_count(void); 33u64 gp106_get_runcontrol_whitelist_count(void);
34const struct regop_offset_range *gp106_get_runcontrol_whitelist_ranges(void); 34const struct regop_offset_range *gp106_get_runcontrol_whitelist_ranges(void);
35int gp106_get_runcontrol_whitelist_ranges_count(void); 35u64 gp106_get_runcontrol_whitelist_ranges_count(void);
36const u32 *gp106_get_qctl_whitelist(void); 36const u32 *gp106_get_qctl_whitelist(void);
37int gp106_get_qctl_whitelist_count(void); 37u64 gp106_get_qctl_whitelist_count(void);
38const struct regop_offset_range *gp106_get_qctl_whitelist_ranges(void); 38const struct regop_offset_range *gp106_get_qctl_whitelist_ranges(void);
39int gp106_get_qctl_whitelist_ranges_count(void); 39u64 gp106_get_qctl_whitelist_ranges_count(void);
40int gp106_apply_smpc_war(struct dbg_session_gk20a *dbg_s); 40int gp106_apply_smpc_war(struct dbg_session_gk20a *dbg_s);
41 41
42#endif /* __REGOPS_GP106_H_ */ 42#endif /* __REGOPS_GP106_H_ */