summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gm20b/hal_gm20b.c
diff options
context:
space:
mode:
authorSupriya <ssharatkumar@nvidia.com>2017-10-31 02:24:53 -0400
committermobile promotions <svcmobile_promotions@nvidia.com>2017-11-27 04:49:17 -0500
commit6194cfdef52afcb17aa2921685f370e4c5d27819 (patch)
treedd890e3ea5bd61f204804236dffedd551f30b4fa /drivers/gpu/nvgpu/gm20b/hal_gm20b.c
parent536ec21b565ab1368b53a26d6ec7ed05857f0775 (diff)
gpu: nvgpu: split init_falcon_setup_hw
This CL is as part of phased changes to support NO LSPMU Changes done are to add new pmu ops : - setup_apertures - update_lspmu_cmdline_args These would be called from pmu op init_falcon_setup_hw JIRA NVGPU-296 Change-Id: Idbcec5c93ca3150df5c9fb81d65b9fce778cecb8 Signed-off-by: Supriya <ssharatkumar@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1589004 Reviewed-by: Automatic_Commit_Validation_User GVS: Gerrit_Virtual_Submit Reviewed-by: Vijayakumar Subbu <vsubbu@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/gm20b/hal_gm20b.c')
-rw-r--r--drivers/gpu/nvgpu/gm20b/hal_gm20b.c3
1 files changed, 3 insertions, 0 deletions
diff --git a/drivers/gpu/nvgpu/gm20b/hal_gm20b.c b/drivers/gpu/nvgpu/gm20b/hal_gm20b.c
index 779dde3d..920a3e9b 100644
--- a/drivers/gpu/nvgpu/gm20b/hal_gm20b.c
+++ b/drivers/gpu/nvgpu/gm20b/hal_gm20b.c
@@ -660,6 +660,9 @@ int gm20b_init_hal(struct gk20a *g)
660 gops->pmu.falcon_clear_halt_interrupt_status = 660 gops->pmu.falcon_clear_halt_interrupt_status =
661 clear_halt_interrupt_status; 661 clear_halt_interrupt_status;
662 gops->pmu.init_falcon_setup_hw = gm20b_init_pmu_setup_hw1; 662 gops->pmu.init_falcon_setup_hw = gm20b_init_pmu_setup_hw1;
663 gops->pmu.update_lspmu_cmdline_args =
664 gm20b_update_lspmu_cmdline_args;
665 gops->pmu.setup_apertures = gm20b_setup_apertures;
663 666
664 gops->pmu.init_wpr_region = gm20b_pmu_init_acr; 667 gops->pmu.init_wpr_region = gm20b_pmu_init_acr;
665 gops->pmu.load_lsfalcon_ucode = gm20b_load_falcon_ucode; 668 gops->pmu.load_lsfalcon_ucode = gm20b_load_falcon_ucode;