summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/nvgpu/gm20b/gr_gm20b.c
diff options
context:
space:
mode:
authorDeepak Nibade <dnibade@nvidia.com>2015-03-04 04:40:38 -0500
committerDan Willemsen <dwillemsen@nvidia.com>2015-04-04 21:57:58 -0400
commita51abd7bb076e74c6b32285e327bdd6412d6c2fc (patch)
tree17ae00b2b7c2bd06600adb5c703955d6b3211dc5 /drivers/gpu/nvgpu/gm20b/gr_gm20b.c
parente9f2436c290c2c02b25f30df11ee73ebe0f8953a (diff)
gpu: nvgpu: do not enable unhandled exceptions
We currently have below exceptions enabled but we do not have any handler for them. So if any of these exception is raised, we do not clear it. NV_PGRAPH_EXCEPTION_PD NV_PGRAPH_EXCEPTION_SCC NV_PGRAPH_EXCEPTION_DS NV_PGRAPH_EXCEPTION_MME NV_PGRAPH_EXCEPTION_SKED Hence do not enable above exceptions. Bug 200078514 Change-Id: I0dd3a2299f80f3fe06994818f64151e7cc83a84e Signed-off-by: Deepak Nibade <dnibade@nvidia.com> Reviewed-on: http://git-master/r/714166 Reviewed-by: Terje Bergstrom <tbergstrom@nvidia.com> Tested-by: Terje Bergstrom <tbergstrom@nvidia.com>
Diffstat (limited to 'drivers/gpu/nvgpu/gm20b/gr_gm20b.c')
-rw-r--r--drivers/gpu/nvgpu/gm20b/gr_gm20b.c13
1 files changed, 1 insertions, 12 deletions
diff --git a/drivers/gpu/nvgpu/gm20b/gr_gm20b.c b/drivers/gpu/nvgpu/gm20b/gr_gm20b.c
index 19340643..4c2b00a8 100644
--- a/drivers/gpu/nvgpu/gm20b/gr_gm20b.c
+++ b/drivers/gpu/nvgpu/gm20b/gr_gm20b.c
@@ -399,17 +399,6 @@ static void gr_gm20b_set_circular_buffer_size(struct gk20a *g, u32 data)
399 } 399 }
400} 400}
401 401
402static void gr_gm20b_enable_hww_exceptions(struct gk20a *g)
403{
404 gr_gk20a_enable_hww_exceptions(g);
405
406 gk20a_writel(g, gr_ds_hww_esr_2_r(),
407 gr_ds_hww_esr_2_en_enabled_f() |
408 gr_ds_hww_esr_2_reset_task_f());
409 gk20a_writel(g, gr_ds_hww_report_mask_2_r(),
410 gr_ds_hww_report_mask_2_sph24_err_report_f());
411}
412
413static void gr_gm20b_set_hww_esr_report_mask(struct gk20a *g) 402static void gr_gm20b_set_hww_esr_report_mask(struct gk20a *g)
414{ 403{
415 /* setup sm warp esr report masks */ 404 /* setup sm warp esr report masks */
@@ -995,7 +984,7 @@ void gm20b_init_gr(struct gpu_ops *gops)
995 gops->gr.handle_sw_method = gr_gm20b_handle_sw_method; 984 gops->gr.handle_sw_method = gr_gm20b_handle_sw_method;
996 gops->gr.set_alpha_circular_buffer_size = gr_gm20b_set_alpha_circular_buffer_size; 985 gops->gr.set_alpha_circular_buffer_size = gr_gm20b_set_alpha_circular_buffer_size;
997 gops->gr.set_circular_buffer_size = gr_gm20b_set_circular_buffer_size; 986 gops->gr.set_circular_buffer_size = gr_gm20b_set_circular_buffer_size;
998 gops->gr.enable_hww_exceptions = gr_gm20b_enable_hww_exceptions; 987 gops->gr.enable_hww_exceptions = gr_gk20a_enable_hww_exceptions;
999 gops->gr.is_valid_class = gr_gm20b_is_valid_class; 988 gops->gr.is_valid_class = gr_gm20b_is_valid_class;
1000 gops->gr.get_sm_dsm_perf_regs = gr_gm20b_get_sm_dsm_perf_regs; 989 gops->gr.get_sm_dsm_perf_regs = gr_gm20b_get_sm_dsm_perf_regs;
1001 gops->gr.get_sm_dsm_perf_ctrl_regs = gr_gm20b_get_sm_dsm_perf_ctrl_regs; 990 gops->gr.get_sm_dsm_perf_ctrl_regs = gr_gm20b_get_sm_dsm_perf_ctrl_regs;