blob: b2ec4be4c9607ecaff31c174d28c8bdc134bebaa (
plain) (
tree)
|
|
/*
* Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify it
* under the terms and conditions of the GNU General Public License,
* version 2, as published by the Free Software Foundation.
*
* This program is distributed in the hope it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
* more details.
*/
#ifndef MC_GP20B_H
#define MC_GP20B_H
struct gk20a;
enum MC_INTERRUPT_REGLIST {
NVGPU_MC_INTR_STALLING = 0,
NVGPU_MC_INTR_NONSTALLING,
};
void gp10b_init_mc(struct gpu_ops *gops);
void mc_gp10b_intr_enable(struct gk20a *g);
void mc_gp10b_intr_unit_config(struct gk20a *g, bool enable,
bool is_stalling, u32 mask);
irqreturn_t mc_gp10b_isr_stall(struct gk20a *g);
irqreturn_t mc_gp10b_isr_nonstall(struct gk20a *g);
irqreturn_t mc_gp10b_intr_thread_stall(struct gk20a *g);
irqreturn_t mc_gp10b_intr_thread_nonstall(struct gk20a *g);
#endif
|