summaryrefslogblamecommitdiffstats
path: root/drivers/gpu/nvgpu/gp10b/gp10b.c
blob: 6e09b86037a75fe47f8834378dafbdb12cb6054b (plain) (tree)
1
2
3
4
5
6
7
8
9
10
11


                 
                                                                     
  





                                                                             
  

                                                                             
  






                                                                             


                        
 
                          
                     
 

                  
                                       
 
                                                           
 


                                                                       




                                                                          





                                                                               


                                                                   
                                                                           
                                                                  
                                                                           

                                                                                


                                         

                                                                                




                                                                   
                                                                           
                                                                  
                                                                           

                                                                                


                                         

                                                                                




                                                                
                                                                           
                                                               
                                                                           

                                                                             


                                         

                                                                             




                                                                
                                                                           
                                                               
                                                                           

                                                                             


                                         

                                                                             


                         




                                                   

                                                                       

                 
/*
 * GP10B Graphics
 *
 * Copyright (c) 2016-2018, NVIDIA CORPORATION.  All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#include "gk20a/gk20a.h"

#include <nvgpu/enabled.h>
#include <nvgpu/io.h>

#include "gp10b.h"

#include <nvgpu/hw/gp10b/hw_gr_gp10b.h>

static void gp10b_detect_ecc_enabled_units(struct gk20a *g)
{
	bool opt_ecc_en = g->ops.fuse.is_opt_ecc_enable(g);
	bool opt_feature_fuses_override_disable =
			g->ops.fuse.is_opt_feature_override_disable(g);
	u32 fecs_feature_override_ecc =
				gk20a_readl(g,
					gr_fecs_feature_override_ecc_r());

	if (opt_feature_fuses_override_disable) {
		if (opt_ecc_en) {
			__nvgpu_set_enabled(g, NVGPU_ECC_ENABLED_SM_LRF, true);
			__nvgpu_set_enabled(g, NVGPU_ECC_ENABLED_SM_SHM, true);
			__nvgpu_set_enabled(g, NVGPU_ECC_ENABLED_TEX, true);
			__nvgpu_set_enabled(g, NVGPU_ECC_ENABLED_LTC, true);
		}
	} else {
		/* SM LRF */
		if (gr_fecs_feature_override_ecc_sm_lrf_override_v(
					fecs_feature_override_ecc) == 1U) {
			if (gr_fecs_feature_override_ecc_sm_lrf_v(
					fecs_feature_override_ecc) == 1U) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_SM_LRF, true);
			}
		} else {
			if (opt_ecc_en) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_SM_LRF, true);
			}
		}

		/* SM SHM */
		if (gr_fecs_feature_override_ecc_sm_shm_override_v(
					fecs_feature_override_ecc) == 1U) {
			if (gr_fecs_feature_override_ecc_sm_shm_v(
					fecs_feature_override_ecc) == 1U) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_SM_SHM, true);
			}
		} else {
			if (opt_ecc_en) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_SM_SHM, true);
			}
		}

		/* TEX */
		if (gr_fecs_feature_override_ecc_tex_override_v(
					fecs_feature_override_ecc) == 1U) {
			if (gr_fecs_feature_override_ecc_tex_v(
					fecs_feature_override_ecc) == 1U) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_TEX, true);
			}
		} else {
			if (opt_ecc_en) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_TEX, true);
			}
		}

		/* LTC */
		if (gr_fecs_feature_override_ecc_ltc_override_v(
					fecs_feature_override_ecc) == 1U) {
			if (gr_fecs_feature_override_ecc_ltc_v(
					fecs_feature_override_ecc) == 1U) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_LTC, true);
			}
		} else {
			if (opt_ecc_en) {
				__nvgpu_set_enabled(g,
						NVGPU_ECC_ENABLED_LTC, true);
			}
		}
	}
}

int gp10b_init_gpu_characteristics(struct gk20a *g)
{
	gk20a_init_gpu_characteristics(g);
	gp10b_detect_ecc_enabled_units(g);
	__nvgpu_set_enabled(g, NVGPU_SUPPORT_RESCHEDULE_RUNLIST, true);
	return 0;
}