aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/pci/dmar.c
Commit message (Expand)AuthorAge
* intel-iommu: Avoid panic() for DRHD at address zero.David Woodhouse2009-04-11
* intel-iommu: Handle PCI domains appropriately.David Woodhouse2009-04-04
* Intel IOMMU Suspend/Resume Support - Queued InvalidationFenghua Yu2009-04-03
* x86, dmar: use atomic allocations for QI and Intr-remapping initSuresh Siddha2009-03-17
* x86, dmar: start with sane state while enabling dma and interrupt-remappingSuresh Siddha2009-03-17
* x86, dmar: routines for disabling queued invalidation and intr remappingSuresh Siddha2009-03-17
* x86, x2apic: enable fault handling for intr-remappingSuresh Siddha2009-03-17
* x86, dmar: move page fault handling code to dmar.cSuresh Siddha2009-03-17
* Merge branch 'x86/urgent' into x86/patIngo Molnar2009-03-01
|\
| * intel-iommu: fix endless "Unknown DMAR structure type" loopTony Battersby2009-02-14
| * VT-d: handle Invalidation Queue Error to avoid system hangYu Zhao2009-02-09
| * intel-iommu: fix build error with INTR_REMAP=y and DMAR=nJoerg Roedel2009-02-09
* | pci, x86, acpi: fix early_ioremap() leakYinghai Lu2009-02-11
|/
* calculate agaw for each iommuWeidong Han2009-01-03
* VT-d: fix segment number being ignored when searching DRHDYu Zhao2009-01-03
* Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/torvalds...David Woodhouse2008-10-21
|\
| * Merge branch 'genirq-v28-for-linus' of git://git.kernel.org/pub/scm/linux/ker...Linus Torvalds2008-10-20
| |\
| | * dmar: fix dmar_parse_dev() devices_cnt error condition checkSuresh Siddha2008-10-16
| | * dmar: use list_for_each_entry_safe() in dmar_dev_scope_init()Suresh Siddha2008-10-16
| | * dmar: initialize the return value in dmar_parse_dev()Yinghai Lu2008-10-16
| | * dmar: fix using early fixmap mapping for DMAR table parsingYinghai Lu2008-10-16
* | | dmar: fix uninitialised 'ret' variable in dmar_parse_dev()David Woodhouse2008-10-18
* | | intel-iommu: IA64 supportFenghua Yu2008-10-18
* | | dmar: remove the quirk which disables dma-remapping when intr-remapping enabledYouquan Song2008-10-17
* | | dmar: context cache and IOTLB invalidation using queued invalidationYouquan Song2008-10-17
* | | dmar: use spin_lock_irqsave() in qi_submit_sync()Suresh Siddha2008-10-17
|/ /
* / VT-d: Changes to support KVMKay, Allen M2008-10-15
|/
* x64, x2apic/intr-remap: disable DMA-remapping if Interrupt-remapping is detec...Suresh Siddha2008-07-12
* x64, x2apic/intr-remap: Interrupt remapping infrastructureSuresh Siddha2008-07-12
* x64, x2apic/intr-remap: Queued invalidation infrastructure (part of VT-d)Suresh Siddha2008-07-12
* x64, x2apic/intr-remap: parse ioapic scope under vt-d structuresSuresh Siddha2008-07-12
* x64, x2apic/intr-remap: Fix the need for RMRR in the DMA-remapping detectionSuresh Siddha2008-07-12
* x64, x2apic/intr-remap: use CONFIG_DMAR for DMA-remapping specific codeSuresh Siddha2008-07-12
* x64, x2apic/intr-remap: code re-structuring, to be used by both DMA and Inter...Suresh Siddha2008-07-12
* x64, x2apic/intr-remap: fix the need for sequential array allocation of iommusSuresh Siddha2008-07-12
* x64, x2apic/intr-remap: Intel vt-d, IOMMU code reorganizationSuresh Siddha2008-07-12
* copyright owner and author clean up for intel iommu and related filesmark gross2008-02-23
* Genericizing iova.[ch]David Miller2008-02-06
* PCI: More Sanity checks for DMARFenghua Yu2008-02-01
* Intel IOMMU: DMAR detection and parsing logicKeshavamurthy, Anil S2007-10-22