diff options
Diffstat (limited to 'sound/soc/codecs/wm8962.c')
-rw-r--r-- | sound/soc/codecs/wm8962.c | 3977 |
1 files changed, 3977 insertions, 0 deletions
diff --git a/sound/soc/codecs/wm8962.c b/sound/soc/codecs/wm8962.c new file mode 100644 index 000000000000..894d0cd3aa9b --- /dev/null +++ b/sound/soc/codecs/wm8962.c | |||
@@ -0,0 +1,3977 @@ | |||
1 | /* | ||
2 | * wm8962.c -- WM8962 ALSA SoC Audio driver | ||
3 | * | ||
4 | * Copyright 2010 Wolfson Microelectronics plc | ||
5 | * | ||
6 | * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> | ||
7 | * | ||
8 | * | ||
9 | * This program is free software; you can redistribute it and/or modify | ||
10 | * it under the terms of the GNU General Public License version 2 as | ||
11 | * published by the Free Software Foundation. | ||
12 | */ | ||
13 | |||
14 | #include <linux/module.h> | ||
15 | #include <linux/moduleparam.h> | ||
16 | #include <linux/init.h> | ||
17 | #include <linux/delay.h> | ||
18 | #include <linux/pm.h> | ||
19 | #include <linux/gcd.h> | ||
20 | #include <linux/gpio.h> | ||
21 | #include <linux/i2c.h> | ||
22 | #include <linux/input.h> | ||
23 | #include <linux/platform_device.h> | ||
24 | #include <linux/regulator/consumer.h> | ||
25 | #include <linux/slab.h> | ||
26 | #include <linux/workqueue.h> | ||
27 | #include <sound/core.h> | ||
28 | #include <sound/jack.h> | ||
29 | #include <sound/pcm.h> | ||
30 | #include <sound/pcm_params.h> | ||
31 | #include <sound/soc.h> | ||
32 | #include <sound/soc-dapm.h> | ||
33 | #include <sound/initval.h> | ||
34 | #include <sound/tlv.h> | ||
35 | #include <sound/wm8962.h> | ||
36 | |||
37 | #include "wm8962.h" | ||
38 | |||
39 | #define WM8962_NUM_SUPPLIES 8 | ||
40 | static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = { | ||
41 | "DCVDD", | ||
42 | "DBVDD", | ||
43 | "AVDD", | ||
44 | "CPVDD", | ||
45 | "MICVDD", | ||
46 | "PLLVDD", | ||
47 | "SPKVDD1", | ||
48 | "SPKVDD2", | ||
49 | }; | ||
50 | |||
51 | /* codec private data */ | ||
52 | struct wm8962_priv { | ||
53 | struct snd_soc_codec *codec; | ||
54 | |||
55 | u16 reg_cache[WM8962_MAX_REGISTER + 1]; | ||
56 | |||
57 | int sysclk; | ||
58 | int sysclk_rate; | ||
59 | |||
60 | int bclk; /* Desired BCLK */ | ||
61 | int lrclk; | ||
62 | |||
63 | int fll_src; | ||
64 | int fll_fref; | ||
65 | int fll_fout; | ||
66 | |||
67 | struct delayed_work mic_work; | ||
68 | struct snd_soc_jack *jack; | ||
69 | |||
70 | struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES]; | ||
71 | struct notifier_block disable_nb[WM8962_NUM_SUPPLIES]; | ||
72 | |||
73 | #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE) | ||
74 | struct input_dev *beep; | ||
75 | struct work_struct beep_work; | ||
76 | int beep_rate; | ||
77 | #endif | ||
78 | |||
79 | #ifdef CONFIG_GPIOLIB | ||
80 | struct gpio_chip gpio_chip; | ||
81 | #endif | ||
82 | }; | ||
83 | |||
84 | /* We can't use the same notifier block for more than one supply and | ||
85 | * there's no way I can see to get from a callback to the caller | ||
86 | * except container_of(). | ||
87 | */ | ||
88 | #define WM8962_REGULATOR_EVENT(n) \ | ||
89 | static int wm8962_regulator_event_##n(struct notifier_block *nb, \ | ||
90 | unsigned long event, void *data) \ | ||
91 | { \ | ||
92 | struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \ | ||
93 | disable_nb[n]); \ | ||
94 | if (event & REGULATOR_EVENT_DISABLE) { \ | ||
95 | wm8962->codec->cache_sync = 1; \ | ||
96 | } \ | ||
97 | return 0; \ | ||
98 | } | ||
99 | |||
100 | WM8962_REGULATOR_EVENT(0) | ||
101 | WM8962_REGULATOR_EVENT(1) | ||
102 | WM8962_REGULATOR_EVENT(2) | ||
103 | WM8962_REGULATOR_EVENT(3) | ||
104 | WM8962_REGULATOR_EVENT(4) | ||
105 | WM8962_REGULATOR_EVENT(5) | ||
106 | WM8962_REGULATOR_EVENT(6) | ||
107 | WM8962_REGULATOR_EVENT(7) | ||
108 | |||
109 | static const u16 wm8962_reg[WM8962_MAX_REGISTER + 1] = { | ||
110 | [0] = 0x009F, /* R0 - Left Input volume */ | ||
111 | [1] = 0x049F, /* R1 - Right Input volume */ | ||
112 | [2] = 0x0000, /* R2 - HPOUTL volume */ | ||
113 | [3] = 0x0000, /* R3 - HPOUTR volume */ | ||
114 | [4] = 0x0020, /* R4 - Clocking1 */ | ||
115 | [5] = 0x0018, /* R5 - ADC & DAC Control 1 */ | ||
116 | [6] = 0x2008, /* R6 - ADC & DAC Control 2 */ | ||
117 | [7] = 0x000A, /* R7 - Audio Interface 0 */ | ||
118 | [8] = 0x01E4, /* R8 - Clocking2 */ | ||
119 | [9] = 0x0300, /* R9 - Audio Interface 1 */ | ||
120 | [10] = 0x00C0, /* R10 - Left DAC volume */ | ||
121 | [11] = 0x00C0, /* R11 - Right DAC volume */ | ||
122 | |||
123 | [14] = 0x0040, /* R14 - Audio Interface 2 */ | ||
124 | [15] = 0x6243, /* R15 - Software Reset */ | ||
125 | |||
126 | [17] = 0x007B, /* R17 - ALC1 */ | ||
127 | [18] = 0x0000, /* R18 - ALC2 */ | ||
128 | [19] = 0x1C32, /* R19 - ALC3 */ | ||
129 | [20] = 0x3200, /* R20 - Noise Gate */ | ||
130 | [21] = 0x00C0, /* R21 - Left ADC volume */ | ||
131 | [22] = 0x00C0, /* R22 - Right ADC volume */ | ||
132 | [23] = 0x0160, /* R23 - Additional control(1) */ | ||
133 | [24] = 0x0000, /* R24 - Additional control(2) */ | ||
134 | [25] = 0x0000, /* R25 - Pwr Mgmt (1) */ | ||
135 | [26] = 0x0000, /* R26 - Pwr Mgmt (2) */ | ||
136 | [27] = 0x0010, /* R27 - Additional Control (3) */ | ||
137 | [28] = 0x0000, /* R28 - Anti-pop */ | ||
138 | |||
139 | [30] = 0x005E, /* R30 - Clocking 3 */ | ||
140 | [31] = 0x0000, /* R31 - Input mixer control (1) */ | ||
141 | [32] = 0x0145, /* R32 - Left input mixer volume */ | ||
142 | [33] = 0x0145, /* R33 - Right input mixer volume */ | ||
143 | [34] = 0x0009, /* R34 - Input mixer control (2) */ | ||
144 | [35] = 0x0003, /* R35 - Input bias control */ | ||
145 | [37] = 0x0008, /* R37 - Left input PGA control */ | ||
146 | [38] = 0x0008, /* R38 - Right input PGA control */ | ||
147 | |||
148 | [40] = 0x0000, /* R40 - SPKOUTL volume */ | ||
149 | [41] = 0x0000, /* R41 - SPKOUTR volume */ | ||
150 | |||
151 | [47] = 0x0000, /* R47 - Thermal Shutdown Status */ | ||
152 | [48] = 0x8027, /* R48 - Additional Control (4) */ | ||
153 | [49] = 0x0010, /* R49 - Class D Control 1 */ | ||
154 | |||
155 | [51] = 0x0003, /* R51 - Class D Control 2 */ | ||
156 | |||
157 | [56] = 0x0506, /* R56 - Clocking 4 */ | ||
158 | [57] = 0x0000, /* R57 - DAC DSP Mixing (1) */ | ||
159 | [58] = 0x0000, /* R58 - DAC DSP Mixing (2) */ | ||
160 | |||
161 | [60] = 0x0300, /* R60 - DC Servo 0 */ | ||
162 | [61] = 0x0300, /* R61 - DC Servo 1 */ | ||
163 | |||
164 | [64] = 0x0810, /* R64 - DC Servo 4 */ | ||
165 | |||
166 | [66] = 0x0000, /* R66 - DC Servo 6 */ | ||
167 | |||
168 | [68] = 0x001B, /* R68 - Analogue PGA Bias */ | ||
169 | [69] = 0x0000, /* R69 - Analogue HP 0 */ | ||
170 | |||
171 | [71] = 0x01FB, /* R71 - Analogue HP 2 */ | ||
172 | [72] = 0x0000, /* R72 - Charge Pump 1 */ | ||
173 | |||
174 | [82] = 0x0004, /* R82 - Charge Pump B */ | ||
175 | |||
176 | [87] = 0x0000, /* R87 - Write Sequencer Control 1 */ | ||
177 | |||
178 | [90] = 0x0000, /* R90 - Write Sequencer Control 2 */ | ||
179 | |||
180 | [93] = 0x0000, /* R93 - Write Sequencer Control 3 */ | ||
181 | [94] = 0x0000, /* R94 - Control Interface */ | ||
182 | |||
183 | [99] = 0x0000, /* R99 - Mixer Enables */ | ||
184 | [100] = 0x0000, /* R100 - Headphone Mixer (1) */ | ||
185 | [101] = 0x0000, /* R101 - Headphone Mixer (2) */ | ||
186 | [102] = 0x013F, /* R102 - Headphone Mixer (3) */ | ||
187 | [103] = 0x013F, /* R103 - Headphone Mixer (4) */ | ||
188 | |||
189 | [105] = 0x0000, /* R105 - Speaker Mixer (1) */ | ||
190 | [106] = 0x0000, /* R106 - Speaker Mixer (2) */ | ||
191 | [107] = 0x013F, /* R107 - Speaker Mixer (3) */ | ||
192 | [108] = 0x013F, /* R108 - Speaker Mixer (4) */ | ||
193 | [109] = 0x0003, /* R109 - Speaker Mixer (5) */ | ||
194 | [110] = 0x0002, /* R110 - Beep Generator (1) */ | ||
195 | |||
196 | [115] = 0x0006, /* R115 - Oscillator Trim (3) */ | ||
197 | [116] = 0x0026, /* R116 - Oscillator Trim (4) */ | ||
198 | |||
199 | [119] = 0x0000, /* R119 - Oscillator Trim (7) */ | ||
200 | |||
201 | [124] = 0x0011, /* R124 - Analogue Clocking1 */ | ||
202 | [125] = 0x004B, /* R125 - Analogue Clocking2 */ | ||
203 | [126] = 0x000D, /* R126 - Analogue Clocking3 */ | ||
204 | [127] = 0x0000, /* R127 - PLL Software Reset */ | ||
205 | |||
206 | [129] = 0x0000, /* R129 - PLL2 */ | ||
207 | |||
208 | [131] = 0x0000, /* R131 - PLL 4 */ | ||
209 | |||
210 | [136] = 0x0067, /* R136 - PLL 9 */ | ||
211 | [137] = 0x001C, /* R137 - PLL 10 */ | ||
212 | [138] = 0x0071, /* R138 - PLL 11 */ | ||
213 | [139] = 0x00C7, /* R139 - PLL 12 */ | ||
214 | [140] = 0x0067, /* R140 - PLL 13 */ | ||
215 | [141] = 0x0048, /* R141 - PLL 14 */ | ||
216 | [142] = 0x0022, /* R142 - PLL 15 */ | ||
217 | [143] = 0x0097, /* R143 - PLL 16 */ | ||
218 | |||
219 | [155] = 0x000C, /* R155 - FLL Control (1) */ | ||
220 | [156] = 0x0039, /* R156 - FLL Control (2) */ | ||
221 | [157] = 0x0180, /* R157 - FLL Control (3) */ | ||
222 | |||
223 | [159] = 0x0032, /* R159 - FLL Control (5) */ | ||
224 | [160] = 0x0018, /* R160 - FLL Control (6) */ | ||
225 | [161] = 0x007D, /* R161 - FLL Control (7) */ | ||
226 | [162] = 0x0008, /* R162 - FLL Control (8) */ | ||
227 | |||
228 | [252] = 0x0005, /* R252 - General test 1 */ | ||
229 | |||
230 | [256] = 0x0000, /* R256 - DF1 */ | ||
231 | [257] = 0x0000, /* R257 - DF2 */ | ||
232 | [258] = 0x0000, /* R258 - DF3 */ | ||
233 | [259] = 0x0000, /* R259 - DF4 */ | ||
234 | [260] = 0x0000, /* R260 - DF5 */ | ||
235 | [261] = 0x0000, /* R261 - DF6 */ | ||
236 | [262] = 0x0000, /* R262 - DF7 */ | ||
237 | |||
238 | [264] = 0x0000, /* R264 - LHPF1 */ | ||
239 | [265] = 0x0000, /* R265 - LHPF2 */ | ||
240 | |||
241 | [268] = 0x0000, /* R268 - THREED1 */ | ||
242 | [269] = 0x0000, /* R269 - THREED2 */ | ||
243 | [270] = 0x0000, /* R270 - THREED3 */ | ||
244 | [271] = 0x0000, /* R271 - THREED4 */ | ||
245 | |||
246 | [276] = 0x000C, /* R276 - DRC 1 */ | ||
247 | [277] = 0x0925, /* R277 - DRC 2 */ | ||
248 | [278] = 0x0000, /* R278 - DRC 3 */ | ||
249 | [279] = 0x0000, /* R279 - DRC 4 */ | ||
250 | [280] = 0x0000, /* R280 - DRC 5 */ | ||
251 | |||
252 | [285] = 0x0000, /* R285 - Tloopback */ | ||
253 | |||
254 | [335] = 0x0004, /* R335 - EQ1 */ | ||
255 | [336] = 0x6318, /* R336 - EQ2 */ | ||
256 | [337] = 0x6300, /* R337 - EQ3 */ | ||
257 | [338] = 0x0FCA, /* R338 - EQ4 */ | ||
258 | [339] = 0x0400, /* R339 - EQ5 */ | ||
259 | [340] = 0x00D8, /* R340 - EQ6 */ | ||
260 | [341] = 0x1EB5, /* R341 - EQ7 */ | ||
261 | [342] = 0xF145, /* R342 - EQ8 */ | ||
262 | [343] = 0x0B75, /* R343 - EQ9 */ | ||
263 | [344] = 0x01C5, /* R344 - EQ10 */ | ||
264 | [345] = 0x1C58, /* R345 - EQ11 */ | ||
265 | [346] = 0xF373, /* R346 - EQ12 */ | ||
266 | [347] = 0x0A54, /* R347 - EQ13 */ | ||
267 | [348] = 0x0558, /* R348 - EQ14 */ | ||
268 | [349] = 0x168E, /* R349 - EQ15 */ | ||
269 | [350] = 0xF829, /* R350 - EQ16 */ | ||
270 | [351] = 0x07AD, /* R351 - EQ17 */ | ||
271 | [352] = 0x1103, /* R352 - EQ18 */ | ||
272 | [353] = 0x0564, /* R353 - EQ19 */ | ||
273 | [354] = 0x0559, /* R354 - EQ20 */ | ||
274 | [355] = 0x4000, /* R355 - EQ21 */ | ||
275 | [356] = 0x6318, /* R356 - EQ22 */ | ||
276 | [357] = 0x6300, /* R357 - EQ23 */ | ||
277 | [358] = 0x0FCA, /* R358 - EQ24 */ | ||
278 | [359] = 0x0400, /* R359 - EQ25 */ | ||
279 | [360] = 0x00D8, /* R360 - EQ26 */ | ||
280 | [361] = 0x1EB5, /* R361 - EQ27 */ | ||
281 | [362] = 0xF145, /* R362 - EQ28 */ | ||
282 | [363] = 0x0B75, /* R363 - EQ29 */ | ||
283 | [364] = 0x01C5, /* R364 - EQ30 */ | ||
284 | [365] = 0x1C58, /* R365 - EQ31 */ | ||
285 | [366] = 0xF373, /* R366 - EQ32 */ | ||
286 | [367] = 0x0A54, /* R367 - EQ33 */ | ||
287 | [368] = 0x0558, /* R368 - EQ34 */ | ||
288 | [369] = 0x168E, /* R369 - EQ35 */ | ||
289 | [370] = 0xF829, /* R370 - EQ36 */ | ||
290 | [371] = 0x07AD, /* R371 - EQ37 */ | ||
291 | [372] = 0x1103, /* R372 - EQ38 */ | ||
292 | [373] = 0x0564, /* R373 - EQ39 */ | ||
293 | [374] = 0x0559, /* R374 - EQ40 */ | ||
294 | [375] = 0x4000, /* R375 - EQ41 */ | ||
295 | |||
296 | [513] = 0x0000, /* R513 - GPIO 2 */ | ||
297 | [514] = 0x0000, /* R514 - GPIO 3 */ | ||
298 | |||
299 | [516] = 0x8100, /* R516 - GPIO 5 */ | ||
300 | [517] = 0x8100, /* R517 - GPIO 6 */ | ||
301 | |||
302 | [560] = 0x0000, /* R560 - Interrupt Status 1 */ | ||
303 | [561] = 0x0000, /* R561 - Interrupt Status 2 */ | ||
304 | |||
305 | [568] = 0x0030, /* R568 - Interrupt Status 1 Mask */ | ||
306 | [569] = 0xFFED, /* R569 - Interrupt Status 2 Mask */ | ||
307 | |||
308 | [576] = 0x0000, /* R576 - Interrupt Control */ | ||
309 | |||
310 | [584] = 0x002D, /* R584 - IRQ Debounce */ | ||
311 | |||
312 | [586] = 0x0000, /* R586 - MICINT Source Pol */ | ||
313 | |||
314 | [768] = 0x1C00, /* R768 - DSP2 Power Management */ | ||
315 | |||
316 | [1037] = 0x0000, /* R1037 - DSP2_ExecControl */ | ||
317 | |||
318 | [8192] = 0x0000, /* R8192 - DSP2 Instruction RAM 0 */ | ||
319 | |||
320 | [9216] = 0x0030, /* R9216 - DSP2 Address RAM 2 */ | ||
321 | [9217] = 0x0000, /* R9217 - DSP2 Address RAM 1 */ | ||
322 | [9218] = 0x0000, /* R9218 - DSP2 Address RAM 0 */ | ||
323 | |||
324 | [12288] = 0x0000, /* R12288 - DSP2 Data1 RAM 1 */ | ||
325 | [12289] = 0x0000, /* R12289 - DSP2 Data1 RAM 0 */ | ||
326 | |||
327 | [13312] = 0x0000, /* R13312 - DSP2 Data2 RAM 1 */ | ||
328 | [13313] = 0x0000, /* R13313 - DSP2 Data2 RAM 0 */ | ||
329 | |||
330 | [14336] = 0x0000, /* R14336 - DSP2 Data3 RAM 1 */ | ||
331 | [14337] = 0x0000, /* R14337 - DSP2 Data3 RAM 0 */ | ||
332 | |||
333 | [15360] = 0x000A, /* R15360 - DSP2 Coeff RAM 0 */ | ||
334 | |||
335 | [16384] = 0x0000, /* R16384 - RETUNEADC_SHARED_COEFF_1 */ | ||
336 | [16385] = 0x0000, /* R16385 - RETUNEADC_SHARED_COEFF_0 */ | ||
337 | [16386] = 0x0000, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */ | ||
338 | [16387] = 0x0000, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */ | ||
339 | [16388] = 0x0000, /* R16388 - SOUNDSTAGE_ENABLES_1 */ | ||
340 | [16389] = 0x0000, /* R16389 - SOUNDSTAGE_ENABLES_0 */ | ||
341 | |||
342 | [16896] = 0x0002, /* R16896 - HDBASS_AI_1 */ | ||
343 | [16897] = 0xBD12, /* R16897 - HDBASS_AI_0 */ | ||
344 | [16898] = 0x007C, /* R16898 - HDBASS_AR_1 */ | ||
345 | [16899] = 0x586C, /* R16899 - HDBASS_AR_0 */ | ||
346 | [16900] = 0x0053, /* R16900 - HDBASS_B_1 */ | ||
347 | [16901] = 0x8121, /* R16901 - HDBASS_B_0 */ | ||
348 | [16902] = 0x003F, /* R16902 - HDBASS_K_1 */ | ||
349 | [16903] = 0x8BD8, /* R16903 - HDBASS_K_0 */ | ||
350 | [16904] = 0x0032, /* R16904 - HDBASS_N1_1 */ | ||
351 | [16905] = 0xF52D, /* R16905 - HDBASS_N1_0 */ | ||
352 | [16906] = 0x0065, /* R16906 - HDBASS_N2_1 */ | ||
353 | [16907] = 0xAC8C, /* R16907 - HDBASS_N2_0 */ | ||
354 | [16908] = 0x006B, /* R16908 - HDBASS_N3_1 */ | ||
355 | [16909] = 0xE087, /* R16909 - HDBASS_N3_0 */ | ||
356 | [16910] = 0x0072, /* R16910 - HDBASS_N4_1 */ | ||
357 | [16911] = 0x1483, /* R16911 - HDBASS_N4_0 */ | ||
358 | [16912] = 0x0072, /* R16912 - HDBASS_N5_1 */ | ||
359 | [16913] = 0x1483, /* R16913 - HDBASS_N5_0 */ | ||
360 | [16914] = 0x0043, /* R16914 - HDBASS_X1_1 */ | ||
361 | [16915] = 0x3525, /* R16915 - HDBASS_X1_0 */ | ||
362 | [16916] = 0x0006, /* R16916 - HDBASS_X2_1 */ | ||
363 | [16917] = 0x6A4A, /* R16917 - HDBASS_X2_0 */ | ||
364 | [16918] = 0x0043, /* R16918 - HDBASS_X3_1 */ | ||
365 | [16919] = 0x6079, /* R16919 - HDBASS_X3_0 */ | ||
366 | [16920] = 0x0008, /* R16920 - HDBASS_ATK_1 */ | ||
367 | [16921] = 0x0000, /* R16921 - HDBASS_ATK_0 */ | ||
368 | [16922] = 0x0001, /* R16922 - HDBASS_DCY_1 */ | ||
369 | [16923] = 0x0000, /* R16923 - HDBASS_DCY_0 */ | ||
370 | [16924] = 0x0059, /* R16924 - HDBASS_PG_1 */ | ||
371 | [16925] = 0x999A, /* R16925 - HDBASS_PG_0 */ | ||
372 | |||
373 | [17048] = 0x0083, /* R17408 - HPF_C_1 */ | ||
374 | [17049] = 0x98AD, /* R17409 - HPF_C_0 */ | ||
375 | |||
376 | [17920] = 0x007F, /* R17920 - ADCL_RETUNE_C1_1 */ | ||
377 | [17921] = 0xFFFF, /* R17921 - ADCL_RETUNE_C1_0 */ | ||
378 | [17922] = 0x0000, /* R17922 - ADCL_RETUNE_C2_1 */ | ||
379 | [17923] = 0x0000, /* R17923 - ADCL_RETUNE_C2_0 */ | ||
380 | [17924] = 0x0000, /* R17924 - ADCL_RETUNE_C3_1 */ | ||
381 | [17925] = 0x0000, /* R17925 - ADCL_RETUNE_C3_0 */ | ||
382 | [17926] = 0x0000, /* R17926 - ADCL_RETUNE_C4_1 */ | ||
383 | [17927] = 0x0000, /* R17927 - ADCL_RETUNE_C4_0 */ | ||
384 | [17928] = 0x0000, /* R17928 - ADCL_RETUNE_C5_1 */ | ||
385 | [17929] = 0x0000, /* R17929 - ADCL_RETUNE_C5_0 */ | ||
386 | [17930] = 0x0000, /* R17930 - ADCL_RETUNE_C6_1 */ | ||
387 | [17931] = 0x0000, /* R17931 - ADCL_RETUNE_C6_0 */ | ||
388 | [17932] = 0x0000, /* R17932 - ADCL_RETUNE_C7_1 */ | ||
389 | [17933] = 0x0000, /* R17933 - ADCL_RETUNE_C7_0 */ | ||
390 | [17934] = 0x0000, /* R17934 - ADCL_RETUNE_C8_1 */ | ||
391 | [17935] = 0x0000, /* R17935 - ADCL_RETUNE_C8_0 */ | ||
392 | [17936] = 0x0000, /* R17936 - ADCL_RETUNE_C9_1 */ | ||
393 | [17937] = 0x0000, /* R17937 - ADCL_RETUNE_C9_0 */ | ||
394 | [17938] = 0x0000, /* R17938 - ADCL_RETUNE_C10_1 */ | ||
395 | [17939] = 0x0000, /* R17939 - ADCL_RETUNE_C10_0 */ | ||
396 | [17940] = 0x0000, /* R17940 - ADCL_RETUNE_C11_1 */ | ||
397 | [17941] = 0x0000, /* R17941 - ADCL_RETUNE_C11_0 */ | ||
398 | [17942] = 0x0000, /* R17942 - ADCL_RETUNE_C12_1 */ | ||
399 | [17943] = 0x0000, /* R17943 - ADCL_RETUNE_C12_0 */ | ||
400 | [17944] = 0x0000, /* R17944 - ADCL_RETUNE_C13_1 */ | ||
401 | [17945] = 0x0000, /* R17945 - ADCL_RETUNE_C13_0 */ | ||
402 | [17946] = 0x0000, /* R17946 - ADCL_RETUNE_C14_1 */ | ||
403 | [17947] = 0x0000, /* R17947 - ADCL_RETUNE_C14_0 */ | ||
404 | [17948] = 0x0000, /* R17948 - ADCL_RETUNE_C15_1 */ | ||
405 | [17949] = 0x0000, /* R17949 - ADCL_RETUNE_C15_0 */ | ||
406 | [17950] = 0x0000, /* R17950 - ADCL_RETUNE_C16_1 */ | ||
407 | [17951] = 0x0000, /* R17951 - ADCL_RETUNE_C16_0 */ | ||
408 | [17952] = 0x0000, /* R17952 - ADCL_RETUNE_C17_1 */ | ||
409 | [17953] = 0x0000, /* R17953 - ADCL_RETUNE_C17_0 */ | ||
410 | [17954] = 0x0000, /* R17954 - ADCL_RETUNE_C18_1 */ | ||
411 | [17955] = 0x0000, /* R17955 - ADCL_RETUNE_C18_0 */ | ||
412 | [17956] = 0x0000, /* R17956 - ADCL_RETUNE_C19_1 */ | ||
413 | [17957] = 0x0000, /* R17957 - ADCL_RETUNE_C19_0 */ | ||
414 | [17958] = 0x0000, /* R17958 - ADCL_RETUNE_C20_1 */ | ||
415 | [17959] = 0x0000, /* R17959 - ADCL_RETUNE_C20_0 */ | ||
416 | [17960] = 0x0000, /* R17960 - ADCL_RETUNE_C21_1 */ | ||
417 | [17961] = 0x0000, /* R17961 - ADCL_RETUNE_C21_0 */ | ||
418 | [17962] = 0x0000, /* R17962 - ADCL_RETUNE_C22_1 */ | ||
419 | [17963] = 0x0000, /* R17963 - ADCL_RETUNE_C22_0 */ | ||
420 | [17964] = 0x0000, /* R17964 - ADCL_RETUNE_C23_1 */ | ||
421 | [17965] = 0x0000, /* R17965 - ADCL_RETUNE_C23_0 */ | ||
422 | [17966] = 0x0000, /* R17966 - ADCL_RETUNE_C24_1 */ | ||
423 | [17967] = 0x0000, /* R17967 - ADCL_RETUNE_C24_0 */ | ||
424 | [17968] = 0x0000, /* R17968 - ADCL_RETUNE_C25_1 */ | ||
425 | [17969] = 0x0000, /* R17969 - ADCL_RETUNE_C25_0 */ | ||
426 | [17970] = 0x0000, /* R17970 - ADCL_RETUNE_C26_1 */ | ||
427 | [17971] = 0x0000, /* R17971 - ADCL_RETUNE_C26_0 */ | ||
428 | [17972] = 0x0000, /* R17972 - ADCL_RETUNE_C27_1 */ | ||
429 | [17973] = 0x0000, /* R17973 - ADCL_RETUNE_C27_0 */ | ||
430 | [17974] = 0x0000, /* R17974 - ADCL_RETUNE_C28_1 */ | ||
431 | [17975] = 0x0000, /* R17975 - ADCL_RETUNE_C28_0 */ | ||
432 | [17976] = 0x0000, /* R17976 - ADCL_RETUNE_C29_1 */ | ||
433 | [17977] = 0x0000, /* R17977 - ADCL_RETUNE_C29_0 */ | ||
434 | [17978] = 0x0000, /* R17978 - ADCL_RETUNE_C30_1 */ | ||
435 | [17979] = 0x0000, /* R17979 - ADCL_RETUNE_C30_0 */ | ||
436 | [17980] = 0x0000, /* R17980 - ADCL_RETUNE_C31_1 */ | ||
437 | [17981] = 0x0000, /* R17981 - ADCL_RETUNE_C31_0 */ | ||
438 | [17982] = 0x0000, /* R17982 - ADCL_RETUNE_C32_1 */ | ||
439 | [17983] = 0x0000, /* R17983 - ADCL_RETUNE_C32_0 */ | ||
440 | |||
441 | [18432] = 0x0020, /* R18432 - RETUNEADC_PG2_1 */ | ||
442 | [18433] = 0x0000, /* R18433 - RETUNEADC_PG2_0 */ | ||
443 | [18434] = 0x0040, /* R18434 - RETUNEADC_PG_1 */ | ||
444 | [18435] = 0x0000, /* R18435 - RETUNEADC_PG_0 */ | ||
445 | |||
446 | [18944] = 0x007F, /* R18944 - ADCR_RETUNE_C1_1 */ | ||
447 | [18945] = 0xFFFF, /* R18945 - ADCR_RETUNE_C1_0 */ | ||
448 | [18946] = 0x0000, /* R18946 - ADCR_RETUNE_C2_1 */ | ||
449 | [18947] = 0x0000, /* R18947 - ADCR_RETUNE_C2_0 */ | ||
450 | [18948] = 0x0000, /* R18948 - ADCR_RETUNE_C3_1 */ | ||
451 | [18949] = 0x0000, /* R18949 - ADCR_RETUNE_C3_0 */ | ||
452 | [18950] = 0x0000, /* R18950 - ADCR_RETUNE_C4_1 */ | ||
453 | [18951] = 0x0000, /* R18951 - ADCR_RETUNE_C4_0 */ | ||
454 | [18952] = 0x0000, /* R18952 - ADCR_RETUNE_C5_1 */ | ||
455 | [18953] = 0x0000, /* R18953 - ADCR_RETUNE_C5_0 */ | ||
456 | [18954] = 0x0000, /* R18954 - ADCR_RETUNE_C6_1 */ | ||
457 | [18955] = 0x0000, /* R18955 - ADCR_RETUNE_C6_0 */ | ||
458 | [18956] = 0x0000, /* R18956 - ADCR_RETUNE_C7_1 */ | ||
459 | [18957] = 0x0000, /* R18957 - ADCR_RETUNE_C7_0 */ | ||
460 | [18958] = 0x0000, /* R18958 - ADCR_RETUNE_C8_1 */ | ||
461 | [18959] = 0x0000, /* R18959 - ADCR_RETUNE_C8_0 */ | ||
462 | [18960] = 0x0000, /* R18960 - ADCR_RETUNE_C9_1 */ | ||
463 | [18961] = 0x0000, /* R18961 - ADCR_RETUNE_C9_0 */ | ||
464 | [18962] = 0x0000, /* R18962 - ADCR_RETUNE_C10_1 */ | ||
465 | [18963] = 0x0000, /* R18963 - ADCR_RETUNE_C10_0 */ | ||
466 | [18964] = 0x0000, /* R18964 - ADCR_RETUNE_C11_1 */ | ||
467 | [18965] = 0x0000, /* R18965 - ADCR_RETUNE_C11_0 */ | ||
468 | [18966] = 0x0000, /* R18966 - ADCR_RETUNE_C12_1 */ | ||
469 | [18967] = 0x0000, /* R18967 - ADCR_RETUNE_C12_0 */ | ||
470 | [18968] = 0x0000, /* R18968 - ADCR_RETUNE_C13_1 */ | ||
471 | [18969] = 0x0000, /* R18969 - ADCR_RETUNE_C13_0 */ | ||
472 | [18970] = 0x0000, /* R18970 - ADCR_RETUNE_C14_1 */ | ||
473 | [18971] = 0x0000, /* R18971 - ADCR_RETUNE_C14_0 */ | ||
474 | [18972] = 0x0000, /* R18972 - ADCR_RETUNE_C15_1 */ | ||
475 | [18973] = 0x0000, /* R18973 - ADCR_RETUNE_C15_0 */ | ||
476 | [18974] = 0x0000, /* R18974 - ADCR_RETUNE_C16_1 */ | ||
477 | [18975] = 0x0000, /* R18975 - ADCR_RETUNE_C16_0 */ | ||
478 | [18976] = 0x0000, /* R18976 - ADCR_RETUNE_C17_1 */ | ||
479 | [18977] = 0x0000, /* R18977 - ADCR_RETUNE_C17_0 */ | ||
480 | [18978] = 0x0000, /* R18978 - ADCR_RETUNE_C18_1 */ | ||
481 | [18979] = 0x0000, /* R18979 - ADCR_RETUNE_C18_0 */ | ||
482 | [18980] = 0x0000, /* R18980 - ADCR_RETUNE_C19_1 */ | ||
483 | [18981] = 0x0000, /* R18981 - ADCR_RETUNE_C19_0 */ | ||
484 | [18982] = 0x0000, /* R18982 - ADCR_RETUNE_C20_1 */ | ||
485 | [18983] = 0x0000, /* R18983 - ADCR_RETUNE_C20_0 */ | ||
486 | [18984] = 0x0000, /* R18984 - ADCR_RETUNE_C21_1 */ | ||
487 | [18985] = 0x0000, /* R18985 - ADCR_RETUNE_C21_0 */ | ||
488 | [18986] = 0x0000, /* R18986 - ADCR_RETUNE_C22_1 */ | ||
489 | [18987] = 0x0000, /* R18987 - ADCR_RETUNE_C22_0 */ | ||
490 | [18988] = 0x0000, /* R18988 - ADCR_RETUNE_C23_1 */ | ||
491 | [18989] = 0x0000, /* R18989 - ADCR_RETUNE_C23_0 */ | ||
492 | [18990] = 0x0000, /* R18990 - ADCR_RETUNE_C24_1 */ | ||
493 | [18991] = 0x0000, /* R18991 - ADCR_RETUNE_C24_0 */ | ||
494 | [18992] = 0x0000, /* R18992 - ADCR_RETUNE_C25_1 */ | ||
495 | [18993] = 0x0000, /* R18993 - ADCR_RETUNE_C25_0 */ | ||
496 | [18994] = 0x0000, /* R18994 - ADCR_RETUNE_C26_1 */ | ||
497 | [18995] = 0x0000, /* R18995 - ADCR_RETUNE_C26_0 */ | ||
498 | [18996] = 0x0000, /* R18996 - ADCR_RETUNE_C27_1 */ | ||
499 | [18997] = 0x0000, /* R18997 - ADCR_RETUNE_C27_0 */ | ||
500 | [18998] = 0x0000, /* R18998 - ADCR_RETUNE_C28_1 */ | ||
501 | [18999] = 0x0000, /* R18999 - ADCR_RETUNE_C28_0 */ | ||
502 | [19000] = 0x0000, /* R19000 - ADCR_RETUNE_C29_1 */ | ||
503 | [19001] = 0x0000, /* R19001 - ADCR_RETUNE_C29_0 */ | ||
504 | [19002] = 0x0000, /* R19002 - ADCR_RETUNE_C30_1 */ | ||
505 | [19003] = 0x0000, /* R19003 - ADCR_RETUNE_C30_0 */ | ||
506 | [19004] = 0x0000, /* R19004 - ADCR_RETUNE_C31_1 */ | ||
507 | [19005] = 0x0000, /* R19005 - ADCR_RETUNE_C31_0 */ | ||
508 | [19006] = 0x0000, /* R19006 - ADCR_RETUNE_C32_1 */ | ||
509 | [19007] = 0x0000, /* R19007 - ADCR_RETUNE_C32_0 */ | ||
510 | |||
511 | [19456] = 0x007F, /* R19456 - DACL_RETUNE_C1_1 */ | ||
512 | [19457] = 0xFFFF, /* R19457 - DACL_RETUNE_C1_0 */ | ||
513 | [19458] = 0x0000, /* R19458 - DACL_RETUNE_C2_1 */ | ||
514 | [19459] = 0x0000, /* R19459 - DACL_RETUNE_C2_0 */ | ||
515 | [19460] = 0x0000, /* R19460 - DACL_RETUNE_C3_1 */ | ||
516 | [19461] = 0x0000, /* R19461 - DACL_RETUNE_C3_0 */ | ||
517 | [19462] = 0x0000, /* R19462 - DACL_RETUNE_C4_1 */ | ||
518 | [19463] = 0x0000, /* R19463 - DACL_RETUNE_C4_0 */ | ||
519 | [19464] = 0x0000, /* R19464 - DACL_RETUNE_C5_1 */ | ||
520 | [19465] = 0x0000, /* R19465 - DACL_RETUNE_C5_0 */ | ||
521 | [19466] = 0x0000, /* R19466 - DACL_RETUNE_C6_1 */ | ||
522 | [19467] = 0x0000, /* R19467 - DACL_RETUNE_C6_0 */ | ||
523 | [19468] = 0x0000, /* R19468 - DACL_RETUNE_C7_1 */ | ||
524 | [19469] = 0x0000, /* R19469 - DACL_RETUNE_C7_0 */ | ||
525 | [19470] = 0x0000, /* R19470 - DACL_RETUNE_C8_1 */ | ||
526 | [19471] = 0x0000, /* R19471 - DACL_RETUNE_C8_0 */ | ||
527 | [19472] = 0x0000, /* R19472 - DACL_RETUNE_C9_1 */ | ||
528 | [19473] = 0x0000, /* R19473 - DACL_RETUNE_C9_0 */ | ||
529 | [19474] = 0x0000, /* R19474 - DACL_RETUNE_C10_1 */ | ||
530 | [19475] = 0x0000, /* R19475 - DACL_RETUNE_C10_0 */ | ||
531 | [19476] = 0x0000, /* R19476 - DACL_RETUNE_C11_1 */ | ||
532 | [19477] = 0x0000, /* R19477 - DACL_RETUNE_C11_0 */ | ||
533 | [19478] = 0x0000, /* R19478 - DACL_RETUNE_C12_1 */ | ||
534 | [19479] = 0x0000, /* R19479 - DACL_RETUNE_C12_0 */ | ||
535 | [19480] = 0x0000, /* R19480 - DACL_RETUNE_C13_1 */ | ||
536 | [19481] = 0x0000, /* R19481 - DACL_RETUNE_C13_0 */ | ||
537 | [19482] = 0x0000, /* R19482 - DACL_RETUNE_C14_1 */ | ||
538 | [19483] = 0x0000, /* R19483 - DACL_RETUNE_C14_0 */ | ||
539 | [19484] = 0x0000, /* R19484 - DACL_RETUNE_C15_1 */ | ||
540 | [19485] = 0x0000, /* R19485 - DACL_RETUNE_C15_0 */ | ||
541 | [19486] = 0x0000, /* R19486 - DACL_RETUNE_C16_1 */ | ||
542 | [19487] = 0x0000, /* R19487 - DACL_RETUNE_C16_0 */ | ||
543 | [19488] = 0x0000, /* R19488 - DACL_RETUNE_C17_1 */ | ||
544 | [19489] = 0x0000, /* R19489 - DACL_RETUNE_C17_0 */ | ||
545 | [19490] = 0x0000, /* R19490 - DACL_RETUNE_C18_1 */ | ||
546 | [19491] = 0x0000, /* R19491 - DACL_RETUNE_C18_0 */ | ||
547 | [19492] = 0x0000, /* R19492 - DACL_RETUNE_C19_1 */ | ||
548 | [19493] = 0x0000, /* R19493 - DACL_RETUNE_C19_0 */ | ||
549 | [19494] = 0x0000, /* R19494 - DACL_RETUNE_C20_1 */ | ||
550 | [19495] = 0x0000, /* R19495 - DACL_RETUNE_C20_0 */ | ||
551 | [19496] = 0x0000, /* R19496 - DACL_RETUNE_C21_1 */ | ||
552 | [19497] = 0x0000, /* R19497 - DACL_RETUNE_C21_0 */ | ||
553 | [19498] = 0x0000, /* R19498 - DACL_RETUNE_C22_1 */ | ||
554 | [19499] = 0x0000, /* R19499 - DACL_RETUNE_C22_0 */ | ||
555 | [19500] = 0x0000, /* R19500 - DACL_RETUNE_C23_1 */ | ||
556 | [19501] = 0x0000, /* R19501 - DACL_RETUNE_C23_0 */ | ||
557 | [19502] = 0x0000, /* R19502 - DACL_RETUNE_C24_1 */ | ||
558 | [19503] = 0x0000, /* R19503 - DACL_RETUNE_C24_0 */ | ||
559 | [19504] = 0x0000, /* R19504 - DACL_RETUNE_C25_1 */ | ||
560 | [19505] = 0x0000, /* R19505 - DACL_RETUNE_C25_0 */ | ||
561 | [19506] = 0x0000, /* R19506 - DACL_RETUNE_C26_1 */ | ||
562 | [19507] = 0x0000, /* R19507 - DACL_RETUNE_C26_0 */ | ||
563 | [19508] = 0x0000, /* R19508 - DACL_RETUNE_C27_1 */ | ||
564 | [19509] = 0x0000, /* R19509 - DACL_RETUNE_C27_0 */ | ||
565 | [19510] = 0x0000, /* R19510 - DACL_RETUNE_C28_1 */ | ||
566 | [19511] = 0x0000, /* R19511 - DACL_RETUNE_C28_0 */ | ||
567 | [19512] = 0x0000, /* R19512 - DACL_RETUNE_C29_1 */ | ||
568 | [19513] = 0x0000, /* R19513 - DACL_RETUNE_C29_0 */ | ||
569 | [19514] = 0x0000, /* R19514 - DACL_RETUNE_C30_1 */ | ||
570 | [19515] = 0x0000, /* R19515 - DACL_RETUNE_C30_0 */ | ||
571 | [19516] = 0x0000, /* R19516 - DACL_RETUNE_C31_1 */ | ||
572 | [19517] = 0x0000, /* R19517 - DACL_RETUNE_C31_0 */ | ||
573 | [19518] = 0x0000, /* R19518 - DACL_RETUNE_C32_1 */ | ||
574 | [19519] = 0x0000, /* R19519 - DACL_RETUNE_C32_0 */ | ||
575 | |||
576 | [19968] = 0x0020, /* R19968 - RETUNEDAC_PG2_1 */ | ||
577 | [19969] = 0x0000, /* R19969 - RETUNEDAC_PG2_0 */ | ||
578 | [19970] = 0x0040, /* R19970 - RETUNEDAC_PG_1 */ | ||
579 | [19971] = 0x0000, /* R19971 - RETUNEDAC_PG_0 */ | ||
580 | |||
581 | [20480] = 0x007F, /* R20480 - DACR_RETUNE_C1_1 */ | ||
582 | [20481] = 0xFFFF, /* R20481 - DACR_RETUNE_C1_0 */ | ||
583 | [20482] = 0x0000, /* R20482 - DACR_RETUNE_C2_1 */ | ||
584 | [20483] = 0x0000, /* R20483 - DACR_RETUNE_C2_0 */ | ||
585 | [20484] = 0x0000, /* R20484 - DACR_RETUNE_C3_1 */ | ||
586 | [20485] = 0x0000, /* R20485 - DACR_RETUNE_C3_0 */ | ||
587 | [20486] = 0x0000, /* R20486 - DACR_RETUNE_C4_1 */ | ||
588 | [20487] = 0x0000, /* R20487 - DACR_RETUNE_C4_0 */ | ||
589 | [20488] = 0x0000, /* R20488 - DACR_RETUNE_C5_1 */ | ||
590 | [20489] = 0x0000, /* R20489 - DACR_RETUNE_C5_0 */ | ||
591 | [20490] = 0x0000, /* R20490 - DACR_RETUNE_C6_1 */ | ||
592 | [20491] = 0x0000, /* R20491 - DACR_RETUNE_C6_0 */ | ||
593 | [20492] = 0x0000, /* R20492 - DACR_RETUNE_C7_1 */ | ||
594 | [20493] = 0x0000, /* R20493 - DACR_RETUNE_C7_0 */ | ||
595 | [20494] = 0x0000, /* R20494 - DACR_RETUNE_C8_1 */ | ||
596 | [20495] = 0x0000, /* R20495 - DACR_RETUNE_C8_0 */ | ||
597 | [20496] = 0x0000, /* R20496 - DACR_RETUNE_C9_1 */ | ||
598 | [20497] = 0x0000, /* R20497 - DACR_RETUNE_C9_0 */ | ||
599 | [20498] = 0x0000, /* R20498 - DACR_RETUNE_C10_1 */ | ||
600 | [20499] = 0x0000, /* R20499 - DACR_RETUNE_C10_0 */ | ||
601 | [20500] = 0x0000, /* R20500 - DACR_RETUNE_C11_1 */ | ||
602 | [20501] = 0x0000, /* R20501 - DACR_RETUNE_C11_0 */ | ||
603 | [20502] = 0x0000, /* R20502 - DACR_RETUNE_C12_1 */ | ||
604 | [20503] = 0x0000, /* R20503 - DACR_RETUNE_C12_0 */ | ||
605 | [20504] = 0x0000, /* R20504 - DACR_RETUNE_C13_1 */ | ||
606 | [20505] = 0x0000, /* R20505 - DACR_RETUNE_C13_0 */ | ||
607 | [20506] = 0x0000, /* R20506 - DACR_RETUNE_C14_1 */ | ||
608 | [20507] = 0x0000, /* R20507 - DACR_RETUNE_C14_0 */ | ||
609 | [20508] = 0x0000, /* R20508 - DACR_RETUNE_C15_1 */ | ||
610 | [20509] = 0x0000, /* R20509 - DACR_RETUNE_C15_0 */ | ||
611 | [20510] = 0x0000, /* R20510 - DACR_RETUNE_C16_1 */ | ||
612 | [20511] = 0x0000, /* R20511 - DACR_RETUNE_C16_0 */ | ||
613 | [20512] = 0x0000, /* R20512 - DACR_RETUNE_C17_1 */ | ||
614 | [20513] = 0x0000, /* R20513 - DACR_RETUNE_C17_0 */ | ||
615 | [20514] = 0x0000, /* R20514 - DACR_RETUNE_C18_1 */ | ||
616 | [20515] = 0x0000, /* R20515 - DACR_RETUNE_C18_0 */ | ||
617 | [20516] = 0x0000, /* R20516 - DACR_RETUNE_C19_1 */ | ||
618 | [20517] = 0x0000, /* R20517 - DACR_RETUNE_C19_0 */ | ||
619 | [20518] = 0x0000, /* R20518 - DACR_RETUNE_C20_1 */ | ||
620 | [20519] = 0x0000, /* R20519 - DACR_RETUNE_C20_0 */ | ||
621 | [20520] = 0x0000, /* R20520 - DACR_RETUNE_C21_1 */ | ||
622 | [20521] = 0x0000, /* R20521 - DACR_RETUNE_C21_0 */ | ||
623 | [20522] = 0x0000, /* R20522 - DACR_RETUNE_C22_1 */ | ||
624 | [20523] = 0x0000, /* R20523 - DACR_RETUNE_C22_0 */ | ||
625 | [20524] = 0x0000, /* R20524 - DACR_RETUNE_C23_1 */ | ||
626 | [20525] = 0x0000, /* R20525 - DACR_RETUNE_C23_0 */ | ||
627 | [20526] = 0x0000, /* R20526 - DACR_RETUNE_C24_1 */ | ||
628 | [20527] = 0x0000, /* R20527 - DACR_RETUNE_C24_0 */ | ||
629 | [20528] = 0x0000, /* R20528 - DACR_RETUNE_C25_1 */ | ||
630 | [20529] = 0x0000, /* R20529 - DACR_RETUNE_C25_0 */ | ||
631 | [20530] = 0x0000, /* R20530 - DACR_RETUNE_C26_1 */ | ||
632 | [20531] = 0x0000, /* R20531 - DACR_RETUNE_C26_0 */ | ||
633 | [20532] = 0x0000, /* R20532 - DACR_RETUNE_C27_1 */ | ||
634 | [20533] = 0x0000, /* R20533 - DACR_RETUNE_C27_0 */ | ||
635 | [20534] = 0x0000, /* R20534 - DACR_RETUNE_C28_1 */ | ||
636 | [20535] = 0x0000, /* R20535 - DACR_RETUNE_C28_0 */ | ||
637 | [20536] = 0x0000, /* R20536 - DACR_RETUNE_C29_1 */ | ||
638 | [20537] = 0x0000, /* R20537 - DACR_RETUNE_C29_0 */ | ||
639 | [20538] = 0x0000, /* R20538 - DACR_RETUNE_C30_1 */ | ||
640 | [20539] = 0x0000, /* R20539 - DACR_RETUNE_C30_0 */ | ||
641 | [20540] = 0x0000, /* R20540 - DACR_RETUNE_C31_1 */ | ||
642 | [20541] = 0x0000, /* R20541 - DACR_RETUNE_C31_0 */ | ||
643 | [20542] = 0x0000, /* R20542 - DACR_RETUNE_C32_1 */ | ||
644 | [20543] = 0x0000, /* R20543 - DACR_RETUNE_C32_0 */ | ||
645 | |||
646 | [20992] = 0x008C, /* R20992 - VSS_XHD2_1 */ | ||
647 | [20993] = 0x0200, /* R20993 - VSS_XHD2_0 */ | ||
648 | [20994] = 0x0035, /* R20994 - VSS_XHD3_1 */ | ||
649 | [20995] = 0x0700, /* R20995 - VSS_XHD3_0 */ | ||
650 | [20996] = 0x003A, /* R20996 - VSS_XHN1_1 */ | ||
651 | [20997] = 0x4100, /* R20997 - VSS_XHN1_0 */ | ||
652 | [20998] = 0x008B, /* R20998 - VSS_XHN2_1 */ | ||
653 | [20999] = 0x7D00, /* R20999 - VSS_XHN2_0 */ | ||
654 | [21000] = 0x003A, /* R21000 - VSS_XHN3_1 */ | ||
655 | [21001] = 0x4100, /* R21001 - VSS_XHN3_0 */ | ||
656 | [21002] = 0x008C, /* R21002 - VSS_XLA_1 */ | ||
657 | [21003] = 0xFEE8, /* R21003 - VSS_XLA_0 */ | ||
658 | [21004] = 0x0078, /* R21004 - VSS_XLB_1 */ | ||
659 | [21005] = 0x0000, /* R21005 - VSS_XLB_0 */ | ||
660 | [21006] = 0x003F, /* R21006 - VSS_XLG_1 */ | ||
661 | [21007] = 0xB260, /* R21007 - VSS_XLG_0 */ | ||
662 | [21008] = 0x002D, /* R21008 - VSS_PG2_1 */ | ||
663 | [21009] = 0x1818, /* R21009 - VSS_PG2_0 */ | ||
664 | [21010] = 0x0020, /* R21010 - VSS_PG_1 */ | ||
665 | [21011] = 0x0000, /* R21011 - VSS_PG_0 */ | ||
666 | [21012] = 0x00F1, /* R21012 - VSS_XTD1_1 */ | ||
667 | [21013] = 0x8340, /* R21013 - VSS_XTD1_0 */ | ||
668 | [21014] = 0x00FB, /* R21014 - VSS_XTD2_1 */ | ||
669 | [21015] = 0x8300, /* R21015 - VSS_XTD2_0 */ | ||
670 | [21016] = 0x00EE, /* R21016 - VSS_XTD3_1 */ | ||
671 | [21017] = 0xAEC0, /* R21017 - VSS_XTD3_0 */ | ||
672 | [21018] = 0x00FB, /* R21018 - VSS_XTD4_1 */ | ||
673 | [21019] = 0xAC40, /* R21019 - VSS_XTD4_0 */ | ||
674 | [21020] = 0x00F1, /* R21020 - VSS_XTD5_1 */ | ||
675 | [21021] = 0x7F80, /* R21021 - VSS_XTD5_0 */ | ||
676 | [21022] = 0x00F4, /* R21022 - VSS_XTD6_1 */ | ||
677 | [21023] = 0x3B40, /* R21023 - VSS_XTD6_0 */ | ||
678 | [21024] = 0x00F5, /* R21024 - VSS_XTD7_1 */ | ||
679 | [21025] = 0xFB00, /* R21025 - VSS_XTD7_0 */ | ||
680 | [21026] = 0x00EA, /* R21026 - VSS_XTD8_1 */ | ||
681 | [21027] = 0x10C0, /* R21027 - VSS_XTD8_0 */ | ||
682 | [21028] = 0x00FC, /* R21028 - VSS_XTD9_1 */ | ||
683 | [21029] = 0xC580, /* R21029 - VSS_XTD9_0 */ | ||
684 | [21030] = 0x00E2, /* R21030 - VSS_XTD10_1 */ | ||
685 | [21031] = 0x75C0, /* R21031 - VSS_XTD10_0 */ | ||
686 | [21032] = 0x0004, /* R21032 - VSS_XTD11_1 */ | ||
687 | [21033] = 0xB480, /* R21033 - VSS_XTD11_0 */ | ||
688 | [21034] = 0x00D4, /* R21034 - VSS_XTD12_1 */ | ||
689 | [21035] = 0xF980, /* R21035 - VSS_XTD12_0 */ | ||
690 | [21036] = 0x0004, /* R21036 - VSS_XTD13_1 */ | ||
691 | [21037] = 0x9140, /* R21037 - VSS_XTD13_0 */ | ||
692 | [21038] = 0x00D8, /* R21038 - VSS_XTD14_1 */ | ||
693 | [21039] = 0xA480, /* R21039 - VSS_XTD14_0 */ | ||
694 | [21040] = 0x0002, /* R21040 - VSS_XTD15_1 */ | ||
695 | [21041] = 0x3DC0, /* R21041 - VSS_XTD15_0 */ | ||
696 | [21042] = 0x00CF, /* R21042 - VSS_XTD16_1 */ | ||
697 | [21043] = 0x7A80, /* R21043 - VSS_XTD16_0 */ | ||
698 | [21044] = 0x00DC, /* R21044 - VSS_XTD17_1 */ | ||
699 | [21045] = 0x0600, /* R21045 - VSS_XTD17_0 */ | ||
700 | [21046] = 0x00F2, /* R21046 - VSS_XTD18_1 */ | ||
701 | [21047] = 0xDAC0, /* R21047 - VSS_XTD18_0 */ | ||
702 | [21048] = 0x00BA, /* R21048 - VSS_XTD19_1 */ | ||
703 | [21049] = 0xF340, /* R21049 - VSS_XTD19_0 */ | ||
704 | [21050] = 0x000A, /* R21050 - VSS_XTD20_1 */ | ||
705 | [21051] = 0x7940, /* R21051 - VSS_XTD20_0 */ | ||
706 | [21052] = 0x001C, /* R21052 - VSS_XTD21_1 */ | ||
707 | [21053] = 0x0680, /* R21053 - VSS_XTD21_0 */ | ||
708 | [21054] = 0x00FD, /* R21054 - VSS_XTD22_1 */ | ||
709 | [21055] = 0x2D00, /* R21055 - VSS_XTD22_0 */ | ||
710 | [21056] = 0x001C, /* R21056 - VSS_XTD23_1 */ | ||
711 | [21057] = 0xE840, /* R21057 - VSS_XTD23_0 */ | ||
712 | [21058] = 0x000D, /* R21058 - VSS_XTD24_1 */ | ||
713 | [21059] = 0xDC40, /* R21059 - VSS_XTD24_0 */ | ||
714 | [21060] = 0x00FC, /* R21060 - VSS_XTD25_1 */ | ||
715 | [21061] = 0x9D00, /* R21061 - VSS_XTD25_0 */ | ||
716 | [21062] = 0x0009, /* R21062 - VSS_XTD26_1 */ | ||
717 | [21063] = 0x5580, /* R21063 - VSS_XTD26_0 */ | ||
718 | [21064] = 0x00FE, /* R21064 - VSS_XTD27_1 */ | ||
719 | [21065] = 0x7E80, /* R21065 - VSS_XTD27_0 */ | ||
720 | [21066] = 0x000E, /* R21066 - VSS_XTD28_1 */ | ||
721 | [21067] = 0xAB40, /* R21067 - VSS_XTD28_0 */ | ||
722 | [21068] = 0x00F9, /* R21068 - VSS_XTD29_1 */ | ||
723 | [21069] = 0x9880, /* R21069 - VSS_XTD29_0 */ | ||
724 | [21070] = 0x0009, /* R21070 - VSS_XTD30_1 */ | ||
725 | [21071] = 0x87C0, /* R21071 - VSS_XTD30_0 */ | ||
726 | [21072] = 0x00FD, /* R21072 - VSS_XTD31_1 */ | ||
727 | [21073] = 0x2C40, /* R21073 - VSS_XTD31_0 */ | ||
728 | [21074] = 0x0009, /* R21074 - VSS_XTD32_1 */ | ||
729 | [21075] = 0x4800, /* R21075 - VSS_XTD32_0 */ | ||
730 | [21076] = 0x0003, /* R21076 - VSS_XTS1_1 */ | ||
731 | [21077] = 0x5F40, /* R21077 - VSS_XTS1_0 */ | ||
732 | [21078] = 0x0000, /* R21078 - VSS_XTS2_1 */ | ||
733 | [21079] = 0x8700, /* R21079 - VSS_XTS2_0 */ | ||
734 | [21080] = 0x00FA, /* R21080 - VSS_XTS3_1 */ | ||
735 | [21081] = 0xE4C0, /* R21081 - VSS_XTS3_0 */ | ||
736 | [21082] = 0x0000, /* R21082 - VSS_XTS4_1 */ | ||
737 | [21083] = 0x0B40, /* R21083 - VSS_XTS4_0 */ | ||
738 | [21084] = 0x0004, /* R21084 - VSS_XTS5_1 */ | ||
739 | [21085] = 0xE180, /* R21085 - VSS_XTS5_0 */ | ||
740 | [21086] = 0x0001, /* R21086 - VSS_XTS6_1 */ | ||
741 | [21087] = 0x1F40, /* R21087 - VSS_XTS6_0 */ | ||
742 | [21088] = 0x00F8, /* R21088 - VSS_XTS7_1 */ | ||
743 | [21089] = 0xB000, /* R21089 - VSS_XTS7_0 */ | ||
744 | [21090] = 0x00FB, /* R21090 - VSS_XTS8_1 */ | ||
745 | [21091] = 0xCBC0, /* R21091 - VSS_XTS8_0 */ | ||
746 | [21092] = 0x0004, /* R21092 - VSS_XTS9_1 */ | ||
747 | [21093] = 0xF380, /* R21093 - VSS_XTS9_0 */ | ||
748 | [21094] = 0x0007, /* R21094 - VSS_XTS10_1 */ | ||
749 | [21095] = 0xDF40, /* R21095 - VSS_XTS10_0 */ | ||
750 | [21096] = 0x00FF, /* R21096 - VSS_XTS11_1 */ | ||
751 | [21097] = 0x0700, /* R21097 - VSS_XTS11_0 */ | ||
752 | [21098] = 0x00EF, /* R21098 - VSS_XTS12_1 */ | ||
753 | [21099] = 0xD700, /* R21099 - VSS_XTS12_0 */ | ||
754 | [21100] = 0x00FB, /* R21100 - VSS_XTS13_1 */ | ||
755 | [21101] = 0xAF40, /* R21101 - VSS_XTS13_0 */ | ||
756 | [21102] = 0x0010, /* R21102 - VSS_XTS14_1 */ | ||
757 | [21103] = 0x8A80, /* R21103 - VSS_XTS14_0 */ | ||
758 | [21104] = 0x0011, /* R21104 - VSS_XTS15_1 */ | ||
759 | [21105] = 0x07C0, /* R21105 - VSS_XTS15_0 */ | ||
760 | [21106] = 0x00E0, /* R21106 - VSS_XTS16_1 */ | ||
761 | [21107] = 0x0800, /* R21107 - VSS_XTS16_0 */ | ||
762 | [21108] = 0x00D2, /* R21108 - VSS_XTS17_1 */ | ||
763 | [21109] = 0x7600, /* R21109 - VSS_XTS17_0 */ | ||
764 | [21110] = 0x0020, /* R21110 - VSS_XTS18_1 */ | ||
765 | [21111] = 0xCF40, /* R21111 - VSS_XTS18_0 */ | ||
766 | [21112] = 0x0030, /* R21112 - VSS_XTS19_1 */ | ||
767 | [21113] = 0x2340, /* R21113 - VSS_XTS19_0 */ | ||
768 | [21114] = 0x00FD, /* R21114 - VSS_XTS20_1 */ | ||
769 | [21115] = 0x69C0, /* R21115 - VSS_XTS20_0 */ | ||
770 | [21116] = 0x0028, /* R21116 - VSS_XTS21_1 */ | ||
771 | [21117] = 0x3500, /* R21117 - VSS_XTS21_0 */ | ||
772 | [21118] = 0x0006, /* R21118 - VSS_XTS22_1 */ | ||
773 | [21119] = 0x3300, /* R21119 - VSS_XTS22_0 */ | ||
774 | [21120] = 0x00D9, /* R21120 - VSS_XTS23_1 */ | ||
775 | [21121] = 0xF6C0, /* R21121 - VSS_XTS23_0 */ | ||
776 | [21122] = 0x00F3, /* R21122 - VSS_XTS24_1 */ | ||
777 | [21123] = 0x3340, /* R21123 - VSS_XTS24_0 */ | ||
778 | [21124] = 0x000F, /* R21124 - VSS_XTS25_1 */ | ||
779 | [21125] = 0x4200, /* R21125 - VSS_XTS25_0 */ | ||
780 | [21126] = 0x0004, /* R21126 - VSS_XTS26_1 */ | ||
781 | [21127] = 0x0C80, /* R21127 - VSS_XTS26_0 */ | ||
782 | [21128] = 0x00FB, /* R21128 - VSS_XTS27_1 */ | ||
783 | [21129] = 0x3F80, /* R21129 - VSS_XTS27_0 */ | ||
784 | [21130] = 0x00F7, /* R21130 - VSS_XTS28_1 */ | ||
785 | [21131] = 0x57C0, /* R21131 - VSS_XTS28_0 */ | ||
786 | [21132] = 0x0003, /* R21132 - VSS_XTS29_1 */ | ||
787 | [21133] = 0x5400, /* R21133 - VSS_XTS29_0 */ | ||
788 | [21134] = 0x0000, /* R21134 - VSS_XTS30_1 */ | ||
789 | [21135] = 0xC6C0, /* R21135 - VSS_XTS30_0 */ | ||
790 | [21136] = 0x0003, /* R21136 - VSS_XTS31_1 */ | ||
791 | [21137] = 0x12C0, /* R21137 - VSS_XTS31_0 */ | ||
792 | [21138] = 0x00FD, /* R21138 - VSS_XTS32_1 */ | ||
793 | [21139] = 0x8580, /* R21139 - VSS_XTS32_0 */ | ||
794 | }; | ||
795 | |||
796 | static const struct wm8962_reg_access { | ||
797 | u16 read; | ||
798 | u16 write; | ||
799 | u16 vol; | ||
800 | } wm8962_reg_access[WM8962_MAX_REGISTER + 1] = { | ||
801 | [0] = { 0x00FF, 0x01FF, 0x0000 }, /* R0 - Left Input volume */ | ||
802 | [1] = { 0xFEFF, 0x01FF, 0xFFFF }, /* R1 - Right Input volume */ | ||
803 | [2] = { 0x00FF, 0x01FF, 0x0000 }, /* R2 - HPOUTL volume */ | ||
804 | [3] = { 0x00FF, 0x01FF, 0x0000 }, /* R3 - HPOUTR volume */ | ||
805 | [4] = { 0x07FE, 0x07FE, 0xFFFF }, /* R4 - Clocking1 */ | ||
806 | [5] = { 0x007F, 0x007F, 0x0000 }, /* R5 - ADC & DAC Control 1 */ | ||
807 | [6] = { 0x37ED, 0x37ED, 0x0000 }, /* R6 - ADC & DAC Control 2 */ | ||
808 | [7] = { 0x1FFF, 0x1FFF, 0x0000 }, /* R7 - Audio Interface 0 */ | ||
809 | [8] = { 0x0FEF, 0x0FEF, 0xFFFF }, /* R8 - Clocking2 */ | ||
810 | [9] = { 0x0B9F, 0x039F, 0x0000 }, /* R9 - Audio Interface 1 */ | ||
811 | [10] = { 0x00FF, 0x01FF, 0x0000 }, /* R10 - Left DAC volume */ | ||
812 | [11] = { 0x00FF, 0x01FF, 0x0000 }, /* R11 - Right DAC volume */ | ||
813 | [14] = { 0x07FF, 0x07FF, 0x0000 }, /* R14 - Audio Interface 2 */ | ||
814 | [15] = { 0xFFFF, 0xFFFF, 0xFFFF }, /* R15 - Software Reset */ | ||
815 | [17] = { 0x07FF, 0x07FF, 0x0000 }, /* R17 - ALC1 */ | ||
816 | [18] = { 0xF8FF, 0x00FF, 0xFFFF }, /* R18 - ALC2 */ | ||
817 | [19] = { 0x1DFF, 0x1DFF, 0x0000 }, /* R19 - ALC3 */ | ||
818 | [20] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20 - Noise Gate */ | ||
819 | [21] = { 0x00FF, 0x01FF, 0x0000 }, /* R21 - Left ADC volume */ | ||
820 | [22] = { 0x00FF, 0x01FF, 0x0000 }, /* R22 - Right ADC volume */ | ||
821 | [23] = { 0x0161, 0x0161, 0x0000 }, /* R23 - Additional control(1) */ | ||
822 | [24] = { 0x0008, 0x0008, 0x0000 }, /* R24 - Additional control(2) */ | ||
823 | [25] = { 0x07FE, 0x07FE, 0x0000 }, /* R25 - Pwr Mgmt (1) */ | ||
824 | [26] = { 0x01FB, 0x01FB, 0x0000 }, /* R26 - Pwr Mgmt (2) */ | ||
825 | [27] = { 0x0017, 0x0017, 0x0000 }, /* R27 - Additional Control (3) */ | ||
826 | [28] = { 0x001C, 0x001C, 0x0000 }, /* R28 - Anti-pop */ | ||
827 | |||
828 | [30] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R30 - Clocking 3 */ | ||
829 | [31] = { 0x000F, 0x000F, 0x0000 }, /* R31 - Input mixer control (1) */ | ||
830 | [32] = { 0x01FF, 0x01FF, 0x0000 }, /* R32 - Left input mixer volume */ | ||
831 | [33] = { 0x01FF, 0x01FF, 0x0000 }, /* R33 - Right input mixer volume */ | ||
832 | [34] = { 0x003F, 0x003F, 0x0000 }, /* R34 - Input mixer control (2) */ | ||
833 | [35] = { 0x003F, 0x003F, 0x0000 }, /* R35 - Input bias control */ | ||
834 | [37] = { 0x001F, 0x001F, 0x0000 }, /* R37 - Left input PGA control */ | ||
835 | [38] = { 0x001F, 0x001F, 0x0000 }, /* R38 - Right input PGA control */ | ||
836 | [40] = { 0x00FF, 0x01FF, 0x0000 }, /* R40 - SPKOUTL volume */ | ||
837 | [41] = { 0x00FF, 0x01FF, 0x0000 }, /* R41 - SPKOUTR volume */ | ||
838 | |||
839 | [47] = { 0x000F, 0x0000, 0x0000 }, /* R47 - Thermal Shutdown Status */ | ||
840 | [48] = { 0x7EC7, 0x7E07, 0xFFFF }, /* R48 - Additional Control (4) */ | ||
841 | [49] = { 0x00D3, 0x00D7, 0xFFFF }, /* R49 - Class D Control 1 */ | ||
842 | [51] = { 0x0047, 0x0047, 0x0000 }, /* R51 - Class D Control 2 */ | ||
843 | [56] = { 0x001E, 0x001E, 0x0000 }, /* R56 - Clocking 4 */ | ||
844 | [57] = { 0x02FC, 0x02FC, 0x0000 }, /* R57 - DAC DSP Mixing (1) */ | ||
845 | [58] = { 0x00FC, 0x00FC, 0x0000 }, /* R58 - DAC DSP Mixing (2) */ | ||
846 | [60] = { 0x00CC, 0x00CC, 0x0000 }, /* R60 - DC Servo 0 */ | ||
847 | [61] = { 0x00DD, 0x00DD, 0x0000 }, /* R61 - DC Servo 1 */ | ||
848 | [64] = { 0x3F80, 0x3F80, 0x0000 }, /* R64 - DC Servo 4 */ | ||
849 | [66] = { 0x0780, 0x0000, 0xFFFF }, /* R66 - DC Servo 6 */ | ||
850 | [68] = { 0x0007, 0x0007, 0x0000 }, /* R68 - Analogue PGA Bias */ | ||
851 | [69] = { 0x00FF, 0x00FF, 0x0000 }, /* R69 - Analogue HP 0 */ | ||
852 | [71] = { 0x01FF, 0x01FF, 0x0000 }, /* R71 - Analogue HP 2 */ | ||
853 | [72] = { 0x0001, 0x0001, 0x0000 }, /* R72 - Charge Pump 1 */ | ||
854 | [82] = { 0x0001, 0x0001, 0x0000 }, /* R82 - Charge Pump B */ | ||
855 | [87] = { 0x00A0, 0x00A0, 0x0000 }, /* R87 - Write Sequencer Control 1 */ | ||
856 | [90] = { 0x007F, 0x01FF, 0x0000 }, /* R90 - Write Sequencer Control 2 */ | ||
857 | [93] = { 0x03F9, 0x0000, 0x0000 }, /* R93 - Write Sequencer Control 3 */ | ||
858 | [94] = { 0x0070, 0x0070, 0x0000 }, /* R94 - Control Interface */ | ||
859 | [99] = { 0x000F, 0x000F, 0x0000 }, /* R99 - Mixer Enables */ | ||
860 | [100] = { 0x00BF, 0x00BF, 0x0000 }, /* R100 - Headphone Mixer (1) */ | ||
861 | [101] = { 0x00BF, 0x00BF, 0x0000 }, /* R101 - Headphone Mixer (2) */ | ||
862 | [102] = { 0x01FF, 0x01FF, 0x0000 }, /* R102 - Headphone Mixer (3) */ | ||
863 | [103] = { 0x01FF, 0x01FF, 0x0000 }, /* R103 - Headphone Mixer (4) */ | ||
864 | [105] = { 0x00BF, 0x00BF, 0x0000 }, /* R105 - Speaker Mixer (1) */ | ||
865 | [106] = { 0x00BF, 0x00BF, 0x0000 }, /* R106 - Speaker Mixer (2) */ | ||
866 | [107] = { 0x01FF, 0x01FF, 0x0000 }, /* R107 - Speaker Mixer (3) */ | ||
867 | [108] = { 0x01FF, 0x01FF, 0x0000 }, /* R108 - Speaker Mixer (4) */ | ||
868 | [109] = { 0x00F0, 0x00F0, 0x0000 }, /* R109 - Speaker Mixer (5) */ | ||
869 | [110] = { 0x00F7, 0x00F7, 0x0000 }, /* R110 - Beep Generator (1) */ | ||
870 | [115] = { 0x001F, 0x001F, 0x0000 }, /* R115 - Oscillator Trim (3) */ | ||
871 | [116] = { 0x001F, 0x001F, 0x0000 }, /* R116 - Oscillator Trim (4) */ | ||
872 | [119] = { 0x00FF, 0x00FF, 0x0000 }, /* R119 - Oscillator Trim (7) */ | ||
873 | [124] = { 0x0079, 0x0079, 0x0000 }, /* R124 - Analogue Clocking1 */ | ||
874 | [125] = { 0x00DF, 0x00DF, 0x0000 }, /* R125 - Analogue Clocking2 */ | ||
875 | [126] = { 0x000D, 0x000D, 0x0000 }, /* R126 - Analogue Clocking3 */ | ||
876 | [127] = { 0x0000, 0xFFFF, 0x0000 }, /* R127 - PLL Software Reset */ | ||
877 | [129] = { 0x00B0, 0x00B0, 0x0000 }, /* R129 - PLL2 */ | ||
878 | [131] = { 0x0003, 0x0003, 0x0000 }, /* R131 - PLL 4 */ | ||
879 | [136] = { 0x005F, 0x005F, 0x0000 }, /* R136 - PLL 9 */ | ||
880 | [137] = { 0x00FF, 0x00FF, 0x0000 }, /* R137 - PLL 10 */ | ||
881 | [138] = { 0x00FF, 0x00FF, 0x0000 }, /* R138 - PLL 11 */ | ||
882 | [139] = { 0x00FF, 0x00FF, 0x0000 }, /* R139 - PLL 12 */ | ||
883 | [140] = { 0x005F, 0x005F, 0x0000 }, /* R140 - PLL 13 */ | ||
884 | [141] = { 0x00FF, 0x00FF, 0x0000 }, /* R141 - PLL 14 */ | ||
885 | [142] = { 0x00FF, 0x00FF, 0x0000 }, /* R142 - PLL 15 */ | ||
886 | [143] = { 0x00FF, 0x00FF, 0x0000 }, /* R143 - PLL 16 */ | ||
887 | [155] = { 0x0067, 0x0067, 0x0000 }, /* R155 - FLL Control (1) */ | ||
888 | [156] = { 0x01FB, 0x01FB, 0x0000 }, /* R156 - FLL Control (2) */ | ||
889 | [157] = { 0x0007, 0x0007, 0x0000 }, /* R157 - FLL Control (3) */ | ||
890 | [159] = { 0x007F, 0x007F, 0x0000 }, /* R159 - FLL Control (5) */ | ||
891 | [160] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R160 - FLL Control (6) */ | ||
892 | [161] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R161 - FLL Control (7) */ | ||
893 | [162] = { 0x03FF, 0x03FF, 0x0000 }, /* R162 - FLL Control (8) */ | ||
894 | [252] = { 0x0005, 0x0005, 0x0000 }, /* R252 - General test 1 */ | ||
895 | [256] = { 0x000F, 0x000F, 0x0000 }, /* R256 - DF1 */ | ||
896 | [257] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R257 - DF2 */ | ||
897 | [258] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R258 - DF3 */ | ||
898 | [259] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R259 - DF4 */ | ||
899 | [260] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R260 - DF5 */ | ||
900 | [261] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R261 - DF6 */ | ||
901 | [262] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R262 - DF7 */ | ||
902 | [264] = { 0x0003, 0x0003, 0x0000 }, /* R264 - LHPF1 */ | ||
903 | [265] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R265 - LHPF2 */ | ||
904 | [268] = { 0x0077, 0x0077, 0x0000 }, /* R268 - THREED1 */ | ||
905 | [269] = { 0xFFFC, 0xFFFC, 0x0000 }, /* R269 - THREED2 */ | ||
906 | [270] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R270 - THREED3 */ | ||
907 | [271] = { 0xFFFC, 0xFFFC, 0x0000 }, /* R271 - THREED4 */ | ||
908 | [276] = { 0x7FFF, 0x7FFF, 0x0000 }, /* R276 - DRC 1 */ | ||
909 | [277] = { 0x1FFF, 0x1FFF, 0x0000 }, /* R277 - DRC 2 */ | ||
910 | [278] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R278 - DRC 3 */ | ||
911 | [279] = { 0x07FF, 0x07FF, 0x0000 }, /* R279 - DRC 4 */ | ||
912 | [280] = { 0x03FF, 0x03FF, 0x0000 }, /* R280 - DRC 5 */ | ||
913 | [285] = { 0x0003, 0x0003, 0x0000 }, /* R285 - Tloopback */ | ||
914 | [335] = { 0x0007, 0x0007, 0x0000 }, /* R335 - EQ1 */ | ||
915 | [336] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R336 - EQ2 */ | ||
916 | [337] = { 0xFFC0, 0xFFC0, 0x0000 }, /* R337 - EQ3 */ | ||
917 | [338] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R338 - EQ4 */ | ||
918 | [339] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R339 - EQ5 */ | ||
919 | [340] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R340 - EQ6 */ | ||
920 | [341] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R341 - EQ7 */ | ||
921 | [342] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R342 - EQ8 */ | ||
922 | [343] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R343 - EQ9 */ | ||
923 | [344] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R344 - EQ10 */ | ||
924 | [345] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R345 - EQ11 */ | ||
925 | [346] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R346 - EQ12 */ | ||
926 | [347] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R347 - EQ13 */ | ||
927 | [348] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R348 - EQ14 */ | ||
928 | [349] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R349 - EQ15 */ | ||
929 | [350] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R350 - EQ16 */ | ||
930 | [351] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R351 - EQ17 */ | ||
931 | [352] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R352 - EQ18 */ | ||
932 | [353] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R353 - EQ19 */ | ||
933 | [354] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R354 - EQ20 */ | ||
934 | [355] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R355 - EQ21 */ | ||
935 | [356] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R356 - EQ22 */ | ||
936 | [357] = { 0xFFC0, 0xFFC0, 0x0000 }, /* R357 - EQ23 */ | ||
937 | [358] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R358 - EQ24 */ | ||
938 | [359] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R359 - EQ25 */ | ||
939 | [360] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R360 - EQ26 */ | ||
940 | [361] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R361 - EQ27 */ | ||
941 | [362] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R362 - EQ28 */ | ||
942 | [363] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R363 - EQ29 */ | ||
943 | [364] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R364 - EQ30 */ | ||
944 | [365] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R365 - EQ31 */ | ||
945 | [366] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R366 - EQ32 */ | ||
946 | [367] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R367 - EQ33 */ | ||
947 | [368] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R368 - EQ34 */ | ||
948 | [369] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R369 - EQ35 */ | ||
949 | [370] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R370 - EQ36 */ | ||
950 | [371] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R371 - EQ37 */ | ||
951 | [372] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R372 - EQ38 */ | ||
952 | [373] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R373 - EQ39 */ | ||
953 | [374] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R374 - EQ40 */ | ||
954 | [375] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R375 - EQ41 */ | ||
955 | [513] = { 0x045F, 0x045F, 0x0000 }, /* R513 - GPIO 2 */ | ||
956 | [514] = { 0x045F, 0x045F, 0x0000 }, /* R514 - GPIO 3 */ | ||
957 | [516] = { 0xE75F, 0xE75F, 0x0000 }, /* R516 - GPIO 5 */ | ||
958 | [517] = { 0xE75F, 0xE75F, 0x0000 }, /* R517 - GPIO 6 */ | ||
959 | [560] = { 0x0030, 0x0030, 0xFFFF }, /* R560 - Interrupt Status 1 */ | ||
960 | [561] = { 0xFFED, 0xFFED, 0xFFFF }, /* R561 - Interrupt Status 2 */ | ||
961 | [568] = { 0x0030, 0x0030, 0x0000 }, /* R568 - Interrupt Status 1 Mask */ | ||
962 | [569] = { 0xFFED, 0xFFED, 0x0000 }, /* R569 - Interrupt Status 2 Mask */ | ||
963 | [576] = { 0x0001, 0x0001, 0x0000 }, /* R576 - Interrupt Control */ | ||
964 | [584] = { 0x002D, 0x002D, 0x0000 }, /* R584 - IRQ Debounce */ | ||
965 | [586] = { 0xC000, 0xC000, 0x0000 }, /* R586 - MICINT Source Pol */ | ||
966 | [768] = { 0x0001, 0x0001, 0x0000 }, /* R768 - DSP2 Power Management */ | ||
967 | [1037] = { 0x0000, 0x003F, 0x0000 }, /* R1037 - DSP2_ExecControl */ | ||
968 | [4096] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4096 - Write Sequencer 0 */ | ||
969 | [4097] = { 0x00FF, 0x00FF, 0x0000 }, /* R4097 - Write Sequencer 1 */ | ||
970 | [4098] = { 0x070F, 0x070F, 0x0000 }, /* R4098 - Write Sequencer 2 */ | ||
971 | [4099] = { 0x010F, 0x010F, 0x0000 }, /* R4099 - Write Sequencer 3 */ | ||
972 | [4100] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4100 - Write Sequencer 4 */ | ||
973 | [4101] = { 0x00FF, 0x00FF, 0x0000 }, /* R4101 - Write Sequencer 5 */ | ||
974 | [4102] = { 0x070F, 0x070F, 0x0000 }, /* R4102 - Write Sequencer 6 */ | ||
975 | [4103] = { 0x010F, 0x010F, 0x0000 }, /* R4103 - Write Sequencer 7 */ | ||
976 | [4104] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4104 - Write Sequencer 8 */ | ||
977 | [4105] = { 0x00FF, 0x00FF, 0x0000 }, /* R4105 - Write Sequencer 9 */ | ||
978 | [4106] = { 0x070F, 0x070F, 0x0000 }, /* R4106 - Write Sequencer 10 */ | ||
979 | [4107] = { 0x010F, 0x010F, 0x0000 }, /* R4107 - Write Sequencer 11 */ | ||
980 | [4108] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4108 - Write Sequencer 12 */ | ||
981 | [4109] = { 0x00FF, 0x00FF, 0x0000 }, /* R4109 - Write Sequencer 13 */ | ||
982 | [4110] = { 0x070F, 0x070F, 0x0000 }, /* R4110 - Write Sequencer 14 */ | ||
983 | [4111] = { 0x010F, 0x010F, 0x0000 }, /* R4111 - Write Sequencer 15 */ | ||
984 | [4112] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4112 - Write Sequencer 16 */ | ||
985 | [4113] = { 0x00FF, 0x00FF, 0x0000 }, /* R4113 - Write Sequencer 17 */ | ||
986 | [4114] = { 0x070F, 0x070F, 0x0000 }, /* R4114 - Write Sequencer 18 */ | ||
987 | [4115] = { 0x010F, 0x010F, 0x0000 }, /* R4115 - Write Sequencer 19 */ | ||
988 | [4116] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4116 - Write Sequencer 20 */ | ||
989 | [4117] = { 0x00FF, 0x00FF, 0x0000 }, /* R4117 - Write Sequencer 21 */ | ||
990 | [4118] = { 0x070F, 0x070F, 0x0000 }, /* R4118 - Write Sequencer 22 */ | ||
991 | [4119] = { 0x010F, 0x010F, 0x0000 }, /* R4119 - Write Sequencer 23 */ | ||
992 | [4120] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4120 - Write Sequencer 24 */ | ||
993 | [4121] = { 0x00FF, 0x00FF, 0x0000 }, /* R4121 - Write Sequencer 25 */ | ||
994 | [4122] = { 0x070F, 0x070F, 0x0000 }, /* R4122 - Write Sequencer 26 */ | ||
995 | [4123] = { 0x010F, 0x010F, 0x0000 }, /* R4123 - Write Sequencer 27 */ | ||
996 | [4124] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4124 - Write Sequencer 28 */ | ||
997 | [4125] = { 0x00FF, 0x00FF, 0x0000 }, /* R4125 - Write Sequencer 29 */ | ||
998 | [4126] = { 0x070F, 0x070F, 0x0000 }, /* R4126 - Write Sequencer 30 */ | ||
999 | [4127] = { 0x010F, 0x010F, 0x0000 }, /* R4127 - Write Sequencer 31 */ | ||
1000 | [4128] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4128 - Write Sequencer 32 */ | ||
1001 | [4129] = { 0x00FF, 0x00FF, 0x0000 }, /* R4129 - Write Sequencer 33 */ | ||
1002 | [4130] = { 0x070F, 0x070F, 0x0000 }, /* R4130 - Write Sequencer 34 */ | ||
1003 | [4131] = { 0x010F, 0x010F, 0x0000 }, /* R4131 - Write Sequencer 35 */ | ||
1004 | [4132] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4132 - Write Sequencer 36 */ | ||
1005 | [4133] = { 0x00FF, 0x00FF, 0x0000 }, /* R4133 - Write Sequencer 37 */ | ||
1006 | [4134] = { 0x070F, 0x070F, 0x0000 }, /* R4134 - Write Sequencer 38 */ | ||
1007 | [4135] = { 0x010F, 0x010F, 0x0000 }, /* R4135 - Write Sequencer 39 */ | ||
1008 | [4136] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4136 - Write Sequencer 40 */ | ||
1009 | [4137] = { 0x00FF, 0x00FF, 0x0000 }, /* R4137 - Write Sequencer 41 */ | ||
1010 | [4138] = { 0x070F, 0x070F, 0x0000 }, /* R4138 - Write Sequencer 42 */ | ||
1011 | [4139] = { 0x010F, 0x010F, 0x0000 }, /* R4139 - Write Sequencer 43 */ | ||
1012 | [4140] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4140 - Write Sequencer 44 */ | ||
1013 | [4141] = { 0x00FF, 0x00FF, 0x0000 }, /* R4141 - Write Sequencer 45 */ | ||
1014 | [4142] = { 0x070F, 0x070F, 0x0000 }, /* R4142 - Write Sequencer 46 */ | ||
1015 | [4143] = { 0x010F, 0x010F, 0x0000 }, /* R4143 - Write Sequencer 47 */ | ||
1016 | [4144] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4144 - Write Sequencer 48 */ | ||
1017 | [4145] = { 0x00FF, 0x00FF, 0x0000 }, /* R4145 - Write Sequencer 49 */ | ||
1018 | [4146] = { 0x070F, 0x070F, 0x0000 }, /* R4146 - Write Sequencer 50 */ | ||
1019 | [4147] = { 0x010F, 0x010F, 0x0000 }, /* R4147 - Write Sequencer 51 */ | ||
1020 | [4148] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4148 - Write Sequencer 52 */ | ||
1021 | [4149] = { 0x00FF, 0x00FF, 0x0000 }, /* R4149 - Write Sequencer 53 */ | ||
1022 | [4150] = { 0x070F, 0x070F, 0x0000 }, /* R4150 - Write Sequencer 54 */ | ||
1023 | [4151] = { 0x010F, 0x010F, 0x0000 }, /* R4151 - Write Sequencer 55 */ | ||
1024 | [4152] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4152 - Write Sequencer 56 */ | ||
1025 | [4153] = { 0x00FF, 0x00FF, 0x0000 }, /* R4153 - Write Sequencer 57 */ | ||
1026 | [4154] = { 0x070F, 0x070F, 0x0000 }, /* R4154 - Write Sequencer 58 */ | ||
1027 | [4155] = { 0x010F, 0x010F, 0x0000 }, /* R4155 - Write Sequencer 59 */ | ||
1028 | [4156] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4156 - Write Sequencer 60 */ | ||
1029 | [4157] = { 0x00FF, 0x00FF, 0x0000 }, /* R4157 - Write Sequencer 61 */ | ||
1030 | [4158] = { 0x070F, 0x070F, 0x0000 }, /* R4158 - Write Sequencer 62 */ | ||
1031 | [4159] = { 0x010F, 0x010F, 0x0000 }, /* R4159 - Write Sequencer 63 */ | ||
1032 | [4160] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4160 - Write Sequencer 64 */ | ||
1033 | [4161] = { 0x00FF, 0x00FF, 0x0000 }, /* R4161 - Write Sequencer 65 */ | ||
1034 | [4162] = { 0x070F, 0x070F, 0x0000 }, /* R4162 - Write Sequencer 66 */ | ||
1035 | [4163] = { 0x010F, 0x010F, 0x0000 }, /* R4163 - Write Sequencer 67 */ | ||
1036 | [4164] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4164 - Write Sequencer 68 */ | ||
1037 | [4165] = { 0x00FF, 0x00FF, 0x0000 }, /* R4165 - Write Sequencer 69 */ | ||
1038 | [4166] = { 0x070F, 0x070F, 0x0000 }, /* R4166 - Write Sequencer 70 */ | ||
1039 | [4167] = { 0x010F, 0x010F, 0x0000 }, /* R4167 - Write Sequencer 71 */ | ||
1040 | [4168] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4168 - Write Sequencer 72 */ | ||
1041 | [4169] = { 0x00FF, 0x00FF, 0x0000 }, /* R4169 - Write Sequencer 73 */ | ||
1042 | [4170] = { 0x070F, 0x070F, 0x0000 }, /* R4170 - Write Sequencer 74 */ | ||
1043 | [4171] = { 0x010F, 0x010F, 0x0000 }, /* R4171 - Write Sequencer 75 */ | ||
1044 | [4172] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4172 - Write Sequencer 76 */ | ||
1045 | [4173] = { 0x00FF, 0x00FF, 0x0000 }, /* R4173 - Write Sequencer 77 */ | ||
1046 | [4174] = { 0x070F, 0x070F, 0x0000 }, /* R4174 - Write Sequencer 78 */ | ||
1047 | [4175] = { 0x010F, 0x010F, 0x0000 }, /* R4175 - Write Sequencer 79 */ | ||
1048 | [4176] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4176 - Write Sequencer 80 */ | ||
1049 | [4177] = { 0x00FF, 0x00FF, 0x0000 }, /* R4177 - Write Sequencer 81 */ | ||
1050 | [4178] = { 0x070F, 0x070F, 0x0000 }, /* R4178 - Write Sequencer 82 */ | ||
1051 | [4179] = { 0x010F, 0x010F, 0x0000 }, /* R4179 - Write Sequencer 83 */ | ||
1052 | [4180] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4180 - Write Sequencer 84 */ | ||
1053 | [4181] = { 0x00FF, 0x00FF, 0x0000 }, /* R4181 - Write Sequencer 85 */ | ||
1054 | [4182] = { 0x070F, 0x070F, 0x0000 }, /* R4182 - Write Sequencer 86 */ | ||
1055 | [4183] = { 0x010F, 0x010F, 0x0000 }, /* R4183 - Write Sequencer 87 */ | ||
1056 | [4184] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4184 - Write Sequencer 88 */ | ||
1057 | [4185] = { 0x00FF, 0x00FF, 0x0000 }, /* R4185 - Write Sequencer 89 */ | ||
1058 | [4186] = { 0x070F, 0x070F, 0x0000 }, /* R4186 - Write Sequencer 90 */ | ||
1059 | [4187] = { 0x010F, 0x010F, 0x0000 }, /* R4187 - Write Sequencer 91 */ | ||
1060 | [4188] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4188 - Write Sequencer 92 */ | ||
1061 | [4189] = { 0x00FF, 0x00FF, 0x0000 }, /* R4189 - Write Sequencer 93 */ | ||
1062 | [4190] = { 0x070F, 0x070F, 0x0000 }, /* R4190 - Write Sequencer 94 */ | ||
1063 | [4191] = { 0x010F, 0x010F, 0x0000 }, /* R4191 - Write Sequencer 95 */ | ||
1064 | [4192] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4192 - Write Sequencer 96 */ | ||
1065 | [4193] = { 0x00FF, 0x00FF, 0x0000 }, /* R4193 - Write Sequencer 97 */ | ||
1066 | [4194] = { 0x070F, 0x070F, 0x0000 }, /* R4194 - Write Sequencer 98 */ | ||
1067 | [4195] = { 0x010F, 0x010F, 0x0000 }, /* R4195 - Write Sequencer 99 */ | ||
1068 | [4196] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4196 - Write Sequencer 100 */ | ||
1069 | [4197] = { 0x00FF, 0x00FF, 0x0000 }, /* R4197 - Write Sequencer 101 */ | ||
1070 | [4198] = { 0x070F, 0x070F, 0x0000 }, /* R4198 - Write Sequencer 102 */ | ||
1071 | [4199] = { 0x010F, 0x010F, 0x0000 }, /* R4199 - Write Sequencer 103 */ | ||
1072 | [4200] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4200 - Write Sequencer 104 */ | ||
1073 | [4201] = { 0x00FF, 0x00FF, 0x0000 }, /* R4201 - Write Sequencer 105 */ | ||
1074 | [4202] = { 0x070F, 0x070F, 0x0000 }, /* R4202 - Write Sequencer 106 */ | ||
1075 | [4203] = { 0x010F, 0x010F, 0x0000 }, /* R4203 - Write Sequencer 107 */ | ||
1076 | [4204] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4204 - Write Sequencer 108 */ | ||
1077 | [4205] = { 0x00FF, 0x00FF, 0x0000 }, /* R4205 - Write Sequencer 109 */ | ||
1078 | [4206] = { 0x070F, 0x070F, 0x0000 }, /* R4206 - Write Sequencer 110 */ | ||
1079 | [4207] = { 0x010F, 0x010F, 0x0000 }, /* R4207 - Write Sequencer 111 */ | ||
1080 | [4208] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4208 - Write Sequencer 112 */ | ||
1081 | [4209] = { 0x00FF, 0x00FF, 0x0000 }, /* R4209 - Write Sequencer 113 */ | ||
1082 | [4210] = { 0x070F, 0x070F, 0x0000 }, /* R4210 - Write Sequencer 114 */ | ||
1083 | [4211] = { 0x010F, 0x010F, 0x0000 }, /* R4211 - Write Sequencer 115 */ | ||
1084 | [4212] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4212 - Write Sequencer 116 */ | ||
1085 | [4213] = { 0x00FF, 0x00FF, 0x0000 }, /* R4213 - Write Sequencer 117 */ | ||
1086 | [4214] = { 0x070F, 0x070F, 0x0000 }, /* R4214 - Write Sequencer 118 */ | ||
1087 | [4215] = { 0x010F, 0x010F, 0x0000 }, /* R4215 - Write Sequencer 119 */ | ||
1088 | [4216] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4216 - Write Sequencer 120 */ | ||
1089 | [4217] = { 0x00FF, 0x00FF, 0x0000 }, /* R4217 - Write Sequencer 121 */ | ||
1090 | [4218] = { 0x070F, 0x070F, 0x0000 }, /* R4218 - Write Sequencer 122 */ | ||
1091 | [4219] = { 0x010F, 0x010F, 0x0000 }, /* R4219 - Write Sequencer 123 */ | ||
1092 | [4220] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4220 - Write Sequencer 124 */ | ||
1093 | [4221] = { 0x00FF, 0x00FF, 0x0000 }, /* R4221 - Write Sequencer 125 */ | ||
1094 | [4222] = { 0x070F, 0x070F, 0x0000 }, /* R4222 - Write Sequencer 126 */ | ||
1095 | [4223] = { 0x010F, 0x010F, 0x0000 }, /* R4223 - Write Sequencer 127 */ | ||
1096 | [4224] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4224 - Write Sequencer 128 */ | ||
1097 | [4225] = { 0x00FF, 0x00FF, 0x0000 }, /* R4225 - Write Sequencer 129 */ | ||
1098 | [4226] = { 0x070F, 0x070F, 0x0000 }, /* R4226 - Write Sequencer 130 */ | ||
1099 | [4227] = { 0x010F, 0x010F, 0x0000 }, /* R4227 - Write Sequencer 131 */ | ||
1100 | [4228] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4228 - Write Sequencer 132 */ | ||
1101 | [4229] = { 0x00FF, 0x00FF, 0x0000 }, /* R4229 - Write Sequencer 133 */ | ||
1102 | [4230] = { 0x070F, 0x070F, 0x0000 }, /* R4230 - Write Sequencer 134 */ | ||
1103 | [4231] = { 0x010F, 0x010F, 0x0000 }, /* R4231 - Write Sequencer 135 */ | ||
1104 | [4232] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4232 - Write Sequencer 136 */ | ||
1105 | [4233] = { 0x00FF, 0x00FF, 0x0000 }, /* R4233 - Write Sequencer 137 */ | ||
1106 | [4234] = { 0x070F, 0x070F, 0x0000 }, /* R4234 - Write Sequencer 138 */ | ||
1107 | [4235] = { 0x010F, 0x010F, 0x0000 }, /* R4235 - Write Sequencer 139 */ | ||
1108 | [4236] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4236 - Write Sequencer 140 */ | ||
1109 | [4237] = { 0x00FF, 0x00FF, 0x0000 }, /* R4237 - Write Sequencer 141 */ | ||
1110 | [4238] = { 0x070F, 0x070F, 0x0000 }, /* R4238 - Write Sequencer 142 */ | ||
1111 | [4239] = { 0x010F, 0x010F, 0x0000 }, /* R4239 - Write Sequencer 143 */ | ||
1112 | [4240] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4240 - Write Sequencer 144 */ | ||
1113 | [4241] = { 0x00FF, 0x00FF, 0x0000 }, /* R4241 - Write Sequencer 145 */ | ||
1114 | [4242] = { 0x070F, 0x070F, 0x0000 }, /* R4242 - Write Sequencer 146 */ | ||
1115 | [4243] = { 0x010F, 0x010F, 0x0000 }, /* R4243 - Write Sequencer 147 */ | ||
1116 | [4244] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4244 - Write Sequencer 148 */ | ||
1117 | [4245] = { 0x00FF, 0x00FF, 0x0000 }, /* R4245 - Write Sequencer 149 */ | ||
1118 | [4246] = { 0x070F, 0x070F, 0x0000 }, /* R4246 - Write Sequencer 150 */ | ||
1119 | [4247] = { 0x010F, 0x010F, 0x0000 }, /* R4247 - Write Sequencer 151 */ | ||
1120 | [4248] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4248 - Write Sequencer 152 */ | ||
1121 | [4249] = { 0x00FF, 0x00FF, 0x0000 }, /* R4249 - Write Sequencer 153 */ | ||
1122 | [4250] = { 0x070F, 0x070F, 0x0000 }, /* R4250 - Write Sequencer 154 */ | ||
1123 | [4251] = { 0x010F, 0x010F, 0x0000 }, /* R4251 - Write Sequencer 155 */ | ||
1124 | [4252] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4252 - Write Sequencer 156 */ | ||
1125 | [4253] = { 0x00FF, 0x00FF, 0x0000 }, /* R4253 - Write Sequencer 157 */ | ||
1126 | [4254] = { 0x070F, 0x070F, 0x0000 }, /* R4254 - Write Sequencer 158 */ | ||
1127 | [4255] = { 0x010F, 0x010F, 0x0000 }, /* R4255 - Write Sequencer 159 */ | ||
1128 | [4256] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4256 - Write Sequencer 160 */ | ||
1129 | [4257] = { 0x00FF, 0x00FF, 0x0000 }, /* R4257 - Write Sequencer 161 */ | ||
1130 | [4258] = { 0x070F, 0x070F, 0x0000 }, /* R4258 - Write Sequencer 162 */ | ||
1131 | [4259] = { 0x010F, 0x010F, 0x0000 }, /* R4259 - Write Sequencer 163 */ | ||
1132 | [4260] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4260 - Write Sequencer 164 */ | ||
1133 | [4261] = { 0x00FF, 0x00FF, 0x0000 }, /* R4261 - Write Sequencer 165 */ | ||
1134 | [4262] = { 0x070F, 0x070F, 0x0000 }, /* R4262 - Write Sequencer 166 */ | ||
1135 | [4263] = { 0x010F, 0x010F, 0x0000 }, /* R4263 - Write Sequencer 167 */ | ||
1136 | [4264] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4264 - Write Sequencer 168 */ | ||
1137 | [4265] = { 0x00FF, 0x00FF, 0x0000 }, /* R4265 - Write Sequencer 169 */ | ||
1138 | [4266] = { 0x070F, 0x070F, 0x0000 }, /* R4266 - Write Sequencer 170 */ | ||
1139 | [4267] = { 0x010F, 0x010F, 0x0000 }, /* R4267 - Write Sequencer 171 */ | ||
1140 | [4268] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4268 - Write Sequencer 172 */ | ||
1141 | [4269] = { 0x00FF, 0x00FF, 0x0000 }, /* R4269 - Write Sequencer 173 */ | ||
1142 | [4270] = { 0x070F, 0x070F, 0x0000 }, /* R4270 - Write Sequencer 174 */ | ||
1143 | [4271] = { 0x010F, 0x010F, 0x0000 }, /* R4271 - Write Sequencer 175 */ | ||
1144 | [4272] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4272 - Write Sequencer 176 */ | ||
1145 | [4273] = { 0x00FF, 0x00FF, 0x0000 }, /* R4273 - Write Sequencer 177 */ | ||
1146 | [4274] = { 0x070F, 0x070F, 0x0000 }, /* R4274 - Write Sequencer 178 */ | ||
1147 | [4275] = { 0x010F, 0x010F, 0x0000 }, /* R4275 - Write Sequencer 179 */ | ||
1148 | [4276] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4276 - Write Sequencer 180 */ | ||
1149 | [4277] = { 0x00FF, 0x00FF, 0x0000 }, /* R4277 - Write Sequencer 181 */ | ||
1150 | [4278] = { 0x070F, 0x070F, 0x0000 }, /* R4278 - Write Sequencer 182 */ | ||
1151 | [4279] = { 0x010F, 0x010F, 0x0000 }, /* R4279 - Write Sequencer 183 */ | ||
1152 | [4280] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4280 - Write Sequencer 184 */ | ||
1153 | [4281] = { 0x00FF, 0x00FF, 0x0000 }, /* R4281 - Write Sequencer 185 */ | ||
1154 | [4282] = { 0x070F, 0x070F, 0x0000 }, /* R4282 - Write Sequencer 186 */ | ||
1155 | [4283] = { 0x010F, 0x010F, 0x0000 }, /* R4283 - Write Sequencer 187 */ | ||
1156 | [4284] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4284 - Write Sequencer 188 */ | ||
1157 | [4285] = { 0x00FF, 0x00FF, 0x0000 }, /* R4285 - Write Sequencer 189 */ | ||
1158 | [4286] = { 0x070F, 0x070F, 0x0000 }, /* R4286 - Write Sequencer 190 */ | ||
1159 | [4287] = { 0x010F, 0x010F, 0x0000 }, /* R4287 - Write Sequencer 191 */ | ||
1160 | [4288] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4288 - Write Sequencer 192 */ | ||
1161 | [4289] = { 0x00FF, 0x00FF, 0x0000 }, /* R4289 - Write Sequencer 193 */ | ||
1162 | [4290] = { 0x070F, 0x070F, 0x0000 }, /* R4290 - Write Sequencer 194 */ | ||
1163 | [4291] = { 0x010F, 0x010F, 0x0000 }, /* R4291 - Write Sequencer 195 */ | ||
1164 | [4292] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4292 - Write Sequencer 196 */ | ||
1165 | [4293] = { 0x00FF, 0x00FF, 0x0000 }, /* R4293 - Write Sequencer 197 */ | ||
1166 | [4294] = { 0x070F, 0x070F, 0x0000 }, /* R4294 - Write Sequencer 198 */ | ||
1167 | [4295] = { 0x010F, 0x010F, 0x0000 }, /* R4295 - Write Sequencer 199 */ | ||
1168 | [4296] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4296 - Write Sequencer 200 */ | ||
1169 | [4297] = { 0x00FF, 0x00FF, 0x0000 }, /* R4297 - Write Sequencer 201 */ | ||
1170 | [4298] = { 0x070F, 0x070F, 0x0000 }, /* R4298 - Write Sequencer 202 */ | ||
1171 | [4299] = { 0x010F, 0x010F, 0x0000 }, /* R4299 - Write Sequencer 203 */ | ||
1172 | [4300] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4300 - Write Sequencer 204 */ | ||
1173 | [4301] = { 0x00FF, 0x00FF, 0x0000 }, /* R4301 - Write Sequencer 205 */ | ||
1174 | [4302] = { 0x070F, 0x070F, 0x0000 }, /* R4302 - Write Sequencer 206 */ | ||
1175 | [4303] = { 0x010F, 0x010F, 0x0000 }, /* R4303 - Write Sequencer 207 */ | ||
1176 | [4304] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4304 - Write Sequencer 208 */ | ||
1177 | [4305] = { 0x00FF, 0x00FF, 0x0000 }, /* R4305 - Write Sequencer 209 */ | ||
1178 | [4306] = { 0x070F, 0x070F, 0x0000 }, /* R4306 - Write Sequencer 210 */ | ||
1179 | [4307] = { 0x010F, 0x010F, 0x0000 }, /* R4307 - Write Sequencer 211 */ | ||
1180 | [4308] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4308 - Write Sequencer 212 */ | ||
1181 | [4309] = { 0x00FF, 0x00FF, 0x0000 }, /* R4309 - Write Sequencer 213 */ | ||
1182 | [4310] = { 0x070F, 0x070F, 0x0000 }, /* R4310 - Write Sequencer 214 */ | ||
1183 | [4311] = { 0x010F, 0x010F, 0x0000 }, /* R4311 - Write Sequencer 215 */ | ||
1184 | [4312] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4312 - Write Sequencer 216 */ | ||
1185 | [4313] = { 0x00FF, 0x00FF, 0x0000 }, /* R4313 - Write Sequencer 217 */ | ||
1186 | [4314] = { 0x070F, 0x070F, 0x0000 }, /* R4314 - Write Sequencer 218 */ | ||
1187 | [4315] = { 0x010F, 0x010F, 0x0000 }, /* R4315 - Write Sequencer 219 */ | ||
1188 | [4316] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4316 - Write Sequencer 220 */ | ||
1189 | [4317] = { 0x00FF, 0x00FF, 0x0000 }, /* R4317 - Write Sequencer 221 */ | ||
1190 | [4318] = { 0x070F, 0x070F, 0x0000 }, /* R4318 - Write Sequencer 222 */ | ||
1191 | [4319] = { 0x010F, 0x010F, 0x0000 }, /* R4319 - Write Sequencer 223 */ | ||
1192 | [4320] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4320 - Write Sequencer 224 */ | ||
1193 | [4321] = { 0x00FF, 0x00FF, 0x0000 }, /* R4321 - Write Sequencer 225 */ | ||
1194 | [4322] = { 0x070F, 0x070F, 0x0000 }, /* R4322 - Write Sequencer 226 */ | ||
1195 | [4323] = { 0x010F, 0x010F, 0x0000 }, /* R4323 - Write Sequencer 227 */ | ||
1196 | [4324] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4324 - Write Sequencer 228 */ | ||
1197 | [4325] = { 0x00FF, 0x00FF, 0x0000 }, /* R4325 - Write Sequencer 229 */ | ||
1198 | [4326] = { 0x070F, 0x070F, 0x0000 }, /* R4326 - Write Sequencer 230 */ | ||
1199 | [4327] = { 0x010F, 0x010F, 0x0000 }, /* R4327 - Write Sequencer 231 */ | ||
1200 | [4328] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4328 - Write Sequencer 232 */ | ||
1201 | [4329] = { 0x00FF, 0x00FF, 0x0000 }, /* R4329 - Write Sequencer 233 */ | ||
1202 | [4330] = { 0x070F, 0x070F, 0x0000 }, /* R4330 - Write Sequencer 234 */ | ||
1203 | [4331] = { 0x010F, 0x010F, 0x0000 }, /* R4331 - Write Sequencer 235 */ | ||
1204 | [4332] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4332 - Write Sequencer 236 */ | ||
1205 | [4333] = { 0x00FF, 0x00FF, 0x0000 }, /* R4333 - Write Sequencer 237 */ | ||
1206 | [4334] = { 0x070F, 0x070F, 0x0000 }, /* R4334 - Write Sequencer 238 */ | ||
1207 | [4335] = { 0x010F, 0x010F, 0x0000 }, /* R4335 - Write Sequencer 239 */ | ||
1208 | [4336] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4336 - Write Sequencer 240 */ | ||
1209 | [4337] = { 0x00FF, 0x00FF, 0x0000 }, /* R4337 - Write Sequencer 241 */ | ||
1210 | [4338] = { 0x070F, 0x070F, 0x0000 }, /* R4338 - Write Sequencer 242 */ | ||
1211 | [4339] = { 0x010F, 0x010F, 0x0000 }, /* R4339 - Write Sequencer 243 */ | ||
1212 | [4340] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4340 - Write Sequencer 244 */ | ||
1213 | [4341] = { 0x00FF, 0x00FF, 0x0000 }, /* R4341 - Write Sequencer 245 */ | ||
1214 | [4342] = { 0x070F, 0x070F, 0x0000 }, /* R4342 - Write Sequencer 246 */ | ||
1215 | [4343] = { 0x010F, 0x010F, 0x0000 }, /* R4343 - Write Sequencer 247 */ | ||
1216 | [4344] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4344 - Write Sequencer 248 */ | ||
1217 | [4345] = { 0x00FF, 0x00FF, 0x0000 }, /* R4345 - Write Sequencer 249 */ | ||
1218 | [4346] = { 0x070F, 0x070F, 0x0000 }, /* R4346 - Write Sequencer 250 */ | ||
1219 | [4347] = { 0x010F, 0x010F, 0x0000 }, /* R4347 - Write Sequencer 251 */ | ||
1220 | [4348] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4348 - Write Sequencer 252 */ | ||
1221 | [4349] = { 0x00FF, 0x00FF, 0x0000 }, /* R4349 - Write Sequencer 253 */ | ||
1222 | [4350] = { 0x070F, 0x070F, 0x0000 }, /* R4350 - Write Sequencer 254 */ | ||
1223 | [4351] = { 0x010F, 0x010F, 0x0000 }, /* R4351 - Write Sequencer 255 */ | ||
1224 | [4352] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4352 - Write Sequencer 256 */ | ||
1225 | [4353] = { 0x00FF, 0x00FF, 0x0000 }, /* R4353 - Write Sequencer 257 */ | ||
1226 | [4354] = { 0x070F, 0x070F, 0x0000 }, /* R4354 - Write Sequencer 258 */ | ||
1227 | [4355] = { 0x010F, 0x010F, 0x0000 }, /* R4355 - Write Sequencer 259 */ | ||
1228 | [4356] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4356 - Write Sequencer 260 */ | ||
1229 | [4357] = { 0x00FF, 0x00FF, 0x0000 }, /* R4357 - Write Sequencer 261 */ | ||
1230 | [4358] = { 0x070F, 0x070F, 0x0000 }, /* R4358 - Write Sequencer 262 */ | ||
1231 | [4359] = { 0x010F, 0x010F, 0x0000 }, /* R4359 - Write Sequencer 263 */ | ||
1232 | [4360] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4360 - Write Sequencer 264 */ | ||
1233 | [4361] = { 0x00FF, 0x00FF, 0x0000 }, /* R4361 - Write Sequencer 265 */ | ||
1234 | [4362] = { 0x070F, 0x070F, 0x0000 }, /* R4362 - Write Sequencer 266 */ | ||
1235 | [4363] = { 0x010F, 0x010F, 0x0000 }, /* R4363 - Write Sequencer 267 */ | ||
1236 | [4364] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4364 - Write Sequencer 268 */ | ||
1237 | [4365] = { 0x00FF, 0x00FF, 0x0000 }, /* R4365 - Write Sequencer 269 */ | ||
1238 | [4366] = { 0x070F, 0x070F, 0x0000 }, /* R4366 - Write Sequencer 270 */ | ||
1239 | [4367] = { 0x010F, 0x010F, 0x0000 }, /* R4367 - Write Sequencer 271 */ | ||
1240 | [4368] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4368 - Write Sequencer 272 */ | ||
1241 | [4369] = { 0x00FF, 0x00FF, 0x0000 }, /* R4369 - Write Sequencer 273 */ | ||
1242 | [4370] = { 0x070F, 0x070F, 0x0000 }, /* R4370 - Write Sequencer 274 */ | ||
1243 | [4371] = { 0x010F, 0x010F, 0x0000 }, /* R4371 - Write Sequencer 275 */ | ||
1244 | [4372] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4372 - Write Sequencer 276 */ | ||
1245 | [4373] = { 0x00FF, 0x00FF, 0x0000 }, /* R4373 - Write Sequencer 277 */ | ||
1246 | [4374] = { 0x070F, 0x070F, 0x0000 }, /* R4374 - Write Sequencer 278 */ | ||
1247 | [4375] = { 0x010F, 0x010F, 0x0000 }, /* R4375 - Write Sequencer 279 */ | ||
1248 | [4376] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4376 - Write Sequencer 280 */ | ||
1249 | [4377] = { 0x00FF, 0x00FF, 0x0000 }, /* R4377 - Write Sequencer 281 */ | ||
1250 | [4378] = { 0x070F, 0x070F, 0x0000 }, /* R4378 - Write Sequencer 282 */ | ||
1251 | [4379] = { 0x010F, 0x010F, 0x0000 }, /* R4379 - Write Sequencer 283 */ | ||
1252 | [4380] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4380 - Write Sequencer 284 */ | ||
1253 | [4381] = { 0x00FF, 0x00FF, 0x0000 }, /* R4381 - Write Sequencer 285 */ | ||
1254 | [4382] = { 0x070F, 0x070F, 0x0000 }, /* R4382 - Write Sequencer 286 */ | ||
1255 | [4383] = { 0x010F, 0x010F, 0x0000 }, /* R4383 - Write Sequencer 287 */ | ||
1256 | [4384] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4384 - Write Sequencer 288 */ | ||
1257 | [4385] = { 0x00FF, 0x00FF, 0x0000 }, /* R4385 - Write Sequencer 289 */ | ||
1258 | [4386] = { 0x070F, 0x070F, 0x0000 }, /* R4386 - Write Sequencer 290 */ | ||
1259 | [4387] = { 0x010F, 0x010F, 0x0000 }, /* R4387 - Write Sequencer 291 */ | ||
1260 | [4388] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4388 - Write Sequencer 292 */ | ||
1261 | [4389] = { 0x00FF, 0x00FF, 0x0000 }, /* R4389 - Write Sequencer 293 */ | ||
1262 | [4390] = { 0x070F, 0x070F, 0x0000 }, /* R4390 - Write Sequencer 294 */ | ||
1263 | [4391] = { 0x010F, 0x010F, 0x0000 }, /* R4391 - Write Sequencer 295 */ | ||
1264 | [4392] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4392 - Write Sequencer 296 */ | ||
1265 | [4393] = { 0x00FF, 0x00FF, 0x0000 }, /* R4393 - Write Sequencer 297 */ | ||
1266 | [4394] = { 0x070F, 0x070F, 0x0000 }, /* R4394 - Write Sequencer 298 */ | ||
1267 | [4395] = { 0x010F, 0x010F, 0x0000 }, /* R4395 - Write Sequencer 299 */ | ||
1268 | [4396] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4396 - Write Sequencer 300 */ | ||
1269 | [4397] = { 0x00FF, 0x00FF, 0x0000 }, /* R4397 - Write Sequencer 301 */ | ||
1270 | [4398] = { 0x070F, 0x070F, 0x0000 }, /* R4398 - Write Sequencer 302 */ | ||
1271 | [4399] = { 0x010F, 0x010F, 0x0000 }, /* R4399 - Write Sequencer 303 */ | ||
1272 | [4400] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4400 - Write Sequencer 304 */ | ||
1273 | [4401] = { 0x00FF, 0x00FF, 0x0000 }, /* R4401 - Write Sequencer 305 */ | ||
1274 | [4402] = { 0x070F, 0x070F, 0x0000 }, /* R4402 - Write Sequencer 306 */ | ||
1275 | [4403] = { 0x010F, 0x010F, 0x0000 }, /* R4403 - Write Sequencer 307 */ | ||
1276 | [4404] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4404 - Write Sequencer 308 */ | ||
1277 | [4405] = { 0x00FF, 0x00FF, 0x0000 }, /* R4405 - Write Sequencer 309 */ | ||
1278 | [4406] = { 0x070F, 0x070F, 0x0000 }, /* R4406 - Write Sequencer 310 */ | ||
1279 | [4407] = { 0x010F, 0x010F, 0x0000 }, /* R4407 - Write Sequencer 311 */ | ||
1280 | [4408] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4408 - Write Sequencer 312 */ | ||
1281 | [4409] = { 0x00FF, 0x00FF, 0x0000 }, /* R4409 - Write Sequencer 313 */ | ||
1282 | [4410] = { 0x070F, 0x070F, 0x0000 }, /* R4410 - Write Sequencer 314 */ | ||
1283 | [4411] = { 0x010F, 0x010F, 0x0000 }, /* R4411 - Write Sequencer 315 */ | ||
1284 | [4412] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4412 - Write Sequencer 316 */ | ||
1285 | [4413] = { 0x00FF, 0x00FF, 0x0000 }, /* R4413 - Write Sequencer 317 */ | ||
1286 | [4414] = { 0x070F, 0x070F, 0x0000 }, /* R4414 - Write Sequencer 318 */ | ||
1287 | [4415] = { 0x010F, 0x010F, 0x0000 }, /* R4415 - Write Sequencer 319 */ | ||
1288 | [4416] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4416 - Write Sequencer 320 */ | ||
1289 | [4417] = { 0x00FF, 0x00FF, 0x0000 }, /* R4417 - Write Sequencer 321 */ | ||
1290 | [4418] = { 0x070F, 0x070F, 0x0000 }, /* R4418 - Write Sequencer 322 */ | ||
1291 | [4419] = { 0x010F, 0x010F, 0x0000 }, /* R4419 - Write Sequencer 323 */ | ||
1292 | [4420] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4420 - Write Sequencer 324 */ | ||
1293 | [4421] = { 0x00FF, 0x00FF, 0x0000 }, /* R4421 - Write Sequencer 325 */ | ||
1294 | [4422] = { 0x070F, 0x070F, 0x0000 }, /* R4422 - Write Sequencer 326 */ | ||
1295 | [4423] = { 0x010F, 0x010F, 0x0000 }, /* R4423 - Write Sequencer 327 */ | ||
1296 | [4424] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4424 - Write Sequencer 328 */ | ||
1297 | [4425] = { 0x00FF, 0x00FF, 0x0000 }, /* R4425 - Write Sequencer 329 */ | ||
1298 | [4426] = { 0x070F, 0x070F, 0x0000 }, /* R4426 - Write Sequencer 330 */ | ||
1299 | [4427] = { 0x010F, 0x010F, 0x0000 }, /* R4427 - Write Sequencer 331 */ | ||
1300 | [4428] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4428 - Write Sequencer 332 */ | ||
1301 | [4429] = { 0x00FF, 0x00FF, 0x0000 }, /* R4429 - Write Sequencer 333 */ | ||
1302 | [4430] = { 0x070F, 0x070F, 0x0000 }, /* R4430 - Write Sequencer 334 */ | ||
1303 | [4431] = { 0x010F, 0x010F, 0x0000 }, /* R4431 - Write Sequencer 335 */ | ||
1304 | [4432] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4432 - Write Sequencer 336 */ | ||
1305 | [4433] = { 0x00FF, 0x00FF, 0x0000 }, /* R4433 - Write Sequencer 337 */ | ||
1306 | [4434] = { 0x070F, 0x070F, 0x0000 }, /* R4434 - Write Sequencer 338 */ | ||
1307 | [4435] = { 0x010F, 0x010F, 0x0000 }, /* R4435 - Write Sequencer 339 */ | ||
1308 | [4436] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4436 - Write Sequencer 340 */ | ||
1309 | [4437] = { 0x00FF, 0x00FF, 0x0000 }, /* R4437 - Write Sequencer 341 */ | ||
1310 | [4438] = { 0x070F, 0x070F, 0x0000 }, /* R4438 - Write Sequencer 342 */ | ||
1311 | [4439] = { 0x010F, 0x010F, 0x0000 }, /* R4439 - Write Sequencer 343 */ | ||
1312 | [4440] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4440 - Write Sequencer 344 */ | ||
1313 | [4441] = { 0x00FF, 0x00FF, 0x0000 }, /* R4441 - Write Sequencer 345 */ | ||
1314 | [4442] = { 0x070F, 0x070F, 0x0000 }, /* R4442 - Write Sequencer 346 */ | ||
1315 | [4443] = { 0x010F, 0x010F, 0x0000 }, /* R4443 - Write Sequencer 347 */ | ||
1316 | [4444] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4444 - Write Sequencer 348 */ | ||
1317 | [4445] = { 0x00FF, 0x00FF, 0x0000 }, /* R4445 - Write Sequencer 349 */ | ||
1318 | [4446] = { 0x070F, 0x070F, 0x0000 }, /* R4446 - Write Sequencer 350 */ | ||
1319 | [4447] = { 0x010F, 0x010F, 0x0000 }, /* R4447 - Write Sequencer 351 */ | ||
1320 | [4448] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4448 - Write Sequencer 352 */ | ||
1321 | [4449] = { 0x00FF, 0x00FF, 0x0000 }, /* R4449 - Write Sequencer 353 */ | ||
1322 | [4450] = { 0x070F, 0x070F, 0x0000 }, /* R4450 - Write Sequencer 354 */ | ||
1323 | [4451] = { 0x010F, 0x010F, 0x0000 }, /* R4451 - Write Sequencer 355 */ | ||
1324 | [4452] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4452 - Write Sequencer 356 */ | ||
1325 | [4453] = { 0x00FF, 0x00FF, 0x0000 }, /* R4453 - Write Sequencer 357 */ | ||
1326 | [4454] = { 0x070F, 0x070F, 0x0000 }, /* R4454 - Write Sequencer 358 */ | ||
1327 | [4455] = { 0x010F, 0x010F, 0x0000 }, /* R4455 - Write Sequencer 359 */ | ||
1328 | [4456] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4456 - Write Sequencer 360 */ | ||
1329 | [4457] = { 0x00FF, 0x00FF, 0x0000 }, /* R4457 - Write Sequencer 361 */ | ||
1330 | [4458] = { 0x070F, 0x070F, 0x0000 }, /* R4458 - Write Sequencer 362 */ | ||
1331 | [4459] = { 0x010F, 0x010F, 0x0000 }, /* R4459 - Write Sequencer 363 */ | ||
1332 | [4460] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4460 - Write Sequencer 364 */ | ||
1333 | [4461] = { 0x00FF, 0x00FF, 0x0000 }, /* R4461 - Write Sequencer 365 */ | ||
1334 | [4462] = { 0x070F, 0x070F, 0x0000 }, /* R4462 - Write Sequencer 366 */ | ||
1335 | [4463] = { 0x010F, 0x010F, 0x0000 }, /* R4463 - Write Sequencer 367 */ | ||
1336 | [4464] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4464 - Write Sequencer 368 */ | ||
1337 | [4465] = { 0x00FF, 0x00FF, 0x0000 }, /* R4465 - Write Sequencer 369 */ | ||
1338 | [4466] = { 0x070F, 0x070F, 0x0000 }, /* R4466 - Write Sequencer 370 */ | ||
1339 | [4467] = { 0x010F, 0x010F, 0x0000 }, /* R4467 - Write Sequencer 371 */ | ||
1340 | [4468] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4468 - Write Sequencer 372 */ | ||
1341 | [4469] = { 0x00FF, 0x00FF, 0x0000 }, /* R4469 - Write Sequencer 373 */ | ||
1342 | [4470] = { 0x070F, 0x070F, 0x0000 }, /* R4470 - Write Sequencer 374 */ | ||
1343 | [4471] = { 0x010F, 0x010F, 0x0000 }, /* R4471 - Write Sequencer 375 */ | ||
1344 | [4472] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4472 - Write Sequencer 376 */ | ||
1345 | [4473] = { 0x00FF, 0x00FF, 0x0000 }, /* R4473 - Write Sequencer 377 */ | ||
1346 | [4474] = { 0x070F, 0x070F, 0x0000 }, /* R4474 - Write Sequencer 378 */ | ||
1347 | [4475] = { 0x010F, 0x010F, 0x0000 }, /* R4475 - Write Sequencer 379 */ | ||
1348 | [4476] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4476 - Write Sequencer 380 */ | ||
1349 | [4477] = { 0x00FF, 0x00FF, 0x0000 }, /* R4477 - Write Sequencer 381 */ | ||
1350 | [4478] = { 0x070F, 0x070F, 0x0000 }, /* R4478 - Write Sequencer 382 */ | ||
1351 | [4479] = { 0x010F, 0x010F, 0x0000 }, /* R4479 - Write Sequencer 383 */ | ||
1352 | [4480] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4480 - Write Sequencer 384 */ | ||
1353 | [4481] = { 0x00FF, 0x00FF, 0x0000 }, /* R4481 - Write Sequencer 385 */ | ||
1354 | [4482] = { 0x070F, 0x070F, 0x0000 }, /* R4482 - Write Sequencer 386 */ | ||
1355 | [4483] = { 0x010F, 0x010F, 0x0000 }, /* R4483 - Write Sequencer 387 */ | ||
1356 | [4484] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4484 - Write Sequencer 388 */ | ||
1357 | [4485] = { 0x00FF, 0x00FF, 0x0000 }, /* R4485 - Write Sequencer 389 */ | ||
1358 | [4486] = { 0x070F, 0x070F, 0x0000 }, /* R4486 - Write Sequencer 390 */ | ||
1359 | [4487] = { 0x010F, 0x010F, 0x0000 }, /* R4487 - Write Sequencer 391 */ | ||
1360 | [4488] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4488 - Write Sequencer 392 */ | ||
1361 | [4489] = { 0x00FF, 0x00FF, 0x0000 }, /* R4489 - Write Sequencer 393 */ | ||
1362 | [4490] = { 0x070F, 0x070F, 0x0000 }, /* R4490 - Write Sequencer 394 */ | ||
1363 | [4491] = { 0x010F, 0x010F, 0x0000 }, /* R4491 - Write Sequencer 395 */ | ||
1364 | [4492] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4492 - Write Sequencer 396 */ | ||
1365 | [4493] = { 0x00FF, 0x00FF, 0x0000 }, /* R4493 - Write Sequencer 397 */ | ||
1366 | [4494] = { 0x070F, 0x070F, 0x0000 }, /* R4494 - Write Sequencer 398 */ | ||
1367 | [4495] = { 0x010F, 0x010F, 0x0000 }, /* R4495 - Write Sequencer 399 */ | ||
1368 | [4496] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4496 - Write Sequencer 400 */ | ||
1369 | [4497] = { 0x00FF, 0x00FF, 0x0000 }, /* R4497 - Write Sequencer 401 */ | ||
1370 | [4498] = { 0x070F, 0x070F, 0x0000 }, /* R4498 - Write Sequencer 402 */ | ||
1371 | [4499] = { 0x010F, 0x010F, 0x0000 }, /* R4499 - Write Sequencer 403 */ | ||
1372 | [4500] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4500 - Write Sequencer 404 */ | ||
1373 | [4501] = { 0x00FF, 0x00FF, 0x0000 }, /* R4501 - Write Sequencer 405 */ | ||
1374 | [4502] = { 0x070F, 0x070F, 0x0000 }, /* R4502 - Write Sequencer 406 */ | ||
1375 | [4503] = { 0x010F, 0x010F, 0x0000 }, /* R4503 - Write Sequencer 407 */ | ||
1376 | [4504] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4504 - Write Sequencer 408 */ | ||
1377 | [4505] = { 0x00FF, 0x00FF, 0x0000 }, /* R4505 - Write Sequencer 409 */ | ||
1378 | [4506] = { 0x070F, 0x070F, 0x0000 }, /* R4506 - Write Sequencer 410 */ | ||
1379 | [4507] = { 0x010F, 0x010F, 0x0000 }, /* R4507 - Write Sequencer 411 */ | ||
1380 | [4508] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4508 - Write Sequencer 412 */ | ||
1381 | [4509] = { 0x00FF, 0x00FF, 0x0000 }, /* R4509 - Write Sequencer 413 */ | ||
1382 | [4510] = { 0x070F, 0x070F, 0x0000 }, /* R4510 - Write Sequencer 414 */ | ||
1383 | [4511] = { 0x010F, 0x010F, 0x0000 }, /* R4511 - Write Sequencer 415 */ | ||
1384 | [4512] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4512 - Write Sequencer 416 */ | ||
1385 | [4513] = { 0x00FF, 0x00FF, 0x0000 }, /* R4513 - Write Sequencer 417 */ | ||
1386 | [4514] = { 0x070F, 0x070F, 0x0000 }, /* R4514 - Write Sequencer 418 */ | ||
1387 | [4515] = { 0x010F, 0x010F, 0x0000 }, /* R4515 - Write Sequencer 419 */ | ||
1388 | [4516] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4516 - Write Sequencer 420 */ | ||
1389 | [4517] = { 0x00FF, 0x00FF, 0x0000 }, /* R4517 - Write Sequencer 421 */ | ||
1390 | [4518] = { 0x070F, 0x070F, 0x0000 }, /* R4518 - Write Sequencer 422 */ | ||
1391 | [4519] = { 0x010F, 0x010F, 0x0000 }, /* R4519 - Write Sequencer 423 */ | ||
1392 | [4520] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4520 - Write Sequencer 424 */ | ||
1393 | [4521] = { 0x00FF, 0x00FF, 0x0000 }, /* R4521 - Write Sequencer 425 */ | ||
1394 | [4522] = { 0x070F, 0x070F, 0x0000 }, /* R4522 - Write Sequencer 426 */ | ||
1395 | [4523] = { 0x010F, 0x010F, 0x0000 }, /* R4523 - Write Sequencer 427 */ | ||
1396 | [4524] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4524 - Write Sequencer 428 */ | ||
1397 | [4525] = { 0x00FF, 0x00FF, 0x0000 }, /* R4525 - Write Sequencer 429 */ | ||
1398 | [4526] = { 0x070F, 0x070F, 0x0000 }, /* R4526 - Write Sequencer 430 */ | ||
1399 | [4527] = { 0x010F, 0x010F, 0x0000 }, /* R4527 - Write Sequencer 431 */ | ||
1400 | [4528] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4528 - Write Sequencer 432 */ | ||
1401 | [4529] = { 0x00FF, 0x00FF, 0x0000 }, /* R4529 - Write Sequencer 433 */ | ||
1402 | [4530] = { 0x070F, 0x070F, 0x0000 }, /* R4530 - Write Sequencer 434 */ | ||
1403 | [4531] = { 0x010F, 0x010F, 0x0000 }, /* R4531 - Write Sequencer 435 */ | ||
1404 | [4532] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4532 - Write Sequencer 436 */ | ||
1405 | [4533] = { 0x00FF, 0x00FF, 0x0000 }, /* R4533 - Write Sequencer 437 */ | ||
1406 | [4534] = { 0x070F, 0x070F, 0x0000 }, /* R4534 - Write Sequencer 438 */ | ||
1407 | [4535] = { 0x010F, 0x010F, 0x0000 }, /* R4535 - Write Sequencer 439 */ | ||
1408 | [4536] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4536 - Write Sequencer 440 */ | ||
1409 | [4537] = { 0x00FF, 0x00FF, 0x0000 }, /* R4537 - Write Sequencer 441 */ | ||
1410 | [4538] = { 0x070F, 0x070F, 0x0000 }, /* R4538 - Write Sequencer 442 */ | ||
1411 | [4539] = { 0x010F, 0x010F, 0x0000 }, /* R4539 - Write Sequencer 443 */ | ||
1412 | [4540] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4540 - Write Sequencer 444 */ | ||
1413 | [4541] = { 0x00FF, 0x00FF, 0x0000 }, /* R4541 - Write Sequencer 445 */ | ||
1414 | [4542] = { 0x070F, 0x070F, 0x0000 }, /* R4542 - Write Sequencer 446 */ | ||
1415 | [4543] = { 0x010F, 0x010F, 0x0000 }, /* R4543 - Write Sequencer 447 */ | ||
1416 | [4544] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4544 - Write Sequencer 448 */ | ||
1417 | [4545] = { 0x00FF, 0x00FF, 0x0000 }, /* R4545 - Write Sequencer 449 */ | ||
1418 | [4546] = { 0x070F, 0x070F, 0x0000 }, /* R4546 - Write Sequencer 450 */ | ||
1419 | [4547] = { 0x010F, 0x010F, 0x0000 }, /* R4547 - Write Sequencer 451 */ | ||
1420 | [4548] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4548 - Write Sequencer 452 */ | ||
1421 | [4549] = { 0x00FF, 0x00FF, 0x0000 }, /* R4549 - Write Sequencer 453 */ | ||
1422 | [4550] = { 0x070F, 0x070F, 0x0000 }, /* R4550 - Write Sequencer 454 */ | ||
1423 | [4551] = { 0x010F, 0x010F, 0x0000 }, /* R4551 - Write Sequencer 455 */ | ||
1424 | [4552] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4552 - Write Sequencer 456 */ | ||
1425 | [4553] = { 0x00FF, 0x00FF, 0x0000 }, /* R4553 - Write Sequencer 457 */ | ||
1426 | [4554] = { 0x070F, 0x070F, 0x0000 }, /* R4554 - Write Sequencer 458 */ | ||
1427 | [4555] = { 0x010F, 0x010F, 0x0000 }, /* R4555 - Write Sequencer 459 */ | ||
1428 | [4556] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4556 - Write Sequencer 460 */ | ||
1429 | [4557] = { 0x00FF, 0x00FF, 0x0000 }, /* R4557 - Write Sequencer 461 */ | ||
1430 | [4558] = { 0x070F, 0x070F, 0x0000 }, /* R4558 - Write Sequencer 462 */ | ||
1431 | [4559] = { 0x010F, 0x010F, 0x0000 }, /* R4559 - Write Sequencer 463 */ | ||
1432 | [4560] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4560 - Write Sequencer 464 */ | ||
1433 | [4561] = { 0x00FF, 0x00FF, 0x0000 }, /* R4561 - Write Sequencer 465 */ | ||
1434 | [4562] = { 0x070F, 0x070F, 0x0000 }, /* R4562 - Write Sequencer 466 */ | ||
1435 | [4563] = { 0x010F, 0x010F, 0x0000 }, /* R4563 - Write Sequencer 467 */ | ||
1436 | [4564] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4564 - Write Sequencer 468 */ | ||
1437 | [4565] = { 0x00FF, 0x00FF, 0x0000 }, /* R4565 - Write Sequencer 469 */ | ||
1438 | [4566] = { 0x070F, 0x070F, 0x0000 }, /* R4566 - Write Sequencer 470 */ | ||
1439 | [4567] = { 0x010F, 0x010F, 0x0000 }, /* R4567 - Write Sequencer 471 */ | ||
1440 | [4568] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4568 - Write Sequencer 472 */ | ||
1441 | [4569] = { 0x00FF, 0x00FF, 0x0000 }, /* R4569 - Write Sequencer 473 */ | ||
1442 | [4570] = { 0x070F, 0x070F, 0x0000 }, /* R4570 - Write Sequencer 474 */ | ||
1443 | [4571] = { 0x010F, 0x010F, 0x0000 }, /* R4571 - Write Sequencer 475 */ | ||
1444 | [4572] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4572 - Write Sequencer 476 */ | ||
1445 | [4573] = { 0x00FF, 0x00FF, 0x0000 }, /* R4573 - Write Sequencer 477 */ | ||
1446 | [4574] = { 0x070F, 0x070F, 0x0000 }, /* R4574 - Write Sequencer 478 */ | ||
1447 | [4575] = { 0x010F, 0x010F, 0x0000 }, /* R4575 - Write Sequencer 479 */ | ||
1448 | [4576] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4576 - Write Sequencer 480 */ | ||
1449 | [4577] = { 0x00FF, 0x00FF, 0x0000 }, /* R4577 - Write Sequencer 481 */ | ||
1450 | [4578] = { 0x070F, 0x070F, 0x0000 }, /* R4578 - Write Sequencer 482 */ | ||
1451 | [4579] = { 0x010F, 0x010F, 0x0000 }, /* R4579 - Write Sequencer 483 */ | ||
1452 | [4580] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4580 - Write Sequencer 484 */ | ||
1453 | [4581] = { 0x00FF, 0x00FF, 0x0000 }, /* R4581 - Write Sequencer 485 */ | ||
1454 | [4582] = { 0x070F, 0x070F, 0x0000 }, /* R4582 - Write Sequencer 486 */ | ||
1455 | [4583] = { 0x010F, 0x010F, 0x0000 }, /* R4583 - Write Sequencer 487 */ | ||
1456 | [4584] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4584 - Write Sequencer 488 */ | ||
1457 | [4585] = { 0x00FF, 0x00FF, 0x0000 }, /* R4585 - Write Sequencer 489 */ | ||
1458 | [4586] = { 0x070F, 0x070F, 0x0000 }, /* R4586 - Write Sequencer 490 */ | ||
1459 | [4587] = { 0x010F, 0x010F, 0x0000 }, /* R4587 - Write Sequencer 491 */ | ||
1460 | [4588] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4588 - Write Sequencer 492 */ | ||
1461 | [4589] = { 0x00FF, 0x00FF, 0x0000 }, /* R4589 - Write Sequencer 493 */ | ||
1462 | [4590] = { 0x070F, 0x070F, 0x0000 }, /* R4590 - Write Sequencer 494 */ | ||
1463 | [4591] = { 0x010F, 0x010F, 0x0000 }, /* R4591 - Write Sequencer 495 */ | ||
1464 | [4592] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4592 - Write Sequencer 496 */ | ||
1465 | [4593] = { 0x00FF, 0x00FF, 0x0000 }, /* R4593 - Write Sequencer 497 */ | ||
1466 | [4594] = { 0x070F, 0x070F, 0x0000 }, /* R4594 - Write Sequencer 498 */ | ||
1467 | [4595] = { 0x010F, 0x010F, 0x0000 }, /* R4595 - Write Sequencer 499 */ | ||
1468 | [4596] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4596 - Write Sequencer 500 */ | ||
1469 | [4597] = { 0x00FF, 0x00FF, 0x0000 }, /* R4597 - Write Sequencer 501 */ | ||
1470 | [4598] = { 0x070F, 0x070F, 0x0000 }, /* R4598 - Write Sequencer 502 */ | ||
1471 | [4599] = { 0x010F, 0x010F, 0x0000 }, /* R4599 - Write Sequencer 503 */ | ||
1472 | [4600] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4600 - Write Sequencer 504 */ | ||
1473 | [4601] = { 0x00FF, 0x00FF, 0x0000 }, /* R4601 - Write Sequencer 505 */ | ||
1474 | [4602] = { 0x070F, 0x070F, 0x0000 }, /* R4602 - Write Sequencer 506 */ | ||
1475 | [4603] = { 0x010F, 0x010F, 0x0000 }, /* R4603 - Write Sequencer 507 */ | ||
1476 | [4604] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4604 - Write Sequencer 508 */ | ||
1477 | [4605] = { 0x00FF, 0x00FF, 0x0000 }, /* R4605 - Write Sequencer 509 */ | ||
1478 | [4606] = { 0x070F, 0x070F, 0x0000 }, /* R4606 - Write Sequencer 510 */ | ||
1479 | [4607] = { 0x010F, 0x010F, 0x0000 }, /* R4607 - Write Sequencer 511 */ | ||
1480 | [8192] = { 0x03FF, 0x03FF, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */ | ||
1481 | [9216] = { 0x003F, 0x003F, 0x0000 }, /* R9216 - DSP2 Address RAM 2 */ | ||
1482 | [9217] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */ | ||
1483 | [9218] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */ | ||
1484 | [12288] = { 0x00FF, 0x00FF, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */ | ||
1485 | [12289] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */ | ||
1486 | [13312] = { 0x00FF, 0x00FF, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */ | ||
1487 | [13313] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */ | ||
1488 | [14336] = { 0x00FF, 0x00FF, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */ | ||
1489 | [14337] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */ | ||
1490 | [15360] = { 0x07FF, 0x07FF, 0x0000 }, /* R15360 - DSP2 Coeff RAM 0 */ | ||
1491 | [16384] = { 0x00FF, 0x00FF, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */ | ||
1492 | [16385] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */ | ||
1493 | [16386] = { 0x00FF, 0x00FF, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */ | ||
1494 | [16387] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */ | ||
1495 | [16388] = { 0x00FF, 0x00FF, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */ | ||
1496 | [16389] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */ | ||
1497 | [16896] = { 0x00FF, 0x00FF, 0x0000 }, /* R16896 - HDBASS_AI_1 */ | ||
1498 | [16897] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16897 - HDBASS_AI_0 */ | ||
1499 | [16898] = { 0x00FF, 0x00FF, 0x0000 }, /* R16898 - HDBASS_AR_1 */ | ||
1500 | [16899] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16899 - HDBASS_AR_0 */ | ||
1501 | [16900] = { 0x00FF, 0x00FF, 0x0000 }, /* R16900 - HDBASS_B_1 */ | ||
1502 | [16901] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16901 - HDBASS_B_0 */ | ||
1503 | [16902] = { 0x00FF, 0x00FF, 0x0000 }, /* R16902 - HDBASS_K_1 */ | ||
1504 | [16903] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16903 - HDBASS_K_0 */ | ||
1505 | [16904] = { 0x00FF, 0x00FF, 0x0000 }, /* R16904 - HDBASS_N1_1 */ | ||
1506 | [16905] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16905 - HDBASS_N1_0 */ | ||
1507 | [16906] = { 0x00FF, 0x00FF, 0x0000 }, /* R16906 - HDBASS_N2_1 */ | ||
1508 | [16907] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16907 - HDBASS_N2_0 */ | ||
1509 | [16908] = { 0x00FF, 0x00FF, 0x0000 }, /* R16908 - HDBASS_N3_1 */ | ||
1510 | [16909] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16909 - HDBASS_N3_0 */ | ||
1511 | [16910] = { 0x00FF, 0x00FF, 0x0000 }, /* R16910 - HDBASS_N4_1 */ | ||
1512 | [16911] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16911 - HDBASS_N4_0 */ | ||
1513 | [16912] = { 0x00FF, 0x00FF, 0x0000 }, /* R16912 - HDBASS_N5_1 */ | ||
1514 | [16913] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16913 - HDBASS_N5_0 */ | ||
1515 | [16914] = { 0x00FF, 0x00FF, 0x0000 }, /* R16914 - HDBASS_X1_1 */ | ||
1516 | [16915] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16915 - HDBASS_X1_0 */ | ||
1517 | [16916] = { 0x00FF, 0x00FF, 0x0000 }, /* R16916 - HDBASS_X2_1 */ | ||
1518 | [16917] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16917 - HDBASS_X2_0 */ | ||
1519 | [16918] = { 0x00FF, 0x00FF, 0x0000 }, /* R16918 - HDBASS_X3_1 */ | ||
1520 | [16919] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16919 - HDBASS_X3_0 */ | ||
1521 | [16920] = { 0x00FF, 0x00FF, 0x0000 }, /* R16920 - HDBASS_ATK_1 */ | ||
1522 | [16921] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16921 - HDBASS_ATK_0 */ | ||
1523 | [16922] = { 0x00FF, 0x00FF, 0x0000 }, /* R16922 - HDBASS_DCY_1 */ | ||
1524 | [16923] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16923 - HDBASS_DCY_0 */ | ||
1525 | [16924] = { 0x00FF, 0x00FF, 0x0000 }, /* R16924 - HDBASS_PG_1 */ | ||
1526 | [16925] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16925 - HDBASS_PG_0 */ | ||
1527 | [17408] = { 0x00FF, 0x00FF, 0x0000 }, /* R17408 - HPF_C_1 */ | ||
1528 | [17409] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17409 - HPF_C_0 */ | ||
1529 | [17920] = { 0x00FF, 0x00FF, 0x0000 }, /* R17920 - ADCL_RETUNE_C1_1 */ | ||
1530 | [17921] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17921 - ADCL_RETUNE_C1_0 */ | ||
1531 | [17922] = { 0x00FF, 0x00FF, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */ | ||
1532 | [17923] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */ | ||
1533 | [17924] = { 0x00FF, 0x00FF, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */ | ||
1534 | [17925] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */ | ||
1535 | [17926] = { 0x00FF, 0x00FF, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */ | ||
1536 | [17927] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */ | ||
1537 | [17928] = { 0x00FF, 0x00FF, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */ | ||
1538 | [17929] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */ | ||
1539 | [17930] = { 0x00FF, 0x00FF, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */ | ||
1540 | [17931] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */ | ||
1541 | [17932] = { 0x00FF, 0x00FF, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */ | ||
1542 | [17933] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */ | ||
1543 | [17934] = { 0x00FF, 0x00FF, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */ | ||
1544 | [17935] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */ | ||
1545 | [17936] = { 0x00FF, 0x00FF, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */ | ||
1546 | [17937] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */ | ||
1547 | [17938] = { 0x00FF, 0x00FF, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */ | ||
1548 | [17939] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */ | ||
1549 | [17940] = { 0x00FF, 0x00FF, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */ | ||
1550 | [17941] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */ | ||
1551 | [17942] = { 0x00FF, 0x00FF, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */ | ||
1552 | [17943] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */ | ||
1553 | [17944] = { 0x00FF, 0x00FF, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */ | ||
1554 | [17945] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */ | ||
1555 | [17946] = { 0x00FF, 0x00FF, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */ | ||
1556 | [17947] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */ | ||
1557 | [17948] = { 0x00FF, 0x00FF, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */ | ||
1558 | [17949] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */ | ||
1559 | [17950] = { 0x00FF, 0x00FF, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */ | ||
1560 | [17951] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */ | ||
1561 | [17952] = { 0x00FF, 0x00FF, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */ | ||
1562 | [17953] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */ | ||
1563 | [17954] = { 0x00FF, 0x00FF, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */ | ||
1564 | [17955] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */ | ||
1565 | [17956] = { 0x00FF, 0x00FF, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */ | ||
1566 | [17957] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */ | ||
1567 | [17958] = { 0x00FF, 0x00FF, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */ | ||
1568 | [17959] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */ | ||
1569 | [17960] = { 0x00FF, 0x00FF, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */ | ||
1570 | [17961] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */ | ||
1571 | [17962] = { 0x00FF, 0x00FF, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */ | ||
1572 | [17963] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */ | ||
1573 | [17964] = { 0x00FF, 0x00FF, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */ | ||
1574 | [17965] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */ | ||
1575 | [17966] = { 0x00FF, 0x00FF, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */ | ||
1576 | [17967] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */ | ||
1577 | [17968] = { 0x00FF, 0x00FF, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */ | ||
1578 | [17969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */ | ||
1579 | [17970] = { 0x00FF, 0x00FF, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */ | ||
1580 | [17971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */ | ||
1581 | [17972] = { 0x00FF, 0x00FF, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */ | ||
1582 | [17973] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */ | ||
1583 | [17974] = { 0x00FF, 0x00FF, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */ | ||
1584 | [17975] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */ | ||
1585 | [17976] = { 0x00FF, 0x00FF, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */ | ||
1586 | [17977] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */ | ||
1587 | [17978] = { 0x00FF, 0x00FF, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */ | ||
1588 | [17979] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */ | ||
1589 | [17980] = { 0x00FF, 0x00FF, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */ | ||
1590 | [17981] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */ | ||
1591 | [17982] = { 0x00FF, 0x00FF, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */ | ||
1592 | [17983] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */ | ||
1593 | [18432] = { 0x00FF, 0x00FF, 0x0000 }, /* R18432 - RETUNEADC_PG2_1 */ | ||
1594 | [18433] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */ | ||
1595 | [18434] = { 0x00FF, 0x00FF, 0x0000 }, /* R18434 - RETUNEADC_PG_1 */ | ||
1596 | [18435] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */ | ||
1597 | [18944] = { 0x00FF, 0x00FF, 0x0000 }, /* R18944 - ADCR_RETUNE_C1_1 */ | ||
1598 | [18945] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18945 - ADCR_RETUNE_C1_0 */ | ||
1599 | [18946] = { 0x00FF, 0x00FF, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */ | ||
1600 | [18947] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */ | ||
1601 | [18948] = { 0x00FF, 0x00FF, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */ | ||
1602 | [18949] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */ | ||
1603 | [18950] = { 0x00FF, 0x00FF, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */ | ||
1604 | [18951] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */ | ||
1605 | [18952] = { 0x00FF, 0x00FF, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */ | ||
1606 | [18953] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */ | ||
1607 | [18954] = { 0x00FF, 0x00FF, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */ | ||
1608 | [18955] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */ | ||
1609 | [18956] = { 0x00FF, 0x00FF, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */ | ||
1610 | [18957] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */ | ||
1611 | [18958] = { 0x00FF, 0x00FF, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */ | ||
1612 | [18959] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */ | ||
1613 | [18960] = { 0x00FF, 0x00FF, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */ | ||
1614 | [18961] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */ | ||
1615 | [18962] = { 0x00FF, 0x00FF, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */ | ||
1616 | [18963] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */ | ||
1617 | [18964] = { 0x00FF, 0x00FF, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */ | ||
1618 | [18965] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */ | ||
1619 | [18966] = { 0x00FF, 0x00FF, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */ | ||
1620 | [18967] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */ | ||
1621 | [18968] = { 0x00FF, 0x00FF, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */ | ||
1622 | [18969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */ | ||
1623 | [18970] = { 0x00FF, 0x00FF, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */ | ||
1624 | [18971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */ | ||
1625 | [18972] = { 0x00FF, 0x00FF, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */ | ||
1626 | [18973] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */ | ||
1627 | [18974] = { 0x00FF, 0x00FF, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */ | ||
1628 | [18975] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */ | ||
1629 | [18976] = { 0x00FF, 0x00FF, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */ | ||
1630 | [18977] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */ | ||
1631 | [18978] = { 0x00FF, 0x00FF, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */ | ||
1632 | [18979] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */ | ||
1633 | [18980] = { 0x00FF, 0x00FF, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */ | ||
1634 | [18981] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */ | ||
1635 | [18982] = { 0x00FF, 0x00FF, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */ | ||
1636 | [18983] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */ | ||
1637 | [18984] = { 0x00FF, 0x00FF, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */ | ||
1638 | [18985] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */ | ||
1639 | [18986] = { 0x00FF, 0x00FF, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */ | ||
1640 | [18987] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */ | ||
1641 | [18988] = { 0x00FF, 0x00FF, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */ | ||
1642 | [18989] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */ | ||
1643 | [18990] = { 0x00FF, 0x00FF, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */ | ||
1644 | [18991] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */ | ||
1645 | [18992] = { 0x00FF, 0x00FF, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */ | ||
1646 | [18993] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */ | ||
1647 | [18994] = { 0x00FF, 0x00FF, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */ | ||
1648 | [18995] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */ | ||
1649 | [18996] = { 0x00FF, 0x00FF, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */ | ||
1650 | [18997] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */ | ||
1651 | [18998] = { 0x00FF, 0x00FF, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */ | ||
1652 | [18999] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */ | ||
1653 | [19000] = { 0x00FF, 0x00FF, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */ | ||
1654 | [19001] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */ | ||
1655 | [19002] = { 0x00FF, 0x00FF, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */ | ||
1656 | [19003] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */ | ||
1657 | [19004] = { 0x00FF, 0x00FF, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */ | ||
1658 | [19005] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */ | ||
1659 | [19006] = { 0x00FF, 0x00FF, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */ | ||
1660 | [19007] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */ | ||
1661 | [19456] = { 0x00FF, 0x00FF, 0x0000 }, /* R19456 - DACL_RETUNE_C1_1 */ | ||
1662 | [19457] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19457 - DACL_RETUNE_C1_0 */ | ||
1663 | [19458] = { 0x00FF, 0x00FF, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */ | ||
1664 | [19459] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */ | ||
1665 | [19460] = { 0x00FF, 0x00FF, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */ | ||
1666 | [19461] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */ | ||
1667 | [19462] = { 0x00FF, 0x00FF, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */ | ||
1668 | [19463] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */ | ||
1669 | [19464] = { 0x00FF, 0x00FF, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */ | ||
1670 | [19465] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */ | ||
1671 | [19466] = { 0x00FF, 0x00FF, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */ | ||
1672 | [19467] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */ | ||
1673 | [19468] = { 0x00FF, 0x00FF, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */ | ||
1674 | [19469] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */ | ||
1675 | [19470] = { 0x00FF, 0x00FF, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */ | ||
1676 | [19471] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */ | ||
1677 | [19472] = { 0x00FF, 0x00FF, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */ | ||
1678 | [19473] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */ | ||
1679 | [19474] = { 0x00FF, 0x00FF, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */ | ||
1680 | [19475] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */ | ||
1681 | [19476] = { 0x00FF, 0x00FF, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */ | ||
1682 | [19477] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */ | ||
1683 | [19478] = { 0x00FF, 0x00FF, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */ | ||
1684 | [19479] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */ | ||
1685 | [19480] = { 0x00FF, 0x00FF, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */ | ||
1686 | [19481] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */ | ||
1687 | [19482] = { 0x00FF, 0x00FF, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */ | ||
1688 | [19483] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */ | ||
1689 | [19484] = { 0x00FF, 0x00FF, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */ | ||
1690 | [19485] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */ | ||
1691 | [19486] = { 0x00FF, 0x00FF, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */ | ||
1692 | [19487] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */ | ||
1693 | [19488] = { 0x00FF, 0x00FF, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */ | ||
1694 | [19489] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */ | ||
1695 | [19490] = { 0x00FF, 0x00FF, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */ | ||
1696 | [19491] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */ | ||
1697 | [19492] = { 0x00FF, 0x00FF, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */ | ||
1698 | [19493] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */ | ||
1699 | [19494] = { 0x00FF, 0x00FF, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */ | ||
1700 | [19495] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */ | ||
1701 | [19496] = { 0x00FF, 0x00FF, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */ | ||
1702 | [19497] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */ | ||
1703 | [19498] = { 0x00FF, 0x00FF, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */ | ||
1704 | [19499] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */ | ||
1705 | [19500] = { 0x00FF, 0x00FF, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */ | ||
1706 | [19501] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */ | ||
1707 | [19502] = { 0x00FF, 0x00FF, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */ | ||
1708 | [19503] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */ | ||
1709 | [19504] = { 0x00FF, 0x00FF, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */ | ||
1710 | [19505] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */ | ||
1711 | [19506] = { 0x00FF, 0x00FF, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */ | ||
1712 | [19507] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */ | ||
1713 | [19508] = { 0x00FF, 0x00FF, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */ | ||
1714 | [19509] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */ | ||
1715 | [19510] = { 0x00FF, 0x00FF, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */ | ||
1716 | [19511] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */ | ||
1717 | [19512] = { 0x00FF, 0x00FF, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */ | ||
1718 | [19513] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */ | ||
1719 | [19514] = { 0x00FF, 0x00FF, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */ | ||
1720 | [19515] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */ | ||
1721 | [19516] = { 0x00FF, 0x00FF, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */ | ||
1722 | [19517] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */ | ||
1723 | [19518] = { 0x00FF, 0x00FF, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */ | ||
1724 | [19519] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */ | ||
1725 | [19968] = { 0x00FF, 0x00FF, 0x0000 }, /* R19968 - RETUNEDAC_PG2_1 */ | ||
1726 | [19969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */ | ||
1727 | [19970] = { 0x00FF, 0x00FF, 0x0000 }, /* R19970 - RETUNEDAC_PG_1 */ | ||
1728 | [19971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */ | ||
1729 | [20480] = { 0x00FF, 0x00FF, 0x0000 }, /* R20480 - DACR_RETUNE_C1_1 */ | ||
1730 | [20481] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20481 - DACR_RETUNE_C1_0 */ | ||
1731 | [20482] = { 0x00FF, 0x00FF, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */ | ||
1732 | [20483] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */ | ||
1733 | [20484] = { 0x00FF, 0x00FF, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */ | ||
1734 | [20485] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */ | ||
1735 | [20486] = { 0x00FF, 0x00FF, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */ | ||
1736 | [20487] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */ | ||
1737 | [20488] = { 0x00FF, 0x00FF, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */ | ||
1738 | [20489] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */ | ||
1739 | [20490] = { 0x00FF, 0x00FF, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */ | ||
1740 | [20491] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */ | ||
1741 | [20492] = { 0x00FF, 0x00FF, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */ | ||
1742 | [20493] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */ | ||
1743 | [20494] = { 0x00FF, 0x00FF, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */ | ||
1744 | [20495] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */ | ||
1745 | [20496] = { 0x00FF, 0x00FF, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */ | ||
1746 | [20497] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */ | ||
1747 | [20498] = { 0x00FF, 0x00FF, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */ | ||
1748 | [20499] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */ | ||
1749 | [20500] = { 0x00FF, 0x00FF, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */ | ||
1750 | [20501] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */ | ||
1751 | [20502] = { 0x00FF, 0x00FF, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */ | ||
1752 | [20503] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */ | ||
1753 | [20504] = { 0x00FF, 0x00FF, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */ | ||
1754 | [20505] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */ | ||
1755 | [20506] = { 0x00FF, 0x00FF, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */ | ||
1756 | [20507] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */ | ||
1757 | [20508] = { 0x00FF, 0x00FF, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */ | ||
1758 | [20509] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */ | ||
1759 | [20510] = { 0x00FF, 0x00FF, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */ | ||
1760 | [20511] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */ | ||
1761 | [20512] = { 0x00FF, 0x00FF, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */ | ||
1762 | [20513] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */ | ||
1763 | [20514] = { 0x00FF, 0x00FF, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */ | ||
1764 | [20515] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */ | ||
1765 | [20516] = { 0x00FF, 0x00FF, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */ | ||
1766 | [20517] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */ | ||
1767 | [20518] = { 0x00FF, 0x00FF, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */ | ||
1768 | [20519] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */ | ||
1769 | [20520] = { 0x00FF, 0x00FF, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */ | ||
1770 | [20521] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */ | ||
1771 | [20522] = { 0x00FF, 0x00FF, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */ | ||
1772 | [20523] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */ | ||
1773 | [20524] = { 0x00FF, 0x00FF, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */ | ||
1774 | [20525] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */ | ||
1775 | [20526] = { 0x00FF, 0x00FF, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */ | ||
1776 | [20527] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */ | ||
1777 | [20528] = { 0x00FF, 0x00FF, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */ | ||
1778 | [20529] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */ | ||
1779 | [20530] = { 0x00FF, 0x00FF, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */ | ||
1780 | [20531] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */ | ||
1781 | [20532] = { 0x00FF, 0x00FF, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */ | ||
1782 | [20533] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */ | ||
1783 | [20534] = { 0x00FF, 0x00FF, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */ | ||
1784 | [20535] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */ | ||
1785 | [20536] = { 0x00FF, 0x00FF, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */ | ||
1786 | [20537] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */ | ||
1787 | [20538] = { 0x00FF, 0x00FF, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */ | ||
1788 | [20539] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */ | ||
1789 | [20540] = { 0x00FF, 0x00FF, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */ | ||
1790 | [20541] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */ | ||
1791 | [20542] = { 0x00FF, 0x00FF, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */ | ||
1792 | [20543] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */ | ||
1793 | [20992] = { 0x00FF, 0x00FF, 0x0000 }, /* R20992 - VSS_XHD2_1 */ | ||
1794 | [20993] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20993 - VSS_XHD2_0 */ | ||
1795 | [20994] = { 0x00FF, 0x00FF, 0x0000 }, /* R20994 - VSS_XHD3_1 */ | ||
1796 | [20995] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20995 - VSS_XHD3_0 */ | ||
1797 | [20996] = { 0x00FF, 0x00FF, 0x0000 }, /* R20996 - VSS_XHN1_1 */ | ||
1798 | [20997] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20997 - VSS_XHN1_0 */ | ||
1799 | [20998] = { 0x00FF, 0x00FF, 0x0000 }, /* R20998 - VSS_XHN2_1 */ | ||
1800 | [20999] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20999 - VSS_XHN2_0 */ | ||
1801 | [21000] = { 0x00FF, 0x00FF, 0x0000 }, /* R21000 - VSS_XHN3_1 */ | ||
1802 | [21001] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21001 - VSS_XHN3_0 */ | ||
1803 | [21002] = { 0x00FF, 0x00FF, 0x0000 }, /* R21002 - VSS_XLA_1 */ | ||
1804 | [21003] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21003 - VSS_XLA_0 */ | ||
1805 | [21004] = { 0x00FF, 0x00FF, 0x0000 }, /* R21004 - VSS_XLB_1 */ | ||
1806 | [21005] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21005 - VSS_XLB_0 */ | ||
1807 | [21006] = { 0x00FF, 0x00FF, 0x0000 }, /* R21006 - VSS_XLG_1 */ | ||
1808 | [21007] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21007 - VSS_XLG_0 */ | ||
1809 | [21008] = { 0x00FF, 0x00FF, 0x0000 }, /* R21008 - VSS_PG2_1 */ | ||
1810 | [21009] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21009 - VSS_PG2_0 */ | ||
1811 | [21010] = { 0x00FF, 0x00FF, 0x0000 }, /* R21010 - VSS_PG_1 */ | ||
1812 | [21011] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21011 - VSS_PG_0 */ | ||
1813 | [21012] = { 0x00FF, 0x00FF, 0x0000 }, /* R21012 - VSS_XTD1_1 */ | ||
1814 | [21013] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21013 - VSS_XTD1_0 */ | ||
1815 | [21014] = { 0x00FF, 0x00FF, 0x0000 }, /* R21014 - VSS_XTD2_1 */ | ||
1816 | [21015] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21015 - VSS_XTD2_0 */ | ||
1817 | [21016] = { 0x00FF, 0x00FF, 0x0000 }, /* R21016 - VSS_XTD3_1 */ | ||
1818 | [21017] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21017 - VSS_XTD3_0 */ | ||
1819 | [21018] = { 0x00FF, 0x00FF, 0x0000 }, /* R21018 - VSS_XTD4_1 */ | ||
1820 | [21019] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21019 - VSS_XTD4_0 */ | ||
1821 | [21020] = { 0x00FF, 0x00FF, 0x0000 }, /* R21020 - VSS_XTD5_1 */ | ||
1822 | [21021] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21021 - VSS_XTD5_0 */ | ||
1823 | [21022] = { 0x00FF, 0x00FF, 0x0000 }, /* R21022 - VSS_XTD6_1 */ | ||
1824 | [21023] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21023 - VSS_XTD6_0 */ | ||
1825 | [21024] = { 0x00FF, 0x00FF, 0x0000 }, /* R21024 - VSS_XTD7_1 */ | ||
1826 | [21025] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21025 - VSS_XTD7_0 */ | ||
1827 | [21026] = { 0x00FF, 0x00FF, 0x0000 }, /* R21026 - VSS_XTD8_1 */ | ||
1828 | [21027] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21027 - VSS_XTD8_0 */ | ||
1829 | [21028] = { 0x00FF, 0x00FF, 0x0000 }, /* R21028 - VSS_XTD9_1 */ | ||
1830 | [21029] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21029 - VSS_XTD9_0 */ | ||
1831 | [21030] = { 0x00FF, 0x00FF, 0x0000 }, /* R21030 - VSS_XTD10_1 */ | ||
1832 | [21031] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21031 - VSS_XTD10_0 */ | ||
1833 | [21032] = { 0x00FF, 0x00FF, 0x0000 }, /* R21032 - VSS_XTD11_1 */ | ||
1834 | [21033] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21033 - VSS_XTD11_0 */ | ||
1835 | [21034] = { 0x00FF, 0x00FF, 0x0000 }, /* R21034 - VSS_XTD12_1 */ | ||
1836 | [21035] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21035 - VSS_XTD12_0 */ | ||
1837 | [21036] = { 0x00FF, 0x00FF, 0x0000 }, /* R21036 - VSS_XTD13_1 */ | ||
1838 | [21037] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21037 - VSS_XTD13_0 */ | ||
1839 | [21038] = { 0x00FF, 0x00FF, 0x0000 }, /* R21038 - VSS_XTD14_1 */ | ||
1840 | [21039] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21039 - VSS_XTD14_0 */ | ||
1841 | [21040] = { 0x00FF, 0x00FF, 0x0000 }, /* R21040 - VSS_XTD15_1 */ | ||
1842 | [21041] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21041 - VSS_XTD15_0 */ | ||
1843 | [21042] = { 0x00FF, 0x00FF, 0x0000 }, /* R21042 - VSS_XTD16_1 */ | ||
1844 | [21043] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21043 - VSS_XTD16_0 */ | ||
1845 | [21044] = { 0x00FF, 0x00FF, 0x0000 }, /* R21044 - VSS_XTD17_1 */ | ||
1846 | [21045] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21045 - VSS_XTD17_0 */ | ||
1847 | [21046] = { 0x00FF, 0x00FF, 0x0000 }, /* R21046 - VSS_XTD18_1 */ | ||
1848 | [21047] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21047 - VSS_XTD18_0 */ | ||
1849 | [21048] = { 0x00FF, 0x00FF, 0x0000 }, /* R21048 - VSS_XTD19_1 */ | ||
1850 | [21049] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21049 - VSS_XTD19_0 */ | ||
1851 | [21050] = { 0x00FF, 0x00FF, 0x0000 }, /* R21050 - VSS_XTD20_1 */ | ||
1852 | [21051] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21051 - VSS_XTD20_0 */ | ||
1853 | [21052] = { 0x00FF, 0x00FF, 0x0000 }, /* R21052 - VSS_XTD21_1 */ | ||
1854 | [21053] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21053 - VSS_XTD21_0 */ | ||
1855 | [21054] = { 0x00FF, 0x00FF, 0x0000 }, /* R21054 - VSS_XTD22_1 */ | ||
1856 | [21055] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21055 - VSS_XTD22_0 */ | ||
1857 | [21056] = { 0x00FF, 0x00FF, 0x0000 }, /* R21056 - VSS_XTD23_1 */ | ||
1858 | [21057] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21057 - VSS_XTD23_0 */ | ||
1859 | [21058] = { 0x00FF, 0x00FF, 0x0000 }, /* R21058 - VSS_XTD24_1 */ | ||
1860 | [21059] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21059 - VSS_XTD24_0 */ | ||
1861 | [21060] = { 0x00FF, 0x00FF, 0x0000 }, /* R21060 - VSS_XTD25_1 */ | ||
1862 | [21061] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21061 - VSS_XTD25_0 */ | ||
1863 | [21062] = { 0x00FF, 0x00FF, 0x0000 }, /* R21062 - VSS_XTD26_1 */ | ||
1864 | [21063] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21063 - VSS_XTD26_0 */ | ||
1865 | [21064] = { 0x00FF, 0x00FF, 0x0000 }, /* R21064 - VSS_XTD27_1 */ | ||
1866 | [21065] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21065 - VSS_XTD27_0 */ | ||
1867 | [21066] = { 0x00FF, 0x00FF, 0x0000 }, /* R21066 - VSS_XTD28_1 */ | ||
1868 | [21067] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21067 - VSS_XTD28_0 */ | ||
1869 | [21068] = { 0x00FF, 0x00FF, 0x0000 }, /* R21068 - VSS_XTD29_1 */ | ||
1870 | [21069] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21069 - VSS_XTD29_0 */ | ||
1871 | [21070] = { 0x00FF, 0x00FF, 0x0000 }, /* R21070 - VSS_XTD30_1 */ | ||
1872 | [21071] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21071 - VSS_XTD30_0 */ | ||
1873 | [21072] = { 0x00FF, 0x00FF, 0x0000 }, /* R21072 - VSS_XTD31_1 */ | ||
1874 | [21073] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21073 - VSS_XTD31_0 */ | ||
1875 | [21074] = { 0x00FF, 0x00FF, 0x0000 }, /* R21074 - VSS_XTD32_1 */ | ||
1876 | [21075] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21075 - VSS_XTD32_0 */ | ||
1877 | [21076] = { 0x00FF, 0x00FF, 0x0000 }, /* R21076 - VSS_XTS1_1 */ | ||
1878 | [21077] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21077 - VSS_XTS1_0 */ | ||
1879 | [21078] = { 0x00FF, 0x00FF, 0x0000 }, /* R21078 - VSS_XTS2_1 */ | ||
1880 | [21079] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21079 - VSS_XTS2_0 */ | ||
1881 | [21080] = { 0x00FF, 0x00FF, 0x0000 }, /* R21080 - VSS_XTS3_1 */ | ||
1882 | [21081] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21081 - VSS_XTS3_0 */ | ||
1883 | [21082] = { 0x00FF, 0x00FF, 0x0000 }, /* R21082 - VSS_XTS4_1 */ | ||
1884 | [21083] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21083 - VSS_XTS4_0 */ | ||
1885 | [21084] = { 0x00FF, 0x00FF, 0x0000 }, /* R21084 - VSS_XTS5_1 */ | ||
1886 | [21085] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21085 - VSS_XTS5_0 */ | ||
1887 | [21086] = { 0x00FF, 0x00FF, 0x0000 }, /* R21086 - VSS_XTS6_1 */ | ||
1888 | [21087] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21087 - VSS_XTS6_0 */ | ||
1889 | [21088] = { 0x00FF, 0x00FF, 0x0000 }, /* R21088 - VSS_XTS7_1 */ | ||
1890 | [21089] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21089 - VSS_XTS7_0 */ | ||
1891 | [21090] = { 0x00FF, 0x00FF, 0x0000 }, /* R21090 - VSS_XTS8_1 */ | ||
1892 | [21091] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21091 - VSS_XTS8_0 */ | ||
1893 | [21092] = { 0x00FF, 0x00FF, 0x0000 }, /* R21092 - VSS_XTS9_1 */ | ||
1894 | [21093] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21093 - VSS_XTS9_0 */ | ||
1895 | [21094] = { 0x00FF, 0x00FF, 0x0000 }, /* R21094 - VSS_XTS10_1 */ | ||
1896 | [21095] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21095 - VSS_XTS10_0 */ | ||
1897 | [21096] = { 0x00FF, 0x00FF, 0x0000 }, /* R21096 - VSS_XTS11_1 */ | ||
1898 | [21097] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21097 - VSS_XTS11_0 */ | ||
1899 | [21098] = { 0x00FF, 0x00FF, 0x0000 }, /* R21098 - VSS_XTS12_1 */ | ||
1900 | [21099] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21099 - VSS_XTS12_0 */ | ||
1901 | [21100] = { 0x00FF, 0x00FF, 0x0000 }, /* R21100 - VSS_XTS13_1 */ | ||
1902 | [21101] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21101 - VSS_XTS13_0 */ | ||
1903 | [21102] = { 0x00FF, 0x00FF, 0x0000 }, /* R21102 - VSS_XTS14_1 */ | ||
1904 | [21103] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21103 - VSS_XTS14_0 */ | ||
1905 | [21104] = { 0x00FF, 0x00FF, 0x0000 }, /* R21104 - VSS_XTS15_1 */ | ||
1906 | [21105] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21105 - VSS_XTS15_0 */ | ||
1907 | [21106] = { 0x00FF, 0x00FF, 0x0000 }, /* R21106 - VSS_XTS16_1 */ | ||
1908 | [21107] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21107 - VSS_XTS16_0 */ | ||
1909 | [21108] = { 0x00FF, 0x00FF, 0x0000 }, /* R21108 - VSS_XTS17_1 */ | ||
1910 | [21109] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21109 - VSS_XTS17_0 */ | ||
1911 | [21110] = { 0x00FF, 0x00FF, 0x0000 }, /* R21110 - VSS_XTS18_1 */ | ||
1912 | [21111] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21111 - VSS_XTS18_0 */ | ||
1913 | [21112] = { 0x00FF, 0x00FF, 0x0000 }, /* R21112 - VSS_XTS19_1 */ | ||
1914 | [21113] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21113 - VSS_XTS19_0 */ | ||
1915 | [21114] = { 0x00FF, 0x00FF, 0x0000 }, /* R21114 - VSS_XTS20_1 */ | ||
1916 | [21115] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21115 - VSS_XTS20_0 */ | ||
1917 | [21116] = { 0x00FF, 0x00FF, 0x0000 }, /* R21116 - VSS_XTS21_1 */ | ||
1918 | [21117] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21117 - VSS_XTS21_0 */ | ||
1919 | [21118] = { 0x00FF, 0x00FF, 0x0000 }, /* R21118 - VSS_XTS22_1 */ | ||
1920 | [21119] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21119 - VSS_XTS22_0 */ | ||
1921 | [21120] = { 0x00FF, 0x00FF, 0x0000 }, /* R21120 - VSS_XTS23_1 */ | ||
1922 | [21121] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21121 - VSS_XTS23_0 */ | ||
1923 | [21122] = { 0x00FF, 0x00FF, 0x0000 }, /* R21122 - VSS_XTS24_1 */ | ||
1924 | [21123] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21123 - VSS_XTS24_0 */ | ||
1925 | [21124] = { 0x00FF, 0x00FF, 0x0000 }, /* R21124 - VSS_XTS25_1 */ | ||
1926 | [21125] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21125 - VSS_XTS25_0 */ | ||
1927 | [21126] = { 0x00FF, 0x00FF, 0x0000 }, /* R21126 - VSS_XTS26_1 */ | ||
1928 | [21127] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21127 - VSS_XTS26_0 */ | ||
1929 | [21128] = { 0x00FF, 0x00FF, 0x0000 }, /* R21128 - VSS_XTS27_1 */ | ||
1930 | [21129] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21129 - VSS_XTS27_0 */ | ||
1931 | [21130] = { 0x00FF, 0x00FF, 0x0000 }, /* R21130 - VSS_XTS28_1 */ | ||
1932 | [21131] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21131 - VSS_XTS28_0 */ | ||
1933 | [21132] = { 0x00FF, 0x00FF, 0x0000 }, /* R21132 - VSS_XTS29_1 */ | ||
1934 | [21133] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21133 - VSS_XTS29_0 */ | ||
1935 | [21134] = { 0x00FF, 0x00FF, 0x0000 }, /* R21134 - VSS_XTS30_1 */ | ||
1936 | [21135] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21135 - VSS_XTS30_0 */ | ||
1937 | [21136] = { 0x00FF, 0x00FF, 0x0000 }, /* R21136 - VSS_XTS31_1 */ | ||
1938 | [21137] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21137 - VSS_XTS31_0 */ | ||
1939 | [21138] = { 0x00FF, 0x00FF, 0x0000 }, /* R21138 - VSS_XTS32_1 */ | ||
1940 | [21139] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21139 - VSS_XTS32_0 */ | ||
1941 | }; | ||
1942 | |||
1943 | static int wm8962_volatile_register(unsigned int reg) | ||
1944 | { | ||
1945 | if (wm8962_reg_access[reg].vol) | ||
1946 | return 1; | ||
1947 | else | ||
1948 | return 0; | ||
1949 | } | ||
1950 | |||
1951 | static int wm8962_readable_register(unsigned int reg) | ||
1952 | { | ||
1953 | if (wm8962_reg_access[reg].read) | ||
1954 | return 1; | ||
1955 | else | ||
1956 | return 0; | ||
1957 | } | ||
1958 | |||
1959 | static int wm8962_reset(struct snd_soc_codec *codec) | ||
1960 | { | ||
1961 | return snd_soc_write(codec, WM8962_SOFTWARE_RESET, 0); | ||
1962 | } | ||
1963 | |||
1964 | static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0); | ||
1965 | static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0); | ||
1966 | static const unsigned int mixinpga_tlv[] = { | ||
1967 | TLV_DB_RANGE_HEAD(7), | ||
1968 | 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0), | ||
1969 | 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0), | ||
1970 | 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0), | ||
1971 | 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0), | ||
1972 | 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0), | ||
1973 | }; | ||
1974 | static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1); | ||
1975 | static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1); | ||
1976 | static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0); | ||
1977 | static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0); | ||
1978 | static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0); | ||
1979 | static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1); | ||
1980 | static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0); | ||
1981 | static const unsigned int classd_tlv[] = { | ||
1982 | TLV_DB_RANGE_HEAD(7), | ||
1983 | 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0), | ||
1984 | 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0), | ||
1985 | }; | ||
1986 | |||
1987 | /* The VU bits for the headphones are in a different register to the mute | ||
1988 | * bits and only take effect on the PGA if it is actually powered. | ||
1989 | */ | ||
1990 | static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol, | ||
1991 | struct snd_ctl_elem_value *ucontrol) | ||
1992 | { | ||
1993 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | ||
1994 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
1995 | u16 *reg_cache = wm8962->reg_cache; | ||
1996 | int ret; | ||
1997 | |||
1998 | /* Apply the update (if any) */ | ||
1999 | ret = snd_soc_put_volsw(kcontrol, ucontrol); | ||
2000 | if (ret == 0) | ||
2001 | return 0; | ||
2002 | |||
2003 | /* If the left PGA is enabled hit that VU bit... */ | ||
2004 | if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_HPOUTL_PGA_ENA) | ||
2005 | return snd_soc_write(codec, WM8962_HPOUTL_VOLUME, | ||
2006 | reg_cache[WM8962_HPOUTL_VOLUME]); | ||
2007 | |||
2008 | /* ...otherwise the right. The VU is stereo. */ | ||
2009 | if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_HPOUTR_PGA_ENA) | ||
2010 | return snd_soc_write(codec, WM8962_HPOUTR_VOLUME, | ||
2011 | reg_cache[WM8962_HPOUTR_VOLUME]); | ||
2012 | |||
2013 | return 0; | ||
2014 | } | ||
2015 | |||
2016 | /* The VU bits for the speakers are in a different register to the mute | ||
2017 | * bits and only take effect on the PGA if it is actually powered. | ||
2018 | */ | ||
2019 | static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol, | ||
2020 | struct snd_ctl_elem_value *ucontrol) | ||
2021 | { | ||
2022 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | ||
2023 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2024 | u16 *reg_cache = wm8962->reg_cache; | ||
2025 | int ret; | ||
2026 | |||
2027 | /* Apply the update (if any) */ | ||
2028 | ret = snd_soc_put_volsw(kcontrol, ucontrol); | ||
2029 | if (ret == 0) | ||
2030 | return 0; | ||
2031 | |||
2032 | /* If the left PGA is enabled hit that VU bit... */ | ||
2033 | if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTL_PGA_ENA) | ||
2034 | return snd_soc_write(codec, WM8962_SPKOUTL_VOLUME, | ||
2035 | reg_cache[WM8962_SPKOUTL_VOLUME]); | ||
2036 | |||
2037 | /* ...otherwise the right. The VU is stereo. */ | ||
2038 | if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTR_PGA_ENA) | ||
2039 | return snd_soc_write(codec, WM8962_SPKOUTR_VOLUME, | ||
2040 | reg_cache[WM8962_SPKOUTR_VOLUME]); | ||
2041 | |||
2042 | return 0; | ||
2043 | } | ||
2044 | |||
2045 | static const struct snd_kcontrol_new wm8962_snd_controls[] = { | ||
2046 | SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1), | ||
2047 | |||
2048 | SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0, | ||
2049 | mixin_tlv), | ||
2050 | SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0, | ||
2051 | mixinpga_tlv), | ||
2052 | SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0, | ||
2053 | mixin_tlv), | ||
2054 | |||
2055 | SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0, | ||
2056 | mixin_tlv), | ||
2057 | SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0, | ||
2058 | mixinpga_tlv), | ||
2059 | SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0, | ||
2060 | mixin_tlv), | ||
2061 | |||
2062 | SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME, | ||
2063 | WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv), | ||
2064 | SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME, | ||
2065 | WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv), | ||
2066 | SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME, | ||
2067 | WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1), | ||
2068 | SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME, | ||
2069 | WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1), | ||
2070 | |||
2071 | SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1, | ||
2072 | WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv), | ||
2073 | |||
2074 | SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME, | ||
2075 | WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv), | ||
2076 | SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0), | ||
2077 | |||
2078 | SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1, | ||
2079 | 5, 1, 0), | ||
2080 | |||
2081 | SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv), | ||
2082 | |||
2083 | SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME, | ||
2084 | WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv), | ||
2085 | SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1, | ||
2086 | snd_soc_get_volsw, wm8962_put_hp_sw), | ||
2087 | SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME, | ||
2088 | 7, 1, 0), | ||
2089 | SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0, | ||
2090 | hp_tlv), | ||
2091 | |||
2092 | SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3, | ||
2093 | WM8962_HEADPHONE_MIXER_4, 8, 1, 1), | ||
2094 | |||
2095 | SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3, | ||
2096 | 3, 7, 0, bypass_tlv), | ||
2097 | SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3, | ||
2098 | 0, 7, 0, bypass_tlv), | ||
2099 | SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3, | ||
2100 | 7, 1, 1, inmix_tlv), | ||
2101 | SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3, | ||
2102 | 6, 1, 1, inmix_tlv), | ||
2103 | |||
2104 | SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4, | ||
2105 | 3, 7, 0, bypass_tlv), | ||
2106 | SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4, | ||
2107 | 0, 7, 0, bypass_tlv), | ||
2108 | SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4, | ||
2109 | 7, 1, 1, inmix_tlv), | ||
2110 | SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4, | ||
2111 | 6, 1, 1, inmix_tlv), | ||
2112 | |||
2113 | SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0, | ||
2114 | classd_tlv), | ||
2115 | }; | ||
2116 | |||
2117 | static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = { | ||
2118 | SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv), | ||
2119 | SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1, | ||
2120 | snd_soc_get_volsw, wm8962_put_spk_sw), | ||
2121 | SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0), | ||
2122 | |||
2123 | SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1), | ||
2124 | SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3, | ||
2125 | 3, 7, 0, bypass_tlv), | ||
2126 | SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3, | ||
2127 | 0, 7, 0, bypass_tlv), | ||
2128 | SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3, | ||
2129 | 7, 1, 1, inmix_tlv), | ||
2130 | SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3, | ||
2131 | 6, 1, 1, inmix_tlv), | ||
2132 | SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5, | ||
2133 | 7, 1, 0, inmix_tlv), | ||
2134 | SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5, | ||
2135 | 6, 1, 0, inmix_tlv), | ||
2136 | }; | ||
2137 | |||
2138 | static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = { | ||
2139 | SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, | ||
2140 | WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv), | ||
2141 | SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1, | ||
2142 | snd_soc_get_volsw, wm8962_put_spk_sw), | ||
2143 | SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME, | ||
2144 | 7, 1, 0), | ||
2145 | |||
2146 | SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, | ||
2147 | WM8962_SPEAKER_MIXER_4, 8, 1, 1), | ||
2148 | |||
2149 | SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3, | ||
2150 | 3, 7, 0, bypass_tlv), | ||
2151 | SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3, | ||
2152 | 0, 7, 0, bypass_tlv), | ||
2153 | SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3, | ||
2154 | 7, 1, 1, inmix_tlv), | ||
2155 | SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3, | ||
2156 | 6, 1, 1, inmix_tlv), | ||
2157 | SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5, | ||
2158 | 7, 1, 0, inmix_tlv), | ||
2159 | SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5, | ||
2160 | 6, 1, 0, inmix_tlv), | ||
2161 | |||
2162 | SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4, | ||
2163 | 3, 7, 0, bypass_tlv), | ||
2164 | SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4, | ||
2165 | 0, 7, 0, bypass_tlv), | ||
2166 | SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4, | ||
2167 | 7, 1, 1, inmix_tlv), | ||
2168 | SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4, | ||
2169 | 6, 1, 1, inmix_tlv), | ||
2170 | SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5, | ||
2171 | 5, 1, 0, inmix_tlv), | ||
2172 | SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5, | ||
2173 | 4, 1, 0, inmix_tlv), | ||
2174 | }; | ||
2175 | |||
2176 | static int sysclk_event(struct snd_soc_dapm_widget *w, | ||
2177 | struct snd_kcontrol *kcontrol, int event) | ||
2178 | { | ||
2179 | struct snd_soc_codec *codec = w->codec; | ||
2180 | int src; | ||
2181 | int fll; | ||
2182 | |||
2183 | src = snd_soc_read(codec, WM8962_CLOCKING2) & WM8962_SYSCLK_SRC_MASK; | ||
2184 | |||
2185 | switch (src) { | ||
2186 | case 0: /* MCLK */ | ||
2187 | fll = 0; | ||
2188 | break; | ||
2189 | case 0x200: /* FLL */ | ||
2190 | fll = 1; | ||
2191 | break; | ||
2192 | default: | ||
2193 | dev_err(codec->dev, "Unknown SYSCLK source %x\n", src); | ||
2194 | return -EINVAL; | ||
2195 | } | ||
2196 | |||
2197 | switch (event) { | ||
2198 | case SND_SOC_DAPM_PRE_PMU: | ||
2199 | if (fll) | ||
2200 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, | ||
2201 | WM8962_FLL_ENA, WM8962_FLL_ENA); | ||
2202 | break; | ||
2203 | |||
2204 | case SND_SOC_DAPM_POST_PMD: | ||
2205 | if (fll) | ||
2206 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, | ||
2207 | WM8962_FLL_ENA, 0); | ||
2208 | break; | ||
2209 | |||
2210 | default: | ||
2211 | BUG(); | ||
2212 | return -EINVAL; | ||
2213 | } | ||
2214 | |||
2215 | return 0; | ||
2216 | } | ||
2217 | |||
2218 | static int cp_event(struct snd_soc_dapm_widget *w, | ||
2219 | struct snd_kcontrol *kcontrol, int event) | ||
2220 | { | ||
2221 | switch (event) { | ||
2222 | case SND_SOC_DAPM_POST_PMU: | ||
2223 | msleep(5); | ||
2224 | break; | ||
2225 | |||
2226 | default: | ||
2227 | BUG(); | ||
2228 | return -EINVAL; | ||
2229 | } | ||
2230 | |||
2231 | return 0; | ||
2232 | } | ||
2233 | |||
2234 | static int hp_event(struct snd_soc_dapm_widget *w, | ||
2235 | struct snd_kcontrol *kcontrol, int event) | ||
2236 | { | ||
2237 | struct snd_soc_codec *codec = w->codec; | ||
2238 | int timeout; | ||
2239 | int reg; | ||
2240 | int expected = (WM8962_DCS_STARTUP_DONE_HP1L | | ||
2241 | WM8962_DCS_STARTUP_DONE_HP1R); | ||
2242 | |||
2243 | switch (event) { | ||
2244 | case SND_SOC_DAPM_POST_PMU: | ||
2245 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2246 | WM8962_HP1L_ENA | WM8962_HP1R_ENA, | ||
2247 | WM8962_HP1L_ENA | WM8962_HP1R_ENA); | ||
2248 | udelay(20); | ||
2249 | |||
2250 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2251 | WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY, | ||
2252 | WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY); | ||
2253 | |||
2254 | /* Start the DC servo */ | ||
2255 | snd_soc_update_bits(codec, WM8962_DC_SERVO_1, | ||
2256 | WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA | | ||
2257 | WM8962_HP1L_DCS_STARTUP | | ||
2258 | WM8962_HP1R_DCS_STARTUP, | ||
2259 | WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA | | ||
2260 | WM8962_HP1L_DCS_STARTUP | | ||
2261 | WM8962_HP1R_DCS_STARTUP); | ||
2262 | |||
2263 | /* Wait for it to complete, should be well under 100ms */ | ||
2264 | timeout = 0; | ||
2265 | do { | ||
2266 | msleep(1); | ||
2267 | reg = snd_soc_read(codec, WM8962_DC_SERVO_6); | ||
2268 | if (reg < 0) { | ||
2269 | dev_err(codec->dev, | ||
2270 | "Failed to read DCS status: %d\n", | ||
2271 | reg); | ||
2272 | continue; | ||
2273 | } | ||
2274 | dev_dbg(codec->dev, "DCS status: %x\n", reg); | ||
2275 | } while (++timeout < 200 && (reg & expected) != expected); | ||
2276 | |||
2277 | if ((reg & expected) != expected) | ||
2278 | dev_err(codec->dev, "DC servo timed out\n"); | ||
2279 | else | ||
2280 | dev_dbg(codec->dev, "DC servo complete after %dms\n", | ||
2281 | timeout); | ||
2282 | |||
2283 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2284 | WM8962_HP1L_ENA_OUTP | | ||
2285 | WM8962_HP1R_ENA_OUTP, | ||
2286 | WM8962_HP1L_ENA_OUTP | | ||
2287 | WM8962_HP1R_ENA_OUTP); | ||
2288 | udelay(20); | ||
2289 | |||
2290 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2291 | WM8962_HP1L_RMV_SHORT | | ||
2292 | WM8962_HP1R_RMV_SHORT, | ||
2293 | WM8962_HP1L_RMV_SHORT | | ||
2294 | WM8962_HP1R_RMV_SHORT); | ||
2295 | break; | ||
2296 | |||
2297 | case SND_SOC_DAPM_PRE_PMD: | ||
2298 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2299 | WM8962_HP1L_RMV_SHORT | | ||
2300 | WM8962_HP1R_RMV_SHORT, 0); | ||
2301 | |||
2302 | udelay(20); | ||
2303 | |||
2304 | snd_soc_update_bits(codec, WM8962_DC_SERVO_1, | ||
2305 | WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA | | ||
2306 | WM8962_HP1L_DCS_STARTUP | | ||
2307 | WM8962_HP1R_DCS_STARTUP, | ||
2308 | 0); | ||
2309 | |||
2310 | snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0, | ||
2311 | WM8962_HP1L_ENA | WM8962_HP1R_ENA | | ||
2312 | WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY | | ||
2313 | WM8962_HP1L_ENA_OUTP | | ||
2314 | WM8962_HP1R_ENA_OUTP, 0); | ||
2315 | |||
2316 | break; | ||
2317 | |||
2318 | default: | ||
2319 | BUG(); | ||
2320 | return -EINVAL; | ||
2321 | |||
2322 | } | ||
2323 | |||
2324 | return 0; | ||
2325 | } | ||
2326 | |||
2327 | /* VU bits for the output PGAs only take effect while the PGA is powered */ | ||
2328 | static int out_pga_event(struct snd_soc_dapm_widget *w, | ||
2329 | struct snd_kcontrol *kcontrol, int event) | ||
2330 | { | ||
2331 | struct snd_soc_codec *codec = w->codec; | ||
2332 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2333 | u16 *reg_cache = wm8962->reg_cache; | ||
2334 | int reg; | ||
2335 | |||
2336 | switch (w->shift) { | ||
2337 | case WM8962_HPOUTR_PGA_ENA_SHIFT: | ||
2338 | reg = WM8962_HPOUTR_VOLUME; | ||
2339 | break; | ||
2340 | case WM8962_HPOUTL_PGA_ENA_SHIFT: | ||
2341 | reg = WM8962_HPOUTL_VOLUME; | ||
2342 | break; | ||
2343 | case WM8962_SPKOUTR_PGA_ENA_SHIFT: | ||
2344 | reg = WM8962_SPKOUTR_VOLUME; | ||
2345 | break; | ||
2346 | case WM8962_SPKOUTL_PGA_ENA_SHIFT: | ||
2347 | reg = WM8962_SPKOUTL_VOLUME; | ||
2348 | break; | ||
2349 | default: | ||
2350 | BUG(); | ||
2351 | return -EINVAL; | ||
2352 | } | ||
2353 | |||
2354 | switch (event) { | ||
2355 | case SND_SOC_DAPM_POST_PMU: | ||
2356 | return snd_soc_write(codec, reg, reg_cache[reg]); | ||
2357 | default: | ||
2358 | BUG(); | ||
2359 | return -EINVAL; | ||
2360 | } | ||
2361 | } | ||
2362 | |||
2363 | static const char *st_text[] = { "None", "Right", "Left" }; | ||
2364 | |||
2365 | static const struct soc_enum str_enum = | ||
2366 | SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_1, 2, 3, st_text); | ||
2367 | |||
2368 | static const struct snd_kcontrol_new str_mux = | ||
2369 | SOC_DAPM_ENUM("Right Sidetone", str_enum); | ||
2370 | |||
2371 | static const struct soc_enum stl_enum = | ||
2372 | SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_2, 2, 3, st_text); | ||
2373 | |||
2374 | static const struct snd_kcontrol_new stl_mux = | ||
2375 | SOC_DAPM_ENUM("Left Sidetone", stl_enum); | ||
2376 | |||
2377 | static const char *outmux_text[] = { "DAC", "Mixer" }; | ||
2378 | |||
2379 | static const struct soc_enum spkoutr_enum = | ||
2380 | SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_2, 7, 2, outmux_text); | ||
2381 | |||
2382 | static const struct snd_kcontrol_new spkoutr_mux = | ||
2383 | SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum); | ||
2384 | |||
2385 | static const struct soc_enum spkoutl_enum = | ||
2386 | SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_1, 7, 2, outmux_text); | ||
2387 | |||
2388 | static const struct snd_kcontrol_new spkoutl_mux = | ||
2389 | SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum); | ||
2390 | |||
2391 | static const struct soc_enum hpoutr_enum = | ||
2392 | SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_2, 7, 2, outmux_text); | ||
2393 | |||
2394 | static const struct snd_kcontrol_new hpoutr_mux = | ||
2395 | SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum); | ||
2396 | |||
2397 | static const struct soc_enum hpoutl_enum = | ||
2398 | SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_1, 7, 2, outmux_text); | ||
2399 | |||
2400 | static const struct snd_kcontrol_new hpoutl_mux = | ||
2401 | SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum); | ||
2402 | |||
2403 | static const struct snd_kcontrol_new inpgal[] = { | ||
2404 | SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0), | ||
2405 | SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0), | ||
2406 | SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0), | ||
2407 | SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0), | ||
2408 | }; | ||
2409 | |||
2410 | static const struct snd_kcontrol_new inpgar[] = { | ||
2411 | SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0), | ||
2412 | SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0), | ||
2413 | SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0), | ||
2414 | SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0), | ||
2415 | }; | ||
2416 | |||
2417 | static const struct snd_kcontrol_new mixinl[] = { | ||
2418 | SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0), | ||
2419 | SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0), | ||
2420 | SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0), | ||
2421 | }; | ||
2422 | |||
2423 | static const struct snd_kcontrol_new mixinr[] = { | ||
2424 | SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0), | ||
2425 | SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0), | ||
2426 | SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0), | ||
2427 | }; | ||
2428 | |||
2429 | static const struct snd_kcontrol_new hpmixl[] = { | ||
2430 | SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0), | ||
2431 | SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0), | ||
2432 | SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0), | ||
2433 | SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0), | ||
2434 | SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0), | ||
2435 | SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0), | ||
2436 | }; | ||
2437 | |||
2438 | static const struct snd_kcontrol_new hpmixr[] = { | ||
2439 | SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0), | ||
2440 | SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0), | ||
2441 | SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0), | ||
2442 | SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0), | ||
2443 | SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0), | ||
2444 | SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0), | ||
2445 | }; | ||
2446 | |||
2447 | static const struct snd_kcontrol_new spkmixl[] = { | ||
2448 | SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0), | ||
2449 | SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0), | ||
2450 | SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0), | ||
2451 | SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0), | ||
2452 | SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0), | ||
2453 | SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0), | ||
2454 | }; | ||
2455 | |||
2456 | static const struct snd_kcontrol_new spkmixr[] = { | ||
2457 | SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0), | ||
2458 | SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0), | ||
2459 | SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0), | ||
2460 | SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0), | ||
2461 | SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0), | ||
2462 | SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0), | ||
2463 | }; | ||
2464 | |||
2465 | static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = { | ||
2466 | SND_SOC_DAPM_INPUT("IN1L"), | ||
2467 | SND_SOC_DAPM_INPUT("IN1R"), | ||
2468 | SND_SOC_DAPM_INPUT("IN2L"), | ||
2469 | SND_SOC_DAPM_INPUT("IN2R"), | ||
2470 | SND_SOC_DAPM_INPUT("IN3L"), | ||
2471 | SND_SOC_DAPM_INPUT("IN3R"), | ||
2472 | SND_SOC_DAPM_INPUT("IN4L"), | ||
2473 | SND_SOC_DAPM_INPUT("IN4R"), | ||
2474 | SND_SOC_DAPM_INPUT("Beep"), | ||
2475 | |||
2476 | SND_SOC_DAPM_MICBIAS("MICBIAS", WM8962_PWR_MGMT_1, 1, 0), | ||
2477 | |||
2478 | SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0), | ||
2479 | SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, sysclk_event, | ||
2480 | SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD), | ||
2481 | SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event, | ||
2482 | SND_SOC_DAPM_POST_PMU), | ||
2483 | SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0), | ||
2484 | |||
2485 | SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0, | ||
2486 | inpgal, ARRAY_SIZE(inpgal)), | ||
2487 | SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0, | ||
2488 | inpgar, ARRAY_SIZE(inpgar)), | ||
2489 | SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0, | ||
2490 | mixinl, ARRAY_SIZE(mixinl)), | ||
2491 | SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0, | ||
2492 | mixinr, ARRAY_SIZE(mixinr)), | ||
2493 | |||
2494 | SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0), | ||
2495 | SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0), | ||
2496 | |||
2497 | SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux), | ||
2498 | SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux), | ||
2499 | |||
2500 | SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0), | ||
2501 | SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0), | ||
2502 | |||
2503 | SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0), | ||
2504 | SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0), | ||
2505 | |||
2506 | SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0, | ||
2507 | hpmixl, ARRAY_SIZE(hpmixl)), | ||
2508 | SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0, | ||
2509 | hpmixr, ARRAY_SIZE(hpmixr)), | ||
2510 | |||
2511 | SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux, | ||
2512 | out_pga_event, SND_SOC_DAPM_POST_PMU), | ||
2513 | SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux, | ||
2514 | out_pga_event, SND_SOC_DAPM_POST_PMU), | ||
2515 | |||
2516 | SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event, | ||
2517 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD), | ||
2518 | |||
2519 | SND_SOC_DAPM_OUTPUT("HPOUTL"), | ||
2520 | SND_SOC_DAPM_OUTPUT("HPOUTR"), | ||
2521 | }; | ||
2522 | |||
2523 | static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = { | ||
2524 | SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0, | ||
2525 | spkmixl, ARRAY_SIZE(spkmixl)), | ||
2526 | SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux, | ||
2527 | out_pga_event, SND_SOC_DAPM_POST_PMU), | ||
2528 | SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0), | ||
2529 | SND_SOC_DAPM_OUTPUT("SPKOUT"), | ||
2530 | }; | ||
2531 | |||
2532 | static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = { | ||
2533 | SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0, | ||
2534 | spkmixl, ARRAY_SIZE(spkmixl)), | ||
2535 | SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0, | ||
2536 | spkmixr, ARRAY_SIZE(spkmixr)), | ||
2537 | |||
2538 | SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux, | ||
2539 | out_pga_event, SND_SOC_DAPM_POST_PMU), | ||
2540 | SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux, | ||
2541 | out_pga_event, SND_SOC_DAPM_POST_PMU), | ||
2542 | |||
2543 | SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0), | ||
2544 | SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0), | ||
2545 | |||
2546 | SND_SOC_DAPM_OUTPUT("SPKOUTL"), | ||
2547 | SND_SOC_DAPM_OUTPUT("SPKOUTR"), | ||
2548 | }; | ||
2549 | |||
2550 | static const struct snd_soc_dapm_route wm8962_intercon[] = { | ||
2551 | { "INPGAL", "IN1L Switch", "IN1L" }, | ||
2552 | { "INPGAL", "IN2L Switch", "IN2L" }, | ||
2553 | { "INPGAL", "IN3L Switch", "IN3L" }, | ||
2554 | { "INPGAL", "IN4L Switch", "IN4L" }, | ||
2555 | |||
2556 | { "INPGAR", "IN1R Switch", "IN1R" }, | ||
2557 | { "INPGAR", "IN2R Switch", "IN2R" }, | ||
2558 | { "INPGAR", "IN3R Switch", "IN3R" }, | ||
2559 | { "INPGAR", "IN4R Switch", "IN4R" }, | ||
2560 | |||
2561 | { "MIXINL", "IN2L Switch", "IN2L" }, | ||
2562 | { "MIXINL", "IN3L Switch", "IN3L" }, | ||
2563 | { "MIXINL", "PGA Switch", "INPGAL" }, | ||
2564 | |||
2565 | { "MIXINR", "IN2R Switch", "IN2R" }, | ||
2566 | { "MIXINR", "IN3R Switch", "IN3R" }, | ||
2567 | { "MIXINR", "PGA Switch", "INPGAR" }, | ||
2568 | |||
2569 | { "MICBIAS", NULL, "SYSCLK" }, | ||
2570 | |||
2571 | { "ADCL", NULL, "SYSCLK" }, | ||
2572 | { "ADCL", NULL, "TOCLK" }, | ||
2573 | { "ADCL", NULL, "MIXINL" }, | ||
2574 | |||
2575 | { "ADCR", NULL, "SYSCLK" }, | ||
2576 | { "ADCR", NULL, "TOCLK" }, | ||
2577 | { "ADCR", NULL, "MIXINR" }, | ||
2578 | |||
2579 | { "STL", "Left", "ADCL" }, | ||
2580 | { "STL", "Right", "ADCR" }, | ||
2581 | |||
2582 | { "STR", "Left", "ADCL" }, | ||
2583 | { "STR", "Right", "ADCR" }, | ||
2584 | |||
2585 | { "DACL", NULL, "SYSCLK" }, | ||
2586 | { "DACL", NULL, "TOCLK" }, | ||
2587 | { "DACL", NULL, "Beep" }, | ||
2588 | { "DACL", NULL, "STL" }, | ||
2589 | |||
2590 | { "DACR", NULL, "SYSCLK" }, | ||
2591 | { "DACR", NULL, "TOCLK" }, | ||
2592 | { "DACR", NULL, "Beep" }, | ||
2593 | { "DACR", NULL, "STR" }, | ||
2594 | |||
2595 | { "HPMIXL", "IN4L Switch", "IN4L" }, | ||
2596 | { "HPMIXL", "IN4R Switch", "IN4R" }, | ||
2597 | { "HPMIXL", "DACL Switch", "DACL" }, | ||
2598 | { "HPMIXL", "DACR Switch", "DACR" }, | ||
2599 | { "HPMIXL", "MIXINL Switch", "MIXINL" }, | ||
2600 | { "HPMIXL", "MIXINR Switch", "MIXINR" }, | ||
2601 | |||
2602 | { "HPMIXR", "IN4L Switch", "IN4L" }, | ||
2603 | { "HPMIXR", "IN4R Switch", "IN4R" }, | ||
2604 | { "HPMIXR", "DACL Switch", "DACL" }, | ||
2605 | { "HPMIXR", "DACR Switch", "DACR" }, | ||
2606 | { "HPMIXR", "MIXINL Switch", "MIXINL" }, | ||
2607 | { "HPMIXR", "MIXINR Switch", "MIXINR" }, | ||
2608 | |||
2609 | { "Left Bypass", NULL, "HPMIXL" }, | ||
2610 | { "Left Bypass", NULL, "Class G" }, | ||
2611 | |||
2612 | { "Right Bypass", NULL, "HPMIXR" }, | ||
2613 | { "Right Bypass", NULL, "Class G" }, | ||
2614 | |||
2615 | { "HPOUTL PGA", "Mixer", "Left Bypass" }, | ||
2616 | { "HPOUTL PGA", "DAC", "DACL" }, | ||
2617 | |||
2618 | { "HPOUTR PGA", "Mixer", "Right Bypass" }, | ||
2619 | { "HPOUTR PGA", "DAC", "DACR" }, | ||
2620 | |||
2621 | { "HPOUT", NULL, "HPOUTL PGA" }, | ||
2622 | { "HPOUT", NULL, "HPOUTR PGA" }, | ||
2623 | { "HPOUT", NULL, "Charge Pump" }, | ||
2624 | { "HPOUT", NULL, "SYSCLK" }, | ||
2625 | { "HPOUT", NULL, "TOCLK" }, | ||
2626 | |||
2627 | { "HPOUTL", NULL, "HPOUT" }, | ||
2628 | { "HPOUTR", NULL, "HPOUT" }, | ||
2629 | }; | ||
2630 | |||
2631 | static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = { | ||
2632 | { "Speaker Mixer", "IN4L Switch", "IN4L" }, | ||
2633 | { "Speaker Mixer", "IN4R Switch", "IN4R" }, | ||
2634 | { "Speaker Mixer", "DACL Switch", "DACL" }, | ||
2635 | { "Speaker Mixer", "DACR Switch", "DACR" }, | ||
2636 | { "Speaker Mixer", "MIXINL Switch", "MIXINL" }, | ||
2637 | { "Speaker Mixer", "MIXINR Switch", "MIXINR" }, | ||
2638 | |||
2639 | { "Speaker PGA", "Mixer", "Speaker Mixer" }, | ||
2640 | { "Speaker PGA", "DAC", "DACL" }, | ||
2641 | |||
2642 | { "Speaker Output", NULL, "Speaker PGA" }, | ||
2643 | { "Speaker Output", NULL, "SYSCLK" }, | ||
2644 | { "Speaker Output", NULL, "TOCLK" }, | ||
2645 | |||
2646 | { "SPKOUT", NULL, "Speaker Output" }, | ||
2647 | }; | ||
2648 | |||
2649 | static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = { | ||
2650 | { "SPKOUTL Mixer", "IN4L Switch", "IN4L" }, | ||
2651 | { "SPKOUTL Mixer", "IN4R Switch", "IN4R" }, | ||
2652 | { "SPKOUTL Mixer", "DACL Switch", "DACL" }, | ||
2653 | { "SPKOUTL Mixer", "DACR Switch", "DACR" }, | ||
2654 | { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" }, | ||
2655 | { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" }, | ||
2656 | |||
2657 | { "SPKOUTR Mixer", "IN4L Switch", "IN4L" }, | ||
2658 | { "SPKOUTR Mixer", "IN4R Switch", "IN4R" }, | ||
2659 | { "SPKOUTR Mixer", "DACL Switch", "DACL" }, | ||
2660 | { "SPKOUTR Mixer", "DACR Switch", "DACR" }, | ||
2661 | { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" }, | ||
2662 | { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" }, | ||
2663 | |||
2664 | { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" }, | ||
2665 | { "SPKOUTL PGA", "DAC", "DACL" }, | ||
2666 | |||
2667 | { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" }, | ||
2668 | { "SPKOUTR PGA", "DAC", "DACR" }, | ||
2669 | |||
2670 | { "SPKOUTL Output", NULL, "SPKOUTL PGA" }, | ||
2671 | { "SPKOUTL Output", NULL, "SYSCLK" }, | ||
2672 | { "SPKOUTL Output", NULL, "TOCLK" }, | ||
2673 | |||
2674 | { "SPKOUTR Output", NULL, "SPKOUTR PGA" }, | ||
2675 | { "SPKOUTR Output", NULL, "SYSCLK" }, | ||
2676 | { "SPKOUTR Output", NULL, "TOCLK" }, | ||
2677 | |||
2678 | { "SPKOUTL", NULL, "SPKOUTL Output" }, | ||
2679 | { "SPKOUTR", NULL, "SPKOUTR Output" }, | ||
2680 | }; | ||
2681 | |||
2682 | static int wm8962_add_widgets(struct snd_soc_codec *codec) | ||
2683 | { | ||
2684 | struct wm8962_pdata *pdata = dev_get_platdata(codec->dev); | ||
2685 | |||
2686 | snd_soc_add_controls(codec, wm8962_snd_controls, | ||
2687 | ARRAY_SIZE(wm8962_snd_controls)); | ||
2688 | if (pdata && pdata->spk_mono) | ||
2689 | snd_soc_add_controls(codec, wm8962_spk_mono_controls, | ||
2690 | ARRAY_SIZE(wm8962_spk_mono_controls)); | ||
2691 | else | ||
2692 | snd_soc_add_controls(codec, wm8962_spk_stereo_controls, | ||
2693 | ARRAY_SIZE(wm8962_spk_stereo_controls)); | ||
2694 | |||
2695 | |||
2696 | snd_soc_dapm_new_controls(codec, wm8962_dapm_widgets, | ||
2697 | ARRAY_SIZE(wm8962_dapm_widgets)); | ||
2698 | if (pdata && pdata->spk_mono) | ||
2699 | snd_soc_dapm_new_controls(codec, wm8962_dapm_spk_mono_widgets, | ||
2700 | ARRAY_SIZE(wm8962_dapm_spk_mono_widgets)); | ||
2701 | else | ||
2702 | snd_soc_dapm_new_controls(codec, wm8962_dapm_spk_stereo_widgets, | ||
2703 | ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets)); | ||
2704 | |||
2705 | snd_soc_dapm_add_routes(codec, wm8962_intercon, | ||
2706 | ARRAY_SIZE(wm8962_intercon)); | ||
2707 | if (pdata && pdata->spk_mono) | ||
2708 | snd_soc_dapm_add_routes(codec, wm8962_spk_mono_intercon, | ||
2709 | ARRAY_SIZE(wm8962_spk_mono_intercon)); | ||
2710 | else | ||
2711 | snd_soc_dapm_add_routes(codec, wm8962_spk_stereo_intercon, | ||
2712 | ARRAY_SIZE(wm8962_spk_stereo_intercon)); | ||
2713 | |||
2714 | |||
2715 | snd_soc_dapm_disable_pin(codec, "Beep"); | ||
2716 | |||
2717 | return 0; | ||
2718 | } | ||
2719 | |||
2720 | static void wm8962_sync_cache(struct snd_soc_codec *codec) | ||
2721 | { | ||
2722 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2723 | int i; | ||
2724 | |||
2725 | if (!codec->cache_sync) | ||
2726 | return; | ||
2727 | |||
2728 | dev_dbg(codec->dev, "Syncing cache\n"); | ||
2729 | |||
2730 | codec->cache_only = 0; | ||
2731 | |||
2732 | /* Sync back cached values if they're different from the | ||
2733 | * hardware default. | ||
2734 | */ | ||
2735 | for (i = 1; i < ARRAY_SIZE(wm8962->reg_cache); i++) { | ||
2736 | if (i == WM8962_SOFTWARE_RESET) | ||
2737 | continue; | ||
2738 | if (wm8962->reg_cache[i] == wm8962_reg[i]) | ||
2739 | continue; | ||
2740 | |||
2741 | snd_soc_write(codec, i, wm8962->reg_cache[i]); | ||
2742 | } | ||
2743 | |||
2744 | codec->cache_sync = 0; | ||
2745 | } | ||
2746 | |||
2747 | /* -1 for reserved values */ | ||
2748 | static const int bclk_divs[] = { | ||
2749 | 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32 | ||
2750 | }; | ||
2751 | |||
2752 | static void wm8962_configure_bclk(struct snd_soc_codec *codec) | ||
2753 | { | ||
2754 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2755 | int dspclk, i; | ||
2756 | int clocking2 = 0; | ||
2757 | int aif2 = 0; | ||
2758 | |||
2759 | if (!wm8962->bclk) { | ||
2760 | dev_dbg(codec->dev, "No BCLK rate configured\n"); | ||
2761 | return; | ||
2762 | } | ||
2763 | |||
2764 | dspclk = snd_soc_read(codec, WM8962_CLOCKING1); | ||
2765 | if (dspclk < 0) { | ||
2766 | dev_err(codec->dev, "Failed to read DSPCLK: %d\n", dspclk); | ||
2767 | return; | ||
2768 | } | ||
2769 | |||
2770 | dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT; | ||
2771 | switch (dspclk) { | ||
2772 | case 0: | ||
2773 | dspclk = wm8962->sysclk_rate; | ||
2774 | break; | ||
2775 | case 1: | ||
2776 | dspclk = wm8962->sysclk_rate / 2; | ||
2777 | break; | ||
2778 | case 2: | ||
2779 | dspclk = wm8962->sysclk_rate / 4; | ||
2780 | break; | ||
2781 | default: | ||
2782 | dev_warn(codec->dev, "Unknown DSPCLK divisor read back\n"); | ||
2783 | dspclk = wm8962->sysclk; | ||
2784 | } | ||
2785 | |||
2786 | dev_dbg(codec->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk); | ||
2787 | |||
2788 | /* We're expecting an exact match */ | ||
2789 | for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) { | ||
2790 | if (bclk_divs[i] < 0) | ||
2791 | continue; | ||
2792 | |||
2793 | if (dspclk / bclk_divs[i] == wm8962->bclk) { | ||
2794 | dev_dbg(codec->dev, "Selected BCLK_DIV %d for %dHz\n", | ||
2795 | bclk_divs[i], wm8962->bclk); | ||
2796 | clocking2 |= i; | ||
2797 | break; | ||
2798 | } | ||
2799 | } | ||
2800 | if (i == ARRAY_SIZE(bclk_divs)) { | ||
2801 | dev_err(codec->dev, "Unsupported BCLK ratio %d\n", | ||
2802 | dspclk / wm8962->bclk); | ||
2803 | return; | ||
2804 | } | ||
2805 | |||
2806 | aif2 |= wm8962->bclk / wm8962->lrclk; | ||
2807 | dev_dbg(codec->dev, "Selected LRCLK divisor %d for %dHz\n", | ||
2808 | wm8962->bclk / wm8962->lrclk, wm8962->lrclk); | ||
2809 | |||
2810 | snd_soc_update_bits(codec, WM8962_CLOCKING2, | ||
2811 | WM8962_BCLK_DIV_MASK, clocking2); | ||
2812 | snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_2, | ||
2813 | WM8962_AIF_RATE_MASK, aif2); | ||
2814 | } | ||
2815 | |||
2816 | static int wm8962_set_bias_level(struct snd_soc_codec *codec, | ||
2817 | enum snd_soc_bias_level level) | ||
2818 | { | ||
2819 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2820 | int ret; | ||
2821 | |||
2822 | if (level == codec->bias_level) | ||
2823 | return 0; | ||
2824 | |||
2825 | switch (level) { | ||
2826 | case SND_SOC_BIAS_ON: | ||
2827 | break; | ||
2828 | |||
2829 | case SND_SOC_BIAS_PREPARE: | ||
2830 | /* VMID 2*50k */ | ||
2831 | snd_soc_update_bits(codec, WM8962_PWR_MGMT_1, | ||
2832 | WM8962_VMID_SEL_MASK, 0x80); | ||
2833 | break; | ||
2834 | |||
2835 | case SND_SOC_BIAS_STANDBY: | ||
2836 | if (codec->bias_level == SND_SOC_BIAS_OFF) { | ||
2837 | ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies), | ||
2838 | wm8962->supplies); | ||
2839 | if (ret != 0) { | ||
2840 | dev_err(codec->dev, | ||
2841 | "Failed to enable supplies: %d\n", | ||
2842 | ret); | ||
2843 | return ret; | ||
2844 | } | ||
2845 | |||
2846 | wm8962_sync_cache(codec); | ||
2847 | |||
2848 | snd_soc_update_bits(codec, WM8962_ANTI_POP, | ||
2849 | WM8962_STARTUP_BIAS_ENA | | ||
2850 | WM8962_VMID_BUF_ENA, | ||
2851 | WM8962_STARTUP_BIAS_ENA | | ||
2852 | WM8962_VMID_BUF_ENA); | ||
2853 | |||
2854 | /* Bias enable at 2*50k for ramp */ | ||
2855 | snd_soc_update_bits(codec, WM8962_PWR_MGMT_1, | ||
2856 | WM8962_VMID_SEL_MASK | | ||
2857 | WM8962_BIAS_ENA, | ||
2858 | WM8962_BIAS_ENA | 0x180); | ||
2859 | |||
2860 | msleep(5); | ||
2861 | |||
2862 | snd_soc_update_bits(codec, WM8962_CLOCKING2, | ||
2863 | WM8962_CLKREG_OVD, | ||
2864 | WM8962_CLKREG_OVD); | ||
2865 | |||
2866 | wm8962_configure_bclk(codec); | ||
2867 | } | ||
2868 | |||
2869 | /* VMID 2*250k */ | ||
2870 | snd_soc_update_bits(codec, WM8962_PWR_MGMT_1, | ||
2871 | WM8962_VMID_SEL_MASK, 0x100); | ||
2872 | break; | ||
2873 | |||
2874 | case SND_SOC_BIAS_OFF: | ||
2875 | snd_soc_update_bits(codec, WM8962_PWR_MGMT_1, | ||
2876 | WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0); | ||
2877 | |||
2878 | snd_soc_update_bits(codec, WM8962_ANTI_POP, | ||
2879 | WM8962_STARTUP_BIAS_ENA | | ||
2880 | WM8962_VMID_BUF_ENA, 0); | ||
2881 | |||
2882 | regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), | ||
2883 | wm8962->supplies); | ||
2884 | break; | ||
2885 | } | ||
2886 | codec->bias_level = level; | ||
2887 | return 0; | ||
2888 | } | ||
2889 | |||
2890 | static const struct { | ||
2891 | int rate; | ||
2892 | int reg; | ||
2893 | } sr_vals[] = { | ||
2894 | { 48000, 0 }, | ||
2895 | { 44100, 0 }, | ||
2896 | { 32000, 1 }, | ||
2897 | { 22050, 2 }, | ||
2898 | { 24000, 2 }, | ||
2899 | { 16000, 3 }, | ||
2900 | { 11025, 4 }, | ||
2901 | { 12000, 4 }, | ||
2902 | { 8000, 5 }, | ||
2903 | { 88200, 6 }, | ||
2904 | { 96000, 6 }, | ||
2905 | }; | ||
2906 | |||
2907 | static const int sysclk_rates[] = { | ||
2908 | 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536, | ||
2909 | }; | ||
2910 | |||
2911 | static int wm8962_hw_params(struct snd_pcm_substream *substream, | ||
2912 | struct snd_pcm_hw_params *params, | ||
2913 | struct snd_soc_dai *dai) | ||
2914 | { | ||
2915 | struct snd_soc_pcm_runtime *rtd = substream->private_data; | ||
2916 | struct snd_soc_codec *codec = rtd->codec; | ||
2917 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2918 | int rate = params_rate(params); | ||
2919 | int i; | ||
2920 | int aif0 = 0; | ||
2921 | int adctl3 = 0; | ||
2922 | int clocking4 = 0; | ||
2923 | |||
2924 | wm8962->bclk = snd_soc_params_to_bclk(params); | ||
2925 | wm8962->lrclk = params_rate(params); | ||
2926 | |||
2927 | for (i = 0; i < ARRAY_SIZE(sr_vals); i++) { | ||
2928 | if (sr_vals[i].rate == rate) { | ||
2929 | adctl3 |= sr_vals[i].reg; | ||
2930 | break; | ||
2931 | } | ||
2932 | } | ||
2933 | if (i == ARRAY_SIZE(sr_vals)) { | ||
2934 | dev_err(codec->dev, "Unsupported rate %dHz\n", rate); | ||
2935 | return -EINVAL; | ||
2936 | } | ||
2937 | |||
2938 | if (rate % 8000 == 0) | ||
2939 | adctl3 |= WM8962_SAMPLE_RATE_INT_MODE; | ||
2940 | |||
2941 | for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) { | ||
2942 | if (sysclk_rates[i] == wm8962->sysclk_rate / rate) { | ||
2943 | clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT; | ||
2944 | break; | ||
2945 | } | ||
2946 | } | ||
2947 | if (i == ARRAY_SIZE(sysclk_rates)) { | ||
2948 | dev_err(codec->dev, "Unsupported sysclk ratio %d\n", | ||
2949 | wm8962->sysclk_rate / rate); | ||
2950 | return -EINVAL; | ||
2951 | } | ||
2952 | |||
2953 | switch (params_format(params)) { | ||
2954 | case SNDRV_PCM_FORMAT_S16_LE: | ||
2955 | break; | ||
2956 | case SNDRV_PCM_FORMAT_S20_3LE: | ||
2957 | aif0 |= 0x40; | ||
2958 | break; | ||
2959 | case SNDRV_PCM_FORMAT_S24_LE: | ||
2960 | aif0 |= 0x80; | ||
2961 | break; | ||
2962 | case SNDRV_PCM_FORMAT_S32_LE: | ||
2963 | aif0 |= 0xc0; | ||
2964 | break; | ||
2965 | default: | ||
2966 | return -EINVAL; | ||
2967 | } | ||
2968 | |||
2969 | snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0, | ||
2970 | WM8962_WL_MASK, aif0); | ||
2971 | snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_3, | ||
2972 | WM8962_SAMPLE_RATE_INT_MODE | | ||
2973 | WM8962_SAMPLE_RATE_MASK, adctl3); | ||
2974 | snd_soc_update_bits(codec, WM8962_CLOCKING_4, | ||
2975 | WM8962_SYSCLK_RATE_MASK, clocking4); | ||
2976 | |||
2977 | wm8962_configure_bclk(codec); | ||
2978 | |||
2979 | return 0; | ||
2980 | } | ||
2981 | |||
2982 | static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id, | ||
2983 | unsigned int freq, int dir) | ||
2984 | { | ||
2985 | struct snd_soc_codec *codec = dai->codec; | ||
2986 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
2987 | int src; | ||
2988 | |||
2989 | switch (clk_id) { | ||
2990 | case WM8962_SYSCLK_MCLK: | ||
2991 | wm8962->sysclk = WM8962_SYSCLK_MCLK; | ||
2992 | src = 0; | ||
2993 | break; | ||
2994 | case WM8962_SYSCLK_FLL: | ||
2995 | wm8962->sysclk = WM8962_SYSCLK_FLL; | ||
2996 | src = 1 << WM8962_SYSCLK_SRC_SHIFT; | ||
2997 | WARN_ON(freq != wm8962->fll_fout); | ||
2998 | break; | ||
2999 | default: | ||
3000 | return -EINVAL; | ||
3001 | } | ||
3002 | |||
3003 | snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK, | ||
3004 | src); | ||
3005 | |||
3006 | wm8962->sysclk_rate = freq; | ||
3007 | |||
3008 | return 0; | ||
3009 | } | ||
3010 | |||
3011 | static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt) | ||
3012 | { | ||
3013 | struct snd_soc_codec *codec = dai->codec; | ||
3014 | int aif0 = 0; | ||
3015 | |||
3016 | switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { | ||
3017 | case SND_SOC_DAIFMT_DSP_A: | ||
3018 | aif0 |= WM8962_LRCLK_INV; | ||
3019 | case SND_SOC_DAIFMT_DSP_B: | ||
3020 | aif0 |= 3; | ||
3021 | |||
3022 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { | ||
3023 | case SND_SOC_DAIFMT_NB_NF: | ||
3024 | case SND_SOC_DAIFMT_IB_NF: | ||
3025 | break; | ||
3026 | default: | ||
3027 | return -EINVAL; | ||
3028 | } | ||
3029 | break; | ||
3030 | |||
3031 | case SND_SOC_DAIFMT_RIGHT_J: | ||
3032 | break; | ||
3033 | case SND_SOC_DAIFMT_LEFT_J: | ||
3034 | aif0 |= 1; | ||
3035 | break; | ||
3036 | case SND_SOC_DAIFMT_I2S: | ||
3037 | aif0 |= 2; | ||
3038 | break; | ||
3039 | default: | ||
3040 | return -EINVAL; | ||
3041 | } | ||
3042 | |||
3043 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { | ||
3044 | case SND_SOC_DAIFMT_NB_NF: | ||
3045 | break; | ||
3046 | case SND_SOC_DAIFMT_IB_NF: | ||
3047 | aif0 |= WM8962_BCLK_INV; | ||
3048 | break; | ||
3049 | case SND_SOC_DAIFMT_NB_IF: | ||
3050 | aif0 |= WM8962_LRCLK_INV; | ||
3051 | break; | ||
3052 | case SND_SOC_DAIFMT_IB_IF: | ||
3053 | aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV; | ||
3054 | break; | ||
3055 | default: | ||
3056 | return -EINVAL; | ||
3057 | } | ||
3058 | |||
3059 | switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { | ||
3060 | case SND_SOC_DAIFMT_CBM_CFM: | ||
3061 | aif0 |= WM8962_MSTR; | ||
3062 | break; | ||
3063 | case SND_SOC_DAIFMT_CBS_CFS: | ||
3064 | break; | ||
3065 | default: | ||
3066 | return -EINVAL; | ||
3067 | } | ||
3068 | |||
3069 | snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0, | ||
3070 | WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR | | ||
3071 | WM8962_LRCLK_INV, aif0); | ||
3072 | |||
3073 | return 0; | ||
3074 | } | ||
3075 | |||
3076 | struct _fll_div { | ||
3077 | u16 fll_fratio; | ||
3078 | u16 fll_outdiv; | ||
3079 | u16 fll_refclk_div; | ||
3080 | u16 n; | ||
3081 | u16 theta; | ||
3082 | u16 lambda; | ||
3083 | }; | ||
3084 | |||
3085 | /* The size in bits of the FLL divide multiplied by 10 | ||
3086 | * to allow rounding later */ | ||
3087 | #define FIXED_FLL_SIZE ((1 << 16) * 10) | ||
3088 | |||
3089 | static struct { | ||
3090 | unsigned int min; | ||
3091 | unsigned int max; | ||
3092 | u16 fll_fratio; | ||
3093 | int ratio; | ||
3094 | } fll_fratios[] = { | ||
3095 | { 0, 64000, 4, 16 }, | ||
3096 | { 64000, 128000, 3, 8 }, | ||
3097 | { 128000, 256000, 2, 4 }, | ||
3098 | { 256000, 1000000, 1, 2 }, | ||
3099 | { 1000000, 13500000, 0, 1 }, | ||
3100 | }; | ||
3101 | |||
3102 | static int fll_factors(struct _fll_div *fll_div, unsigned int Fref, | ||
3103 | unsigned int Fout) | ||
3104 | { | ||
3105 | unsigned int target; | ||
3106 | unsigned int div; | ||
3107 | unsigned int fratio, gcd_fll; | ||
3108 | int i; | ||
3109 | |||
3110 | /* Fref must be <=13.5MHz */ | ||
3111 | div = 1; | ||
3112 | fll_div->fll_refclk_div = 0; | ||
3113 | while ((Fref / div) > 13500000) { | ||
3114 | div *= 2; | ||
3115 | fll_div->fll_refclk_div++; | ||
3116 | |||
3117 | if (div > 4) { | ||
3118 | pr_err("Can't scale %dMHz input down to <=13.5MHz\n", | ||
3119 | Fref); | ||
3120 | return -EINVAL; | ||
3121 | } | ||
3122 | } | ||
3123 | |||
3124 | pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout); | ||
3125 | |||
3126 | /* Apply the division for our remaining calculations */ | ||
3127 | Fref /= div; | ||
3128 | |||
3129 | /* Fvco should be 90-100MHz; don't check the upper bound */ | ||
3130 | div = 2; | ||
3131 | while (Fout * div < 90000000) { | ||
3132 | div++; | ||
3133 | if (div > 64) { | ||
3134 | pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n", | ||
3135 | Fout); | ||
3136 | return -EINVAL; | ||
3137 | } | ||
3138 | } | ||
3139 | target = Fout * div; | ||
3140 | fll_div->fll_outdiv = div - 1; | ||
3141 | |||
3142 | pr_debug("FLL Fvco=%dHz\n", target); | ||
3143 | |||
3144 | /* Find an appropraite FLL_FRATIO and factor it out of the target */ | ||
3145 | for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) { | ||
3146 | if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) { | ||
3147 | fll_div->fll_fratio = fll_fratios[i].fll_fratio; | ||
3148 | fratio = fll_fratios[i].ratio; | ||
3149 | break; | ||
3150 | } | ||
3151 | } | ||
3152 | if (i == ARRAY_SIZE(fll_fratios)) { | ||
3153 | pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref); | ||
3154 | return -EINVAL; | ||
3155 | } | ||
3156 | |||
3157 | fll_div->n = target / (fratio * Fref); | ||
3158 | |||
3159 | if (target % Fref == 0) { | ||
3160 | fll_div->theta = 0; | ||
3161 | fll_div->lambda = 0; | ||
3162 | } else { | ||
3163 | gcd_fll = gcd(target, fratio * Fref); | ||
3164 | |||
3165 | fll_div->theta = (target - (fll_div->n * fratio * Fref)) | ||
3166 | / gcd_fll; | ||
3167 | fll_div->lambda = (fratio * Fref) / gcd_fll; | ||
3168 | } | ||
3169 | |||
3170 | pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n", | ||
3171 | fll_div->n, fll_div->theta, fll_div->lambda); | ||
3172 | pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n", | ||
3173 | fll_div->fll_fratio, fll_div->fll_outdiv, | ||
3174 | fll_div->fll_refclk_div); | ||
3175 | |||
3176 | return 0; | ||
3177 | } | ||
3178 | |||
3179 | static int wm8962_set_fll(struct snd_soc_dai *dai, int fll_id, int source, | ||
3180 | unsigned int Fref, unsigned int Fout) | ||
3181 | { | ||
3182 | struct snd_soc_codec *codec = dai->codec; | ||
3183 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3184 | struct _fll_div fll_div; | ||
3185 | int ret; | ||
3186 | int fll1 = snd_soc_read(codec, WM8962_FLL_CONTROL_1) & WM8962_FLL_ENA; | ||
3187 | |||
3188 | /* Any change? */ | ||
3189 | if (source == wm8962->fll_src && Fref == wm8962->fll_fref && | ||
3190 | Fout == wm8962->fll_fout) | ||
3191 | return 0; | ||
3192 | |||
3193 | if (Fout == 0) { | ||
3194 | dev_dbg(codec->dev, "FLL disabled\n"); | ||
3195 | |||
3196 | wm8962->fll_fref = 0; | ||
3197 | wm8962->fll_fout = 0; | ||
3198 | |||
3199 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, | ||
3200 | WM8962_FLL_ENA, 0); | ||
3201 | |||
3202 | return 0; | ||
3203 | } | ||
3204 | |||
3205 | ret = fll_factors(&fll_div, Fref, Fout); | ||
3206 | if (ret != 0) | ||
3207 | return ret; | ||
3208 | |||
3209 | switch (fll_id) { | ||
3210 | case WM8962_FLL_MCLK: | ||
3211 | case WM8962_FLL_BCLK: | ||
3212 | case WM8962_FLL_OSC: | ||
3213 | fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT; | ||
3214 | break; | ||
3215 | case WM8962_FLL_INT: | ||
3216 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, | ||
3217 | WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA); | ||
3218 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_5, | ||
3219 | WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO); | ||
3220 | break; | ||
3221 | default: | ||
3222 | dev_err(codec->dev, "Unknown FLL source %d\n", ret); | ||
3223 | return -EINVAL; | ||
3224 | } | ||
3225 | |||
3226 | if (fll_div.theta || fll_div.lambda) | ||
3227 | fll1 |= WM8962_FLL_FRAC; | ||
3228 | |||
3229 | /* Stop the FLL while we reconfigure */ | ||
3230 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0); | ||
3231 | |||
3232 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_2, | ||
3233 | WM8962_FLL_OUTDIV_MASK | | ||
3234 | WM8962_FLL_REFCLK_DIV_MASK, | ||
3235 | (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) | | ||
3236 | (fll_div.fll_refclk_div)); | ||
3237 | |||
3238 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_3, | ||
3239 | WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio); | ||
3240 | |||
3241 | snd_soc_write(codec, WM8962_FLL_CONTROL_6, fll_div.theta); | ||
3242 | snd_soc_write(codec, WM8962_FLL_CONTROL_7, fll_div.lambda); | ||
3243 | snd_soc_write(codec, WM8962_FLL_CONTROL_8, fll_div.n); | ||
3244 | |||
3245 | snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, | ||
3246 | WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK | | ||
3247 | WM8962_FLL_ENA, fll1); | ||
3248 | |||
3249 | dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout); | ||
3250 | |||
3251 | wm8962->fll_fref = Fref; | ||
3252 | wm8962->fll_fout = Fout; | ||
3253 | wm8962->fll_src = source; | ||
3254 | |||
3255 | return 0; | ||
3256 | } | ||
3257 | |||
3258 | static int wm8962_mute(struct snd_soc_dai *dai, int mute) | ||
3259 | { | ||
3260 | struct snd_soc_codec *codec = dai->codec; | ||
3261 | int val; | ||
3262 | |||
3263 | if (mute) | ||
3264 | val = WM8962_DAC_MUTE; | ||
3265 | else | ||
3266 | val = 0; | ||
3267 | |||
3268 | return snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1, | ||
3269 | WM8962_DAC_MUTE, val); | ||
3270 | } | ||
3271 | |||
3272 | #define WM8962_RATES SNDRV_PCM_RATE_8000_96000 | ||
3273 | |||
3274 | #define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ | ||
3275 | SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) | ||
3276 | |||
3277 | static struct snd_soc_dai_ops wm8962_dai_ops = { | ||
3278 | .hw_params = wm8962_hw_params, | ||
3279 | .set_sysclk = wm8962_set_dai_sysclk, | ||
3280 | .set_fmt = wm8962_set_dai_fmt, | ||
3281 | .set_pll = wm8962_set_fll, | ||
3282 | .digital_mute = wm8962_mute, | ||
3283 | }; | ||
3284 | |||
3285 | static struct snd_soc_dai_driver wm8962_dai = { | ||
3286 | .name = "wm8962", | ||
3287 | .playback = { | ||
3288 | .stream_name = "Playback", | ||
3289 | .channels_min = 2, | ||
3290 | .channels_max = 2, | ||
3291 | .rates = WM8962_RATES, | ||
3292 | .formats = WM8962_FORMATS, | ||
3293 | }, | ||
3294 | .capture = { | ||
3295 | .stream_name = "Capture", | ||
3296 | .channels_min = 2, | ||
3297 | .channels_max = 2, | ||
3298 | .rates = WM8962_RATES, | ||
3299 | .formats = WM8962_FORMATS, | ||
3300 | }, | ||
3301 | .ops = &wm8962_dai_ops, | ||
3302 | .symmetric_rates = 1, | ||
3303 | }; | ||
3304 | |||
3305 | static void wm8962_mic_work(struct work_struct *work) | ||
3306 | { | ||
3307 | struct wm8962_priv *wm8962 = container_of(work, | ||
3308 | struct wm8962_priv, | ||
3309 | mic_work.work); | ||
3310 | struct snd_soc_codec *codec = wm8962->codec; | ||
3311 | int status = 0; | ||
3312 | int irq_pol = 0; | ||
3313 | int reg; | ||
3314 | |||
3315 | reg = snd_soc_read(codec, WM8962_ADDITIONAL_CONTROL_4); | ||
3316 | |||
3317 | if (reg & WM8962_MICDET_STS) { | ||
3318 | status |= SND_JACK_MICROPHONE; | ||
3319 | irq_pol |= WM8962_MICD_IRQ_POL; | ||
3320 | } | ||
3321 | |||
3322 | if (reg & WM8962_MICSHORT_STS) { | ||
3323 | status |= SND_JACK_BTN_0; | ||
3324 | irq_pol |= WM8962_MICSCD_IRQ_POL; | ||
3325 | } | ||
3326 | |||
3327 | snd_soc_jack_report(wm8962->jack, status, | ||
3328 | SND_JACK_MICROPHONE | SND_JACK_BTN_0); | ||
3329 | |||
3330 | snd_soc_update_bits(codec, WM8962_MICINT_SOURCE_POL, | ||
3331 | WM8962_MICSCD_IRQ_POL | | ||
3332 | WM8962_MICD_IRQ_POL, irq_pol); | ||
3333 | } | ||
3334 | |||
3335 | static irqreturn_t wm8962_irq(int irq, void *data) | ||
3336 | { | ||
3337 | struct snd_soc_codec *codec = data; | ||
3338 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3339 | int mask; | ||
3340 | int active; | ||
3341 | |||
3342 | mask = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2); | ||
3343 | |||
3344 | active = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2); | ||
3345 | active &= ~mask; | ||
3346 | |||
3347 | if (active & WM8962_FIFOS_ERR_EINT) | ||
3348 | dev_err(codec->dev, "FIFO error\n"); | ||
3349 | |||
3350 | if (active & WM8962_TEMP_SHUT_EINT) | ||
3351 | dev_crit(codec->dev, "Thermal shutdown\n"); | ||
3352 | |||
3353 | if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) { | ||
3354 | dev_dbg(codec->dev, "Microphone event detected\n"); | ||
3355 | |||
3356 | schedule_delayed_work(&wm8962->mic_work, | ||
3357 | msecs_to_jiffies(250)); | ||
3358 | } | ||
3359 | |||
3360 | /* Acknowledge the interrupts */ | ||
3361 | snd_soc_write(codec, WM8962_INTERRUPT_STATUS_2, active); | ||
3362 | |||
3363 | return IRQ_HANDLED; | ||
3364 | } | ||
3365 | |||
3366 | /** | ||
3367 | * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ | ||
3368 | * | ||
3369 | * @codec: WM8962 codec | ||
3370 | * @jack: jack to report detection events on | ||
3371 | * | ||
3372 | * Enable microphone detection via IRQ on the WM8962. If GPIOs are | ||
3373 | * being used to bring out signals to the processor then only platform | ||
3374 | * data configuration is needed for WM8962 and processor GPIOs should | ||
3375 | * be configured using snd_soc_jack_add_gpios() instead. | ||
3376 | * | ||
3377 | * If no jack is supplied detection will be disabled. | ||
3378 | */ | ||
3379 | int wm8962_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack) | ||
3380 | { | ||
3381 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3382 | int irq_mask, enable; | ||
3383 | |||
3384 | wm8962->jack = jack; | ||
3385 | if (jack) { | ||
3386 | irq_mask = 0; | ||
3387 | enable = WM8962_MICDET_ENA; | ||
3388 | } else { | ||
3389 | irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT; | ||
3390 | enable = 0; | ||
3391 | } | ||
3392 | |||
3393 | snd_soc_update_bits(codec, WM8962_INTERRUPT_STATUS_2_MASK, | ||
3394 | WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask); | ||
3395 | snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4, | ||
3396 | WM8962_MICDET_ENA, enable); | ||
3397 | |||
3398 | /* Send an initial empty report */ | ||
3399 | snd_soc_jack_report(wm8962->jack, 0, | ||
3400 | SND_JACK_MICROPHONE | SND_JACK_BTN_0); | ||
3401 | |||
3402 | return 0; | ||
3403 | } | ||
3404 | EXPORT_SYMBOL_GPL(wm8962_mic_detect); | ||
3405 | |||
3406 | #ifdef CONFIG_PM | ||
3407 | static int wm8962_resume(struct snd_soc_codec *codec) | ||
3408 | { | ||
3409 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3410 | u16 *reg_cache = codec->reg_cache; | ||
3411 | int i; | ||
3412 | |||
3413 | /* Restore the registers */ | ||
3414 | for (i = 1; i < ARRAY_SIZE(wm8962->reg_cache); i++) { | ||
3415 | switch (i) { | ||
3416 | case WM8962_SOFTWARE_RESET: | ||
3417 | continue; | ||
3418 | default: | ||
3419 | break; | ||
3420 | } | ||
3421 | |||
3422 | if (reg_cache[i] != wm8962_reg[i]) | ||
3423 | snd_soc_write(codec, i, reg_cache[i]); | ||
3424 | } | ||
3425 | |||
3426 | return 0; | ||
3427 | } | ||
3428 | #else | ||
3429 | #define wm8962_resume NULL | ||
3430 | #endif | ||
3431 | |||
3432 | #if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE) | ||
3433 | static int beep_rates[] = { | ||
3434 | 500, 1000, 2000, 4000, | ||
3435 | }; | ||
3436 | |||
3437 | static void wm8962_beep_work(struct work_struct *work) | ||
3438 | { | ||
3439 | struct wm8962_priv *wm8962 = | ||
3440 | container_of(work, struct wm8962_priv, beep_work); | ||
3441 | struct snd_soc_codec *codec = wm8962->codec; | ||
3442 | int i; | ||
3443 | int reg = 0; | ||
3444 | int best = 0; | ||
3445 | |||
3446 | if (wm8962->beep_rate) { | ||
3447 | for (i = 0; i < ARRAY_SIZE(beep_rates); i++) { | ||
3448 | if (abs(wm8962->beep_rate - beep_rates[i]) < | ||
3449 | abs(wm8962->beep_rate - beep_rates[best])) | ||
3450 | best = i; | ||
3451 | } | ||
3452 | |||
3453 | dev_dbg(codec->dev, "Set beep rate %dHz for requested %dHz\n", | ||
3454 | beep_rates[best], wm8962->beep_rate); | ||
3455 | |||
3456 | reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT); | ||
3457 | |||
3458 | snd_soc_dapm_enable_pin(codec, "Beep"); | ||
3459 | } else { | ||
3460 | dev_dbg(codec->dev, "Disabling beep\n"); | ||
3461 | snd_soc_dapm_disable_pin(codec, "Beep"); | ||
3462 | } | ||
3463 | |||
3464 | snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, | ||
3465 | WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg); | ||
3466 | |||
3467 | snd_soc_dapm_sync(codec); | ||
3468 | } | ||
3469 | |||
3470 | /* For usability define a way of injecting beep events for the device - | ||
3471 | * many systems will not have a keyboard. | ||
3472 | */ | ||
3473 | static int wm8962_beep_event(struct input_dev *dev, unsigned int type, | ||
3474 | unsigned int code, int hz) | ||
3475 | { | ||
3476 | struct snd_soc_codec *codec = input_get_drvdata(dev); | ||
3477 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3478 | |||
3479 | dev_dbg(codec->dev, "Beep event %x %x\n", code, hz); | ||
3480 | |||
3481 | switch (code) { | ||
3482 | case SND_BELL: | ||
3483 | if (hz) | ||
3484 | hz = 1000; | ||
3485 | case SND_TONE: | ||
3486 | break; | ||
3487 | default: | ||
3488 | return -1; | ||
3489 | } | ||
3490 | |||
3491 | /* Kick the beep from a workqueue */ | ||
3492 | wm8962->beep_rate = hz; | ||
3493 | schedule_work(&wm8962->beep_work); | ||
3494 | return 0; | ||
3495 | } | ||
3496 | |||
3497 | static ssize_t wm8962_beep_set(struct device *dev, | ||
3498 | struct device_attribute *attr, | ||
3499 | const char *buf, size_t count) | ||
3500 | { | ||
3501 | struct wm8962_priv *wm8962 = dev_get_drvdata(dev); | ||
3502 | long int time; | ||
3503 | |||
3504 | strict_strtol(buf, 10, &time); | ||
3505 | |||
3506 | input_event(wm8962->beep, EV_SND, SND_TONE, time); | ||
3507 | |||
3508 | return count; | ||
3509 | } | ||
3510 | |||
3511 | static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set); | ||
3512 | |||
3513 | static void wm8962_init_beep(struct snd_soc_codec *codec) | ||
3514 | { | ||
3515 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3516 | int ret; | ||
3517 | |||
3518 | wm8962->beep = input_allocate_device(); | ||
3519 | if (!wm8962->beep) { | ||
3520 | dev_err(codec->dev, "Failed to allocate beep device\n"); | ||
3521 | return; | ||
3522 | } | ||
3523 | |||
3524 | INIT_WORK(&wm8962->beep_work, wm8962_beep_work); | ||
3525 | wm8962->beep_rate = 0; | ||
3526 | |||
3527 | wm8962->beep->name = "WM8962 Beep Generator"; | ||
3528 | wm8962->beep->phys = dev_name(codec->dev); | ||
3529 | wm8962->beep->id.bustype = BUS_I2C; | ||
3530 | |||
3531 | wm8962->beep->evbit[0] = BIT_MASK(EV_SND); | ||
3532 | wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE); | ||
3533 | wm8962->beep->event = wm8962_beep_event; | ||
3534 | wm8962->beep->dev.parent = codec->dev; | ||
3535 | input_set_drvdata(wm8962->beep, codec); | ||
3536 | |||
3537 | ret = input_register_device(wm8962->beep); | ||
3538 | if (ret != 0) { | ||
3539 | input_free_device(wm8962->beep); | ||
3540 | wm8962->beep = NULL; | ||
3541 | dev_err(codec->dev, "Failed to register beep device\n"); | ||
3542 | } | ||
3543 | |||
3544 | ret = device_create_file(codec->dev, &dev_attr_beep); | ||
3545 | if (ret != 0) { | ||
3546 | dev_err(codec->dev, "Failed to create keyclick file: %d\n", | ||
3547 | ret); | ||
3548 | } | ||
3549 | } | ||
3550 | |||
3551 | static void wm8962_free_beep(struct snd_soc_codec *codec) | ||
3552 | { | ||
3553 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3554 | |||
3555 | device_remove_file(codec->dev, &dev_attr_beep); | ||
3556 | input_unregister_device(wm8962->beep); | ||
3557 | cancel_work_sync(&wm8962->beep_work); | ||
3558 | wm8962->beep = NULL; | ||
3559 | |||
3560 | snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0); | ||
3561 | } | ||
3562 | #else | ||
3563 | static void wm8962_init_beep(struct snd_soc_codec *codec) | ||
3564 | { | ||
3565 | } | ||
3566 | |||
3567 | static void wm8962_free_beep(struct snd_soc_codec *codec) | ||
3568 | { | ||
3569 | } | ||
3570 | #endif | ||
3571 | |||
3572 | static void wm8962_set_gpio_mode(struct snd_soc_codec *codec, int gpio) | ||
3573 | { | ||
3574 | int mask = 0; | ||
3575 | int val = 0; | ||
3576 | |||
3577 | /* Some of the GPIOs are behind MFP configuration and need to | ||
3578 | * be put into GPIO mode. */ | ||
3579 | switch (gpio) { | ||
3580 | case 2: | ||
3581 | mask = WM8962_CLKOUT2_SEL_MASK; | ||
3582 | val = 1 << WM8962_CLKOUT2_SEL_SHIFT; | ||
3583 | break; | ||
3584 | case 3: | ||
3585 | mask = WM8962_CLKOUT3_SEL_MASK; | ||
3586 | val = 1 << WM8962_CLKOUT3_SEL_SHIFT; | ||
3587 | break; | ||
3588 | default: | ||
3589 | break; | ||
3590 | } | ||
3591 | |||
3592 | if (mask) | ||
3593 | snd_soc_update_bits(codec, WM8962_ANALOGUE_CLOCKING1, | ||
3594 | mask, val); | ||
3595 | } | ||
3596 | |||
3597 | #ifdef CONFIG_GPIOLIB | ||
3598 | static inline struct wm8962_priv *gpio_to_wm8962(struct gpio_chip *chip) | ||
3599 | { | ||
3600 | return container_of(chip, struct wm8962_priv, gpio_chip); | ||
3601 | } | ||
3602 | |||
3603 | static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset) | ||
3604 | { | ||
3605 | struct wm8962_priv *wm8962 = gpio_to_wm8962(chip); | ||
3606 | struct snd_soc_codec *codec = wm8962->codec; | ||
3607 | |||
3608 | /* The WM8962 GPIOs aren't linearly numbered. For simplicity | ||
3609 | * we export linear numbers and error out if the unsupported | ||
3610 | * ones are requsted. | ||
3611 | */ | ||
3612 | switch (offset + 1) { | ||
3613 | case 2: | ||
3614 | case 3: | ||
3615 | case 5: | ||
3616 | case 6: | ||
3617 | break; | ||
3618 | default: | ||
3619 | return -EINVAL; | ||
3620 | } | ||
3621 | |||
3622 | wm8962_set_gpio_mode(codec, offset + 1); | ||
3623 | |||
3624 | return 0; | ||
3625 | } | ||
3626 | |||
3627 | static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value) | ||
3628 | { | ||
3629 | struct wm8962_priv *wm8962 = gpio_to_wm8962(chip); | ||
3630 | struct snd_soc_codec *codec = wm8962->codec; | ||
3631 | |||
3632 | snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset, | ||
3633 | WM8962_GP2_LVL, value << WM8962_GP2_LVL_SHIFT); | ||
3634 | } | ||
3635 | |||
3636 | static int wm8962_gpio_direction_out(struct gpio_chip *chip, | ||
3637 | unsigned offset, int value) | ||
3638 | { | ||
3639 | struct wm8962_priv *wm8962 = gpio_to_wm8962(chip); | ||
3640 | struct snd_soc_codec *codec = wm8962->codec; | ||
3641 | int val; | ||
3642 | |||
3643 | /* Force function 1 (logic output) */ | ||
3644 | val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT); | ||
3645 | |||
3646 | return snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset, | ||
3647 | WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val); | ||
3648 | } | ||
3649 | |||
3650 | static struct gpio_chip wm8962_template_chip = { | ||
3651 | .label = "wm8962", | ||
3652 | .owner = THIS_MODULE, | ||
3653 | .request = wm8962_gpio_request, | ||
3654 | .direction_output = wm8962_gpio_direction_out, | ||
3655 | .set = wm8962_gpio_set, | ||
3656 | .can_sleep = 1, | ||
3657 | }; | ||
3658 | |||
3659 | static void wm8962_init_gpio(struct snd_soc_codec *codec) | ||
3660 | { | ||
3661 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3662 | struct wm8962_pdata *pdata = dev_get_platdata(codec->dev); | ||
3663 | int ret; | ||
3664 | |||
3665 | wm8962->gpio_chip = wm8962_template_chip; | ||
3666 | wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO; | ||
3667 | wm8962->gpio_chip.dev = codec->dev; | ||
3668 | |||
3669 | if (pdata && pdata->gpio_base) | ||
3670 | wm8962->gpio_chip.base = pdata->gpio_base; | ||
3671 | else | ||
3672 | wm8962->gpio_chip.base = -1; | ||
3673 | |||
3674 | ret = gpiochip_add(&wm8962->gpio_chip); | ||
3675 | if (ret != 0) | ||
3676 | dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret); | ||
3677 | } | ||
3678 | |||
3679 | static void wm8962_free_gpio(struct snd_soc_codec *codec) | ||
3680 | { | ||
3681 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3682 | int ret; | ||
3683 | |||
3684 | ret = gpiochip_remove(&wm8962->gpio_chip); | ||
3685 | if (ret != 0) | ||
3686 | dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret); | ||
3687 | } | ||
3688 | #else | ||
3689 | static void wm8962_init_gpio(struct snd_soc_codec *codec) | ||
3690 | { | ||
3691 | } | ||
3692 | |||
3693 | static void wm8962_free_gpio(struct snd_soc_codec *codec) | ||
3694 | { | ||
3695 | } | ||
3696 | #endif | ||
3697 | |||
3698 | static int wm8962_probe(struct snd_soc_codec *codec) | ||
3699 | { | ||
3700 | int ret; | ||
3701 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3702 | struct wm8962_pdata *pdata = dev_get_platdata(codec->dev); | ||
3703 | struct i2c_client *i2c = container_of(codec->dev, struct i2c_client, | ||
3704 | dev); | ||
3705 | int i, trigger, irq_pol; | ||
3706 | |||
3707 | wm8962->codec = codec; | ||
3708 | INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work); | ||
3709 | |||
3710 | codec->cache_sync = 1; | ||
3711 | codec->idle_bias_off = 1; | ||
3712 | |||
3713 | ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C); | ||
3714 | if (ret != 0) { | ||
3715 | dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret); | ||
3716 | goto err; | ||
3717 | } | ||
3718 | |||
3719 | for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) | ||
3720 | wm8962->supplies[i].supply = wm8962_supply_names[i]; | ||
3721 | |||
3722 | ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8962->supplies), | ||
3723 | wm8962->supplies); | ||
3724 | if (ret != 0) { | ||
3725 | dev_err(codec->dev, "Failed to request supplies: %d\n", ret); | ||
3726 | goto err; | ||
3727 | } | ||
3728 | |||
3729 | wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0; | ||
3730 | wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1; | ||
3731 | wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2; | ||
3732 | wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3; | ||
3733 | wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4; | ||
3734 | wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5; | ||
3735 | wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6; | ||
3736 | wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7; | ||
3737 | |||
3738 | /* This should really be moved into the regulator core */ | ||
3739 | for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) { | ||
3740 | ret = regulator_register_notifier(wm8962->supplies[i].consumer, | ||
3741 | &wm8962->disable_nb[i]); | ||
3742 | if (ret != 0) { | ||
3743 | dev_err(codec->dev, | ||
3744 | "Failed to register regulator notifier: %d\n", | ||
3745 | ret); | ||
3746 | } | ||
3747 | } | ||
3748 | |||
3749 | ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies), | ||
3750 | wm8962->supplies); | ||
3751 | if (ret != 0) { | ||
3752 | dev_err(codec->dev, "Failed to enable supplies: %d\n", ret); | ||
3753 | goto err_get; | ||
3754 | } | ||
3755 | |||
3756 | ret = snd_soc_read(codec, WM8962_SOFTWARE_RESET); | ||
3757 | if (ret < 0) { | ||
3758 | dev_err(codec->dev, "Failed to read ID register\n"); | ||
3759 | goto err_enable; | ||
3760 | } | ||
3761 | if (ret != wm8962_reg[WM8962_SOFTWARE_RESET]) { | ||
3762 | dev_err(codec->dev, "Device is not a WM8962, ID %x != %x\n", | ||
3763 | ret, wm8962_reg[WM8962_SOFTWARE_RESET]); | ||
3764 | ret = -EINVAL; | ||
3765 | goto err_enable; | ||
3766 | } | ||
3767 | |||
3768 | ret = snd_soc_read(codec, WM8962_RIGHT_INPUT_VOLUME); | ||
3769 | if (ret < 0) { | ||
3770 | dev_err(codec->dev, "Failed to read device revision: %d\n", | ||
3771 | ret); | ||
3772 | goto err_enable; | ||
3773 | } | ||
3774 | |||
3775 | dev_info(codec->dev, "customer id %x revision %c\n", | ||
3776 | (ret & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT, | ||
3777 | ((ret & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT) | ||
3778 | + 'A'); | ||
3779 | |||
3780 | ret = wm8962_reset(codec); | ||
3781 | if (ret < 0) { | ||
3782 | dev_err(codec->dev, "Failed to issue reset\n"); | ||
3783 | goto err_enable; | ||
3784 | } | ||
3785 | |||
3786 | /* SYSCLK defaults to on; make sure it is off so we can safely | ||
3787 | * write to registers if the device is declocked. | ||
3788 | */ | ||
3789 | snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_ENA, 0); | ||
3790 | |||
3791 | regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies); | ||
3792 | |||
3793 | if (pdata) { | ||
3794 | /* Apply static configuration for GPIOs */ | ||
3795 | for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++) | ||
3796 | if (pdata->gpio_init[i]) { | ||
3797 | wm8962_set_gpio_mode(codec, i + 1); | ||
3798 | snd_soc_write(codec, 0x200 + i, | ||
3799 | pdata->gpio_init[i] & 0xffff); | ||
3800 | } | ||
3801 | |||
3802 | /* Put the speakers into mono mode? */ | ||
3803 | if (pdata->spk_mono) | ||
3804 | wm8962->reg_cache[WM8962_CLASS_D_CONTROL_2] | ||
3805 | |= WM8962_SPK_MONO; | ||
3806 | |||
3807 | /* Micbias setup, detection enable and detection | ||
3808 | * threasholds. */ | ||
3809 | if (pdata->mic_cfg) | ||
3810 | snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4, | ||
3811 | WM8962_MICDET_ENA | | ||
3812 | WM8962_MICDET_THR_MASK | | ||
3813 | WM8962_MICSHORT_THR_MASK | | ||
3814 | WM8962_MICBIAS_LVL, | ||
3815 | pdata->mic_cfg); | ||
3816 | } | ||
3817 | |||
3818 | /* Latch volume update bits */ | ||
3819 | wm8962->reg_cache[WM8962_LEFT_INPUT_VOLUME] |= WM8962_IN_VU; | ||
3820 | wm8962->reg_cache[WM8962_RIGHT_INPUT_VOLUME] |= WM8962_IN_VU; | ||
3821 | wm8962->reg_cache[WM8962_LEFT_ADC_VOLUME] |= WM8962_ADC_VU; | ||
3822 | wm8962->reg_cache[WM8962_RIGHT_ADC_VOLUME] |= WM8962_ADC_VU; | ||
3823 | wm8962->reg_cache[WM8962_LEFT_DAC_VOLUME] |= WM8962_DAC_VU; | ||
3824 | wm8962->reg_cache[WM8962_RIGHT_DAC_VOLUME] |= WM8962_DAC_VU; | ||
3825 | wm8962->reg_cache[WM8962_SPKOUTL_VOLUME] |= WM8962_SPKOUT_VU; | ||
3826 | wm8962->reg_cache[WM8962_SPKOUTR_VOLUME] |= WM8962_SPKOUT_VU; | ||
3827 | wm8962->reg_cache[WM8962_HPOUTL_VOLUME] |= WM8962_HPOUT_VU; | ||
3828 | wm8962->reg_cache[WM8962_HPOUTR_VOLUME] |= WM8962_HPOUT_VU; | ||
3829 | |||
3830 | wm8962_add_widgets(codec); | ||
3831 | |||
3832 | wm8962_init_beep(codec); | ||
3833 | wm8962_init_gpio(codec); | ||
3834 | |||
3835 | if (i2c->irq) { | ||
3836 | if (pdata && pdata->irq_active_low) { | ||
3837 | trigger = IRQF_TRIGGER_LOW; | ||
3838 | irq_pol = WM8962_IRQ_POL; | ||
3839 | } else { | ||
3840 | trigger = IRQF_TRIGGER_HIGH; | ||
3841 | irq_pol = 0; | ||
3842 | } | ||
3843 | |||
3844 | snd_soc_update_bits(codec, WM8962_INTERRUPT_CONTROL, | ||
3845 | WM8962_IRQ_POL, irq_pol); | ||
3846 | |||
3847 | ret = request_threaded_irq(i2c->irq, NULL, wm8962_irq, | ||
3848 | trigger | IRQF_ONESHOT, | ||
3849 | "wm8962", codec); | ||
3850 | if (ret != 0) { | ||
3851 | dev_err(codec->dev, "Failed to request IRQ %d: %d\n", | ||
3852 | i2c->irq, ret); | ||
3853 | /* Non-fatal */ | ||
3854 | } else { | ||
3855 | /* Enable error reporting IRQs by default */ | ||
3856 | snd_soc_update_bits(codec, | ||
3857 | WM8962_INTERRUPT_STATUS_2_MASK, | ||
3858 | WM8962_TEMP_SHUT_EINT | | ||
3859 | WM8962_FIFOS_ERR_EINT, 0); | ||
3860 | } | ||
3861 | } | ||
3862 | |||
3863 | return 0; | ||
3864 | |||
3865 | err_enable: | ||
3866 | regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies); | ||
3867 | err_get: | ||
3868 | regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies); | ||
3869 | err: | ||
3870 | kfree(wm8962); | ||
3871 | return ret; | ||
3872 | } | ||
3873 | |||
3874 | static int wm8962_remove(struct snd_soc_codec *codec) | ||
3875 | { | ||
3876 | struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec); | ||
3877 | struct i2c_client *i2c = container_of(codec->dev, struct i2c_client, | ||
3878 | dev); | ||
3879 | int i; | ||
3880 | |||
3881 | if (i2c->irq) | ||
3882 | free_irq(i2c->irq, codec); | ||
3883 | |||
3884 | cancel_delayed_work_sync(&wm8962->mic_work); | ||
3885 | |||
3886 | wm8962_free_gpio(codec); | ||
3887 | wm8962_free_beep(codec); | ||
3888 | for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) | ||
3889 | regulator_unregister_notifier(wm8962->supplies[i].consumer, | ||
3890 | &wm8962->disable_nb[i]); | ||
3891 | regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies); | ||
3892 | |||
3893 | return 0; | ||
3894 | } | ||
3895 | |||
3896 | static struct snd_soc_codec_driver soc_codec_dev_wm8962 = { | ||
3897 | .probe = wm8962_probe, | ||
3898 | .remove = wm8962_remove, | ||
3899 | .resume = wm8962_resume, | ||
3900 | .set_bias_level = wm8962_set_bias_level, | ||
3901 | .reg_cache_size = WM8962_MAX_REGISTER + 1, | ||
3902 | .reg_word_size = sizeof(u16), | ||
3903 | .reg_cache_default = wm8962_reg, | ||
3904 | .volatile_register = wm8962_volatile_register, | ||
3905 | .readable_register = wm8962_readable_register, | ||
3906 | }; | ||
3907 | |||
3908 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) | ||
3909 | static __devinit int wm8962_i2c_probe(struct i2c_client *i2c, | ||
3910 | const struct i2c_device_id *id) | ||
3911 | { | ||
3912 | struct wm8962_priv *wm8962; | ||
3913 | int ret; | ||
3914 | |||
3915 | wm8962 = kzalloc(sizeof(struct wm8962_priv), GFP_KERNEL); | ||
3916 | if (wm8962 == NULL) | ||
3917 | return -ENOMEM; | ||
3918 | |||
3919 | i2c_set_clientdata(i2c, wm8962); | ||
3920 | |||
3921 | ret = snd_soc_register_codec(&i2c->dev, | ||
3922 | &soc_codec_dev_wm8962, &wm8962_dai, 1); | ||
3923 | if (ret < 0) | ||
3924 | kfree(wm8962); | ||
3925 | |||
3926 | return ret; | ||
3927 | } | ||
3928 | |||
3929 | static __devexit int wm8962_i2c_remove(struct i2c_client *client) | ||
3930 | { | ||
3931 | snd_soc_unregister_codec(&client->dev); | ||
3932 | kfree(i2c_get_clientdata(client)); | ||
3933 | return 0; | ||
3934 | } | ||
3935 | |||
3936 | static const struct i2c_device_id wm8962_i2c_id[] = { | ||
3937 | { "wm8962", 0 }, | ||
3938 | { } | ||
3939 | }; | ||
3940 | MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id); | ||
3941 | |||
3942 | static struct i2c_driver wm8962_i2c_driver = { | ||
3943 | .driver = { | ||
3944 | .name = "wm8962", | ||
3945 | .owner = THIS_MODULE, | ||
3946 | }, | ||
3947 | .probe = wm8962_i2c_probe, | ||
3948 | .remove = __devexit_p(wm8962_i2c_remove), | ||
3949 | .id_table = wm8962_i2c_id, | ||
3950 | }; | ||
3951 | #endif | ||
3952 | |||
3953 | static int __init wm8962_modinit(void) | ||
3954 | { | ||
3955 | int ret; | ||
3956 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) | ||
3957 | ret = i2c_add_driver(&wm8962_i2c_driver); | ||
3958 | if (ret != 0) { | ||
3959 | printk(KERN_ERR "Failed to register WM8962 I2C driver: %d\n", | ||
3960 | ret); | ||
3961 | } | ||
3962 | #endif | ||
3963 | return 0; | ||
3964 | } | ||
3965 | module_init(wm8962_modinit); | ||
3966 | |||
3967 | static void __exit wm8962_exit(void) | ||
3968 | { | ||
3969 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) | ||
3970 | i2c_del_driver(&wm8962_i2c_driver); | ||
3971 | #endif | ||
3972 | } | ||
3973 | module_exit(wm8962_exit); | ||
3974 | |||
3975 | MODULE_DESCRIPTION("ASoC WM8962 driver"); | ||
3976 | MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>"); | ||
3977 | MODULE_LICENSE("GPL"); | ||