diff options
Diffstat (limited to 'include/asm-ppc/cpm2.h')
| -rw-r--r-- | include/asm-ppc/cpm2.h | 46 |
1 files changed, 46 insertions, 0 deletions
diff --git a/include/asm-ppc/cpm2.h b/include/asm-ppc/cpm2.h index 42fd1068cf2a..c5883dbed63f 100644 --- a/include/asm-ppc/cpm2.h +++ b/include/asm-ppc/cpm2.h | |||
| @@ -1039,6 +1039,52 @@ typedef struct im_idma { | |||
| 1039 | #define CMXSCR_TS4CS_CLK7 0x00000006 /* SCC4 Tx Clock Source is CLK7 */ | 1039 | #define CMXSCR_TS4CS_CLK7 0x00000006 /* SCC4 Tx Clock Source is CLK7 */ |
| 1040 | #define CMXSCR_TS4CS_CLK8 0x00000007 /* SCC4 Tx Clock Source is CLK8 */ | 1040 | #define CMXSCR_TS4CS_CLK8 0x00000007 /* SCC4 Tx Clock Source is CLK8 */ |
| 1041 | 1041 | ||
| 1042 | /*----------------------------------------------------------------------- | ||
| 1043 | * SIUMCR - SIU Module Configuration Register 4-31 | ||
| 1044 | */ | ||
| 1045 | #define SIUMCR_BBD 0x80000000 /* Bus Busy Disable */ | ||
| 1046 | #define SIUMCR_ESE 0x40000000 /* External Snoop Enable */ | ||
| 1047 | #define SIUMCR_PBSE 0x20000000 /* Parity Byte Select Enable */ | ||
| 1048 | #define SIUMCR_CDIS 0x10000000 /* Core Disable */ | ||
| 1049 | #define SIUMCR_DPPC00 0x00000000 /* Data Parity Pins Configuration*/ | ||
| 1050 | #define SIUMCR_DPPC01 0x04000000 /* - " - */ | ||
| 1051 | #define SIUMCR_DPPC10 0x08000000 /* - " - */ | ||
| 1052 | #define SIUMCR_DPPC11 0x0c000000 /* - " - */ | ||
| 1053 | #define SIUMCR_L2CPC00 0x00000000 /* L2 Cache Pins Configuration */ | ||
| 1054 | #define SIUMCR_L2CPC01 0x01000000 /* - " - */ | ||
| 1055 | #define SIUMCR_L2CPC10 0x02000000 /* - " - */ | ||
| 1056 | #define SIUMCR_L2CPC11 0x03000000 /* - " - */ | ||
| 1057 | #define SIUMCR_LBPC00 0x00000000 /* Local Bus Pins Configuration */ | ||
| 1058 | #define SIUMCR_LBPC01 0x00400000 /* - " - */ | ||
| 1059 | #define SIUMCR_LBPC10 0x00800000 /* - " - */ | ||
| 1060 | #define SIUMCR_LBPC11 0x00c00000 /* - " - */ | ||
| 1061 | #define SIUMCR_APPC00 0x00000000 /* Address Parity Pins Configuration*/ | ||
| 1062 | #define SIUMCR_APPC01 0x00100000 /* - " - */ | ||
| 1063 | #define SIUMCR_APPC10 0x00200000 /* - " - */ | ||
| 1064 | #define SIUMCR_APPC11 0x00300000 /* - " - */ | ||
| 1065 | #define SIUMCR_CS10PC00 0x00000000 /* CS10 Pin Configuration */ | ||
| 1066 | #define SIUMCR_CS10PC01 0x00040000 /* - " - */ | ||
| 1067 | #define SIUMCR_CS10PC10 0x00080000 /* - " - */ | ||
| 1068 | #define SIUMCR_CS10PC11 0x000c0000 /* - " - */ | ||
| 1069 | #define SIUMCR_BCTLC00 0x00000000 /* Buffer Control Configuration */ | ||
| 1070 | #define SIUMCR_BCTLC01 0x00010000 /* - " - */ | ||
| 1071 | #define SIUMCR_BCTLC10 0x00020000 /* - " - */ | ||
| 1072 | #define SIUMCR_BCTLC11 0x00030000 /* - " - */ | ||
| 1073 | #define SIUMCR_MMR00 0x00000000 /* Mask Masters Requests */ | ||
| 1074 | #define SIUMCR_MMR01 0x00004000 /* - " - */ | ||
| 1075 | #define SIUMCR_MMR10 0x00008000 /* - " - */ | ||
| 1076 | #define SIUMCR_MMR11 0x0000c000 /* - " - */ | ||
| 1077 | #define SIUMCR_LPBSE 0x00002000 /* LocalBus Parity Byte Select Enable*/ | ||
| 1078 | |||
| 1079 | /*----------------------------------------------------------------------- | ||
| 1080 | * SCCR - System Clock Control Register 9-8 | ||
| 1081 | */ | ||
| 1082 | #define SCCR_PCI_MODE 0x00000100 /* PCI Mode */ | ||
| 1083 | #define SCCR_PCI_MODCK 0x00000080 /* Value of PCI_MODCK pin */ | ||
| 1084 | #define SCCR_PCIDF_MSK 0x00000078 /* PCI division factor */ | ||
| 1085 | #define SCCR_PCIDF_SHIFT 3 | ||
| 1086 | |||
| 1087 | |||
| 1042 | #endif /* __CPM2__ */ | 1088 | #endif /* __CPM2__ */ |
| 1043 | #endif /* __KERNEL__ */ | 1089 | #endif /* __KERNEL__ */ |
| 1044 | 1090 | ||
