diff options
Diffstat (limited to 'include/asm-powerpc/mmu.h')
-rw-r--r-- | include/asm-powerpc/mmu.h | 406 |
1 files changed, 6 insertions, 400 deletions
diff --git a/include/asm-powerpc/mmu.h b/include/asm-powerpc/mmu.h index e22fd8811505..06b3e6d336cb 100644 --- a/include/asm-powerpc/mmu.h +++ b/include/asm-powerpc/mmu.h | |||
@@ -2,408 +2,14 @@ | |||
2 | #define _ASM_POWERPC_MMU_H_ | 2 | #define _ASM_POWERPC_MMU_H_ |
3 | #ifdef __KERNEL__ | 3 | #ifdef __KERNEL__ |
4 | 4 | ||
5 | #ifndef CONFIG_PPC64 | 5 | #ifdef CONFIG_PPC64 |
6 | #include <asm-ppc/mmu.h> | 6 | /* 64-bit classic hash table MMU */ |
7 | # include <asm/mmu-hash64.h> | ||
7 | #else | 8 | #else |
8 | 9 | /* 32-bit. FIXME: split up the 32-bit MMU types, and revise for | |
9 | /* | 10 | * arch/powerpc */ |
10 | * PowerPC memory management structures | 11 | # include <asm-ppc/mmu.h> |
11 | * | ||
12 | * Dave Engebretsen & Mike Corrigan <{engebret|mikejc}@us.ibm.com> | ||
13 | * PPC64 rework. | ||
14 | * | ||
15 | * This program is free software; you can redistribute it and/or | ||
16 | * modify it under the terms of the GNU General Public License | ||
17 | * as published by the Free Software Foundation; either version | ||
18 | * 2 of the License, or (at your option) any later version. | ||
19 | */ | ||
20 | |||
21 | #include <asm/asm-compat.h> | ||
22 | #include <asm/page.h> | ||
23 | |||
24 | /* | ||
25 | * Segment table | ||
26 | */ | ||
27 | |||
28 | #define STE_ESID_V 0x80 | ||
29 | #define STE_ESID_KS 0x20 | ||
30 | #define STE_ESID_KP 0x10 | ||
31 | #define STE_ESID_N 0x08 | ||
32 | |||
33 | #define STE_VSID_SHIFT 12 | ||
34 | |||
35 | /* Location of cpu0's segment table */ | ||
36 | #define STAB0_PAGE 0x6 | ||
37 | #define STAB0_OFFSET (STAB0_PAGE << 12) | ||
38 | #define STAB0_PHYS_ADDR (STAB0_OFFSET + PHYSICAL_START) | ||
39 | |||
40 | #ifndef __ASSEMBLY__ | ||
41 | extern char initial_stab[]; | ||
42 | #endif /* ! __ASSEMBLY */ | ||
43 | |||
44 | /* | ||
45 | * SLB | ||
46 | */ | ||
47 | |||
48 | #define SLB_NUM_BOLTED 3 | ||
49 | #define SLB_CACHE_ENTRIES 8 | ||
50 | |||
51 | /* Bits in the SLB ESID word */ | ||
52 | #define SLB_ESID_V ASM_CONST(0x0000000008000000) /* valid */ | ||
53 | |||
54 | /* Bits in the SLB VSID word */ | ||
55 | #define SLB_VSID_SHIFT 12 | ||
56 | #define SLB_VSID_B ASM_CONST(0xc000000000000000) | ||
57 | #define SLB_VSID_B_256M ASM_CONST(0x0000000000000000) | ||
58 | #define SLB_VSID_B_1T ASM_CONST(0x4000000000000000) | ||
59 | #define SLB_VSID_KS ASM_CONST(0x0000000000000800) | ||
60 | #define SLB_VSID_KP ASM_CONST(0x0000000000000400) | ||
61 | #define SLB_VSID_N ASM_CONST(0x0000000000000200) /* no-execute */ | ||
62 | #define SLB_VSID_L ASM_CONST(0x0000000000000100) | ||
63 | #define SLB_VSID_C ASM_CONST(0x0000000000000080) /* class */ | ||
64 | #define SLB_VSID_LP ASM_CONST(0x0000000000000030) | ||
65 | #define SLB_VSID_LP_00 ASM_CONST(0x0000000000000000) | ||
66 | #define SLB_VSID_LP_01 ASM_CONST(0x0000000000000010) | ||
67 | #define SLB_VSID_LP_10 ASM_CONST(0x0000000000000020) | ||
68 | #define SLB_VSID_LP_11 ASM_CONST(0x0000000000000030) | ||
69 | #define SLB_VSID_LLP (SLB_VSID_L|SLB_VSID_LP) | ||
70 | |||
71 | #define SLB_VSID_KERNEL (SLB_VSID_KP) | ||
72 | #define SLB_VSID_USER (SLB_VSID_KP|SLB_VSID_KS|SLB_VSID_C) | ||
73 | |||
74 | #define SLBIE_C (0x08000000) | ||
75 | |||
76 | /* | ||
77 | * Hash table | ||
78 | */ | ||
79 | |||
80 | #define HPTES_PER_GROUP 8 | ||
81 | |||
82 | #define HPTE_V_AVPN_SHIFT 7 | ||
83 | #define HPTE_V_AVPN ASM_CONST(0xffffffffffffff80) | ||
84 | #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT) | ||
85 | #define HPTE_V_COMPARE(x,y) (!(((x) ^ (y)) & HPTE_V_AVPN)) | ||
86 | #define HPTE_V_BOLTED ASM_CONST(0x0000000000000010) | ||
87 | #define HPTE_V_LOCK ASM_CONST(0x0000000000000008) | ||
88 | #define HPTE_V_LARGE ASM_CONST(0x0000000000000004) | ||
89 | #define HPTE_V_SECONDARY ASM_CONST(0x0000000000000002) | ||
90 | #define HPTE_V_VALID ASM_CONST(0x0000000000000001) | ||
91 | |||
92 | #define HPTE_R_PP0 ASM_CONST(0x8000000000000000) | ||
93 | #define HPTE_R_TS ASM_CONST(0x4000000000000000) | ||
94 | #define HPTE_R_RPN_SHIFT 12 | ||
95 | #define HPTE_R_RPN ASM_CONST(0x3ffffffffffff000) | ||
96 | #define HPTE_R_FLAGS ASM_CONST(0x00000000000003ff) | ||
97 | #define HPTE_R_PP ASM_CONST(0x0000000000000003) | ||
98 | #define HPTE_R_N ASM_CONST(0x0000000000000004) | ||
99 | #define HPTE_R_C ASM_CONST(0x0000000000000080) | ||
100 | #define HPTE_R_R ASM_CONST(0x0000000000000100) | ||
101 | |||
102 | /* Values for PP (assumes Ks=0, Kp=1) */ | ||
103 | /* pp0 will always be 0 for linux */ | ||
104 | #define PP_RWXX 0 /* Supervisor read/write, User none */ | ||
105 | #define PP_RWRX 1 /* Supervisor read/write, User read */ | ||
106 | #define PP_RWRW 2 /* Supervisor read/write, User read/write */ | ||
107 | #define PP_RXRX 3 /* Supervisor read, User read */ | ||
108 | |||
109 | #ifndef __ASSEMBLY__ | ||
110 | |||
111 | typedef struct { | ||
112 | unsigned long v; | ||
113 | unsigned long r; | ||
114 | } hpte_t; | ||
115 | |||
116 | extern hpte_t *htab_address; | ||
117 | extern unsigned long htab_size_bytes; | ||
118 | extern unsigned long htab_hash_mask; | ||
119 | |||
120 | /* | ||
121 | * Page size definition | ||
122 | * | ||
123 | * shift : is the "PAGE_SHIFT" value for that page size | ||
124 | * sllp : is a bit mask with the value of SLB L || LP to be or'ed | ||
125 | * directly to a slbmte "vsid" value | ||
126 | * penc : is the HPTE encoding mask for the "LP" field: | ||
127 | * | ||
128 | */ | ||
129 | struct mmu_psize_def | ||
130 | { | ||
131 | unsigned int shift; /* number of bits */ | ||
132 | unsigned int penc; /* HPTE encoding */ | ||
133 | unsigned int tlbiel; /* tlbiel supported for that page size */ | ||
134 | unsigned long avpnm; /* bits to mask out in AVPN in the HPTE */ | ||
135 | unsigned long sllp; /* SLB L||LP (exact mask to use in slbmte) */ | ||
136 | }; | ||
137 | |||
138 | #endif /* __ASSEMBLY__ */ | ||
139 | |||
140 | /* | ||
141 | * The kernel use the constants below to index in the page sizes array. | ||
142 | * The use of fixed constants for this purpose is better for performances | ||
143 | * of the low level hash refill handlers. | ||
144 | * | ||
145 | * A non supported page size has a "shift" field set to 0 | ||
146 | * | ||
147 | * Any new page size being implemented can get a new entry in here. Whether | ||
148 | * the kernel will use it or not is a different matter though. The actual page | ||
149 | * size used by hugetlbfs is not defined here and may be made variable | ||
150 | */ | ||
151 | |||
152 | #define MMU_PAGE_4K 0 /* 4K */ | ||
153 | #define MMU_PAGE_64K 1 /* 64K */ | ||
154 | #define MMU_PAGE_64K_AP 2 /* 64K Admixed (in a 4K segment) */ | ||
155 | #define MMU_PAGE_1M 3 /* 1M */ | ||
156 | #define MMU_PAGE_16M 4 /* 16M */ | ||
157 | #define MMU_PAGE_16G 5 /* 16G */ | ||
158 | #define MMU_PAGE_COUNT 6 | ||
159 | |||
160 | #ifndef __ASSEMBLY__ | ||
161 | |||
162 | /* | ||
163 | * The current system page sizes | ||
164 | */ | ||
165 | extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT]; | ||
166 | extern int mmu_linear_psize; | ||
167 | extern int mmu_virtual_psize; | ||
168 | extern int mmu_vmalloc_psize; | ||
169 | extern int mmu_io_psize; | ||
170 | |||
171 | /* | ||
172 | * If the processor supports 64k normal pages but not 64k cache | ||
173 | * inhibited pages, we have to be prepared to switch processes | ||
174 | * to use 4k pages when they create cache-inhibited mappings. | ||
175 | * If this is the case, mmu_ci_restrictions will be set to 1. | ||
176 | */ | ||
177 | extern int mmu_ci_restrictions; | ||
178 | |||
179 | #ifdef CONFIG_HUGETLB_PAGE | ||
180 | /* | ||
181 | * The page size index of the huge pages for use by hugetlbfs | ||
182 | */ | ||
183 | extern int mmu_huge_psize; | ||
184 | |||
185 | #endif /* CONFIG_HUGETLB_PAGE */ | ||
186 | |||
187 | /* | ||
188 | * This function sets the AVPN and L fields of the HPTE appropriately | ||
189 | * for the page size | ||
190 | */ | ||
191 | static inline unsigned long hpte_encode_v(unsigned long va, int psize) | ||
192 | { | ||
193 | unsigned long v = | ||
194 | v = (va >> 23) & ~(mmu_psize_defs[psize].avpnm); | ||
195 | v <<= HPTE_V_AVPN_SHIFT; | ||
196 | if (psize != MMU_PAGE_4K) | ||
197 | v |= HPTE_V_LARGE; | ||
198 | return v; | ||
199 | } | ||
200 | |||
201 | /* | ||
202 | * This function sets the ARPN, and LP fields of the HPTE appropriately | ||
203 | * for the page size. We assume the pa is already "clean" that is properly | ||
204 | * aligned for the requested page size | ||
205 | */ | ||
206 | static inline unsigned long hpte_encode_r(unsigned long pa, int psize) | ||
207 | { | ||
208 | unsigned long r; | ||
209 | |||
210 | /* A 4K page needs no special encoding */ | ||
211 | if (psize == MMU_PAGE_4K) | ||
212 | return pa & HPTE_R_RPN; | ||
213 | else { | ||
214 | unsigned int penc = mmu_psize_defs[psize].penc; | ||
215 | unsigned int shift = mmu_psize_defs[psize].shift; | ||
216 | return (pa & ~((1ul << shift) - 1)) | (penc << 12); | ||
217 | } | ||
218 | return r; | ||
219 | } | ||
220 | |||
221 | /* | ||
222 | * This hashes a virtual address for a 256Mb segment only for now | ||
223 | */ | ||
224 | |||
225 | static inline unsigned long hpt_hash(unsigned long va, unsigned int shift) | ||
226 | { | ||
227 | return ((va >> 28) & 0x7fffffffffUL) ^ ((va & 0x0fffffffUL) >> shift); | ||
228 | } | ||
229 | |||
230 | extern int __hash_page_4K(unsigned long ea, unsigned long access, | ||
231 | unsigned long vsid, pte_t *ptep, unsigned long trap, | ||
232 | unsigned int local); | ||
233 | extern int __hash_page_64K(unsigned long ea, unsigned long access, | ||
234 | unsigned long vsid, pte_t *ptep, unsigned long trap, | ||
235 | unsigned int local); | ||
236 | struct mm_struct; | ||
237 | extern int hash_page(unsigned long ea, unsigned long access, unsigned long trap); | ||
238 | extern int hash_huge_page(struct mm_struct *mm, unsigned long access, | ||
239 | unsigned long ea, unsigned long vsid, int local, | ||
240 | unsigned long trap); | ||
241 | |||
242 | extern int htab_bolt_mapping(unsigned long vstart, unsigned long vend, | ||
243 | unsigned long pstart, unsigned long mode, | ||
244 | int psize); | ||
245 | |||
246 | extern void htab_initialize(void); | ||
247 | extern void htab_initialize_secondary(void); | ||
248 | extern void hpte_init_native(void); | ||
249 | extern void hpte_init_lpar(void); | ||
250 | extern void hpte_init_iSeries(void); | ||
251 | extern void hpte_init_beat(void); | ||
252 | |||
253 | extern void stabs_alloc(void); | ||
254 | extern void slb_initialize(void); | ||
255 | extern void slb_flush_and_rebolt(void); | ||
256 | extern void stab_initialize(unsigned long stab); | ||
257 | |||
258 | #endif /* __ASSEMBLY__ */ | ||
259 | |||
260 | /* | ||
261 | * VSID allocation | ||
262 | * | ||
263 | * We first generate a 36-bit "proto-VSID". For kernel addresses this | ||
264 | * is equal to the ESID, for user addresses it is: | ||
265 | * (context << 15) | (esid & 0x7fff) | ||
266 | * | ||
267 | * The two forms are distinguishable because the top bit is 0 for user | ||
268 | * addresses, whereas the top two bits are 1 for kernel addresses. | ||
269 | * Proto-VSIDs with the top two bits equal to 0b10 are reserved for | ||
270 | * now. | ||
271 | * | ||
272 | * The proto-VSIDs are then scrambled into real VSIDs with the | ||
273 | * multiplicative hash: | ||
274 | * | ||
275 | * VSID = (proto-VSID * VSID_MULTIPLIER) % VSID_MODULUS | ||
276 | * where VSID_MULTIPLIER = 268435399 = 0xFFFFFC7 | ||
277 | * VSID_MODULUS = 2^36-1 = 0xFFFFFFFFF | ||
278 | * | ||
279 | * This scramble is only well defined for proto-VSIDs below | ||
280 | * 0xFFFFFFFFF, so both proto-VSID and actual VSID 0xFFFFFFFFF are | ||
281 | * reserved. VSID_MULTIPLIER is prime, so in particular it is | ||
282 | * co-prime to VSID_MODULUS, making this a 1:1 scrambling function. | ||
283 | * Because the modulus is 2^n-1 we can compute it efficiently without | ||
284 | * a divide or extra multiply (see below). | ||
285 | * | ||
286 | * This scheme has several advantages over older methods: | ||
287 | * | ||
288 | * - We have VSIDs allocated for every kernel address | ||
289 | * (i.e. everything above 0xC000000000000000), except the very top | ||
290 | * segment, which simplifies several things. | ||
291 | * | ||
292 | * - We allow for 15 significant bits of ESID and 20 bits of | ||
293 | * context for user addresses. i.e. 8T (43 bits) of address space for | ||
294 | * up to 1M contexts (although the page table structure and context | ||
295 | * allocation will need changes to take advantage of this). | ||
296 | * | ||
297 | * - The scramble function gives robust scattering in the hash | ||
298 | * table (at least based on some initial results). The previous | ||
299 | * method was more susceptible to pathological cases giving excessive | ||
300 | * hash collisions. | ||
301 | */ | ||
302 | /* | ||
303 | * WARNING - If you change these you must make sure the asm | ||
304 | * implementations in slb_allocate (slb_low.S), do_stab_bolted | ||
305 | * (head.S) and ASM_VSID_SCRAMBLE (below) are changed accordingly. | ||
306 | * | ||
307 | * You'll also need to change the precomputed VSID values in head.S | ||
308 | * which are used by the iSeries firmware. | ||
309 | */ | ||
310 | |||
311 | #define VSID_MULTIPLIER ASM_CONST(200730139) /* 28-bit prime */ | ||
312 | #define VSID_BITS 36 | ||
313 | #define VSID_MODULUS ((1UL<<VSID_BITS)-1) | ||
314 | |||
315 | #define CONTEXT_BITS 19 | ||
316 | #define USER_ESID_BITS 16 | ||
317 | |||
318 | #define USER_VSID_RANGE (1UL << (USER_ESID_BITS + SID_SHIFT)) | ||
319 | |||
320 | /* | ||
321 | * This macro generates asm code to compute the VSID scramble | ||
322 | * function. Used in slb_allocate() and do_stab_bolted. The function | ||
323 | * computed is: (protovsid*VSID_MULTIPLIER) % VSID_MODULUS | ||
324 | * | ||
325 | * rt = register continaing the proto-VSID and into which the | ||
326 | * VSID will be stored | ||
327 | * rx = scratch register (clobbered) | ||
328 | * | ||
329 | * - rt and rx must be different registers | ||
330 | * - The answer will end up in the low 36 bits of rt. The higher | ||
331 | * bits may contain other garbage, so you may need to mask the | ||
332 | * result. | ||
333 | */ | ||
334 | #define ASM_VSID_SCRAMBLE(rt, rx) \ | ||
335 | lis rx,VSID_MULTIPLIER@h; \ | ||
336 | ori rx,rx,VSID_MULTIPLIER@l; \ | ||
337 | mulld rt,rt,rx; /* rt = rt * MULTIPLIER */ \ | ||
338 | \ | ||
339 | srdi rx,rt,VSID_BITS; \ | ||
340 | clrldi rt,rt,(64-VSID_BITS); \ | ||
341 | add rt,rt,rx; /* add high and low bits */ \ | ||
342 | /* Now, r3 == VSID (mod 2^36-1), and lies between 0 and \ | ||
343 | * 2^36-1+2^28-1. That in particular means that if r3 >= \ | ||
344 | * 2^36-1, then r3+1 has the 2^36 bit set. So, if r3+1 has \ | ||
345 | * the bit clear, r3 already has the answer we want, if it \ | ||
346 | * doesn't, the answer is the low 36 bits of r3+1. So in all \ | ||
347 | * cases the answer is the low 36 bits of (r3 + ((r3+1) >> 36))*/\ | ||
348 | addi rx,rt,1; \ | ||
349 | srdi rx,rx,VSID_BITS; /* extract 2^36 bit */ \ | ||
350 | add rt,rt,rx | ||
351 | |||
352 | |||
353 | #ifndef __ASSEMBLY__ | ||
354 | |||
355 | typedef unsigned long mm_context_id_t; | ||
356 | |||
357 | typedef struct { | ||
358 | mm_context_id_t id; | ||
359 | u16 user_psize; /* page size index */ | ||
360 | u16 sllp; /* SLB entry page size encoding */ | ||
361 | #ifdef CONFIG_HUGETLB_PAGE | ||
362 | u16 low_htlb_areas, high_htlb_areas; | ||
363 | #endif | 12 | #endif |
364 | unsigned long vdso_base; | ||
365 | } mm_context_t; | ||
366 | |||
367 | |||
368 | static inline unsigned long vsid_scramble(unsigned long protovsid) | ||
369 | { | ||
370 | #if 0 | ||
371 | /* The code below is equivalent to this function for arguments | ||
372 | * < 2^VSID_BITS, which is all this should ever be called | ||
373 | * with. However gcc is not clever enough to compute the | ||
374 | * modulus (2^n-1) without a second multiply. */ | ||
375 | return ((protovsid * VSID_MULTIPLIER) % VSID_MODULUS); | ||
376 | #else /* 1 */ | ||
377 | unsigned long x; | ||
378 | |||
379 | x = protovsid * VSID_MULTIPLIER; | ||
380 | x = (x >> VSID_BITS) + (x & VSID_MODULUS); | ||
381 | return (x + ((x+1) >> VSID_BITS)) & VSID_MODULUS; | ||
382 | #endif /* 1 */ | ||
383 | } | ||
384 | |||
385 | /* This is only valid for addresses >= KERNELBASE */ | ||
386 | static inline unsigned long get_kernel_vsid(unsigned long ea) | ||
387 | { | ||
388 | return vsid_scramble(ea >> SID_SHIFT); | ||
389 | } | ||
390 | |||
391 | /* This is only valid for user addresses (which are below 2^41) */ | ||
392 | static inline unsigned long get_vsid(unsigned long context, unsigned long ea) | ||
393 | { | ||
394 | return vsid_scramble((context << USER_ESID_BITS) | ||
395 | | (ea >> SID_SHIFT)); | ||
396 | } | ||
397 | |||
398 | #define VSID_SCRAMBLE(pvsid) (((pvsid) * VSID_MULTIPLIER) % VSID_MODULUS) | ||
399 | #define KERNEL_VSID(ea) VSID_SCRAMBLE(GET_ESID(ea)) | ||
400 | |||
401 | /* Physical address used by some IO functions */ | ||
402 | typedef unsigned long phys_addr_t; | ||
403 | |||
404 | |||
405 | #endif /* __ASSEMBLY */ | ||
406 | 13 | ||
407 | #endif /* CONFIG_PPC64 */ | ||
408 | #endif /* __KERNEL__ */ | 14 | #endif /* __KERNEL__ */ |
409 | #endif /* _ASM_POWERPC_MMU_H_ */ | 15 | #endif /* _ASM_POWERPC_MMU_H_ */ |