aboutsummaryrefslogtreecommitdiffstats
path: root/include/asm-mips/txx9/tx4938.h
diff options
context:
space:
mode:
Diffstat (limited to 'include/asm-mips/txx9/tx4938.h')
-rw-r--r--include/asm-mips/txx9/tx4938.h627
1 files changed, 627 insertions, 0 deletions
diff --git a/include/asm-mips/txx9/tx4938.h b/include/asm-mips/txx9/tx4938.h
new file mode 100644
index 000000000000..7f9cfef1c6d2
--- /dev/null
+++ b/include/asm-mips/txx9/tx4938.h
@@ -0,0 +1,627 @@
1/*
2 * Definitions for TX4937/TX4938
3 * Copyright (C) 2000-2001 Toshiba Corporation
4 *
5 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
6 * terms of the GNU General Public License version 2. This program is
7 * licensed "as is" without any warranty of any kind, whether express
8 * or implied.
9 *
10 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
11 */
12#ifndef __ASM_TXX9_TX4938_H
13#define __ASM_TXX9_TX4938_H
14
15#define tx4938_read_nfmc(addr) (*(volatile unsigned int *)(addr))
16#define tx4938_write_nfmc(b, addr) (*(volatile unsigned int *)(addr)) = (b)
17
18#define TX4938_NR_IRQ_LOCAL TX4938_IRQ_PIC_BEG
19
20#define TX4938_IRQ_IRC_PCIC (TX4938_NR_IRQ_LOCAL + TX4938_IR_PCIC)
21#define TX4938_IRQ_IRC_PCIERR (TX4938_NR_IRQ_LOCAL + TX4938_IR_PCIERR)
22
23#define TX4938_PCIIO_0 0x10000000
24#define TX4938_PCIIO_1 0x01010000
25#define TX4938_PCIMEM_0 0x08000000
26#define TX4938_PCIMEM_1 0x11000000
27
28#define TX4938_PCIIO_SIZE_0 0x01000000
29#define TX4938_PCIIO_SIZE_1 0x00010000
30#define TX4938_PCIMEM_SIZE_0 0x08000000
31#define TX4938_PCIMEM_SIZE_1 0x00010000
32
33#define TX4938_REG_BASE 0xff1f0000 /* == TX4937_REG_BASE */
34#define TX4938_REG_SIZE 0x00010000 /* == TX4937_REG_SIZE */
35
36/* NDFMC, SRAMC, PCIC1, SPIC: TX4938 only */
37#define TX4938_NDFMC_REG (TX4938_REG_BASE + 0x5000)
38#define TX4938_SRAMC_REG (TX4938_REG_BASE + 0x6000)
39#define TX4938_PCIC1_REG (TX4938_REG_BASE + 0x7000)
40#define TX4938_SDRAMC_REG (TX4938_REG_BASE + 0x8000)
41#define TX4938_EBUSC_REG (TX4938_REG_BASE + 0x9000)
42#define TX4938_DMA_REG(ch) (TX4938_REG_BASE + 0xb000 + (ch) * 0x800)
43#define TX4938_PCIC_REG (TX4938_REG_BASE + 0xd000)
44#define TX4938_CCFG_REG (TX4938_REG_BASE + 0xe000)
45#define TX4938_NR_TMR 3
46#define TX4938_TMR_REG(ch) ((TX4938_REG_BASE + 0xf000) + (ch) * 0x100)
47#define TX4938_NR_SIO 2
48#define TX4938_SIO_REG(ch) ((TX4938_REG_BASE + 0xf300) + (ch) * 0x100)
49#define TX4938_PIO_REG (TX4938_REG_BASE + 0xf500)
50#define TX4938_IRC_REG (TX4938_REG_BASE + 0xf600)
51#define TX4938_ACLC_REG (TX4938_REG_BASE + 0xf700)
52#define TX4938_SPI_REG (TX4938_REG_BASE + 0xf800)
53
54#ifdef __ASSEMBLY__
55#define _CONST64(c) c
56#else
57#define _CONST64(c) c##ull
58
59#include <asm/byteorder.h>
60
61#ifdef __BIG_ENDIAN
62#define endian_def_l2(e1, e2) \
63 volatile unsigned long e1, e2
64#define endian_def_s2(e1, e2) \
65 volatile unsigned short e1, e2
66#define endian_def_sb2(e1, e2, e3) \
67 volatile unsigned short e1;volatile unsigned char e2, e3
68#define endian_def_b2s(e1, e2, e3) \
69 volatile unsigned char e1, e2;volatile unsigned short e3
70#define endian_def_b4(e1, e2, e3, e4) \
71 volatile unsigned char e1, e2, e3, e4
72#else
73#define endian_def_l2(e1, e2) \
74 volatile unsigned long e2, e1
75#define endian_def_s2(e1, e2) \
76 volatile unsigned short e2, e1
77#define endian_def_sb2(e1, e2, e3) \
78 volatile unsigned char e3, e2;volatile unsigned short e1
79#define endian_def_b2s(e1, e2, e3) \
80 volatile unsigned short e3;volatile unsigned char e2, e1
81#define endian_def_b4(e1, e2, e3, e4) \
82 volatile unsigned char e4, e3, e2, e1
83#endif
84
85
86struct tx4938_sdramc_reg {
87 volatile unsigned long long cr[4];
88 volatile unsigned long long unused0[4];
89 volatile unsigned long long tr;
90 volatile unsigned long long unused1[2];
91 volatile unsigned long long cmd;
92 volatile unsigned long long sfcmd;
93};
94
95struct tx4938_ebusc_reg {
96 volatile unsigned long long cr[8];
97};
98
99struct tx4938_dma_reg {
100 struct tx4938_dma_ch_reg {
101 volatile unsigned long long cha;
102 volatile unsigned long long sar;
103 volatile unsigned long long dar;
104 endian_def_l2(unused0, cntr);
105 endian_def_l2(unused1, sair);
106 endian_def_l2(unused2, dair);
107 endian_def_l2(unused3, ccr);
108 endian_def_l2(unused4, csr);
109 } ch[4];
110 volatile unsigned long long dbr[8];
111 volatile unsigned long long tdhr;
112 volatile unsigned long long midr;
113 endian_def_l2(unused0, mcr);
114};
115
116struct tx4938_pcic_reg {
117 volatile unsigned long pciid;
118 volatile unsigned long pcistatus;
119 volatile unsigned long pciccrev;
120 volatile unsigned long pcicfg1;
121 volatile unsigned long p2gm0plbase; /* +10 */
122 volatile unsigned long p2gm0pubase;
123 volatile unsigned long p2gm1plbase;
124 volatile unsigned long p2gm1pubase;
125 volatile unsigned long p2gm2pbase; /* +20 */
126 volatile unsigned long p2giopbase;
127 volatile unsigned long unused0;
128 volatile unsigned long pcisid;
129 volatile unsigned long unused1; /* +30 */
130 volatile unsigned long pcicapptr;
131 volatile unsigned long unused2;
132 volatile unsigned long pcicfg2;
133 volatile unsigned long g2ptocnt; /* +40 */
134 volatile unsigned long unused3[15];
135 volatile unsigned long g2pstatus; /* +80 */
136 volatile unsigned long g2pmask;
137 volatile unsigned long pcisstatus;
138 volatile unsigned long pcimask;
139 volatile unsigned long p2gcfg; /* +90 */
140 volatile unsigned long p2gstatus;
141 volatile unsigned long p2gmask;
142 volatile unsigned long p2gccmd;
143 volatile unsigned long unused4[24]; /* +a0 */
144 volatile unsigned long pbareqport; /* +100 */
145 volatile unsigned long pbacfg;
146 volatile unsigned long pbastatus;
147 volatile unsigned long pbamask;
148 volatile unsigned long pbabm; /* +110 */
149 volatile unsigned long pbacreq;
150 volatile unsigned long pbacgnt;
151 volatile unsigned long pbacstate;
152 volatile unsigned long long g2pmgbase[3]; /* +120 */
153 volatile unsigned long long g2piogbase;
154 volatile unsigned long g2pmmask[3]; /* +140 */
155 volatile unsigned long g2piomask;
156 volatile unsigned long long g2pmpbase[3]; /* +150 */
157 volatile unsigned long long g2piopbase;
158 volatile unsigned long pciccfg; /* +170 */
159 volatile unsigned long pcicstatus;
160 volatile unsigned long pcicmask;
161 volatile unsigned long unused5;
162 volatile unsigned long long p2gmgbase[3]; /* +180 */
163 volatile unsigned long long p2giogbase;
164 volatile unsigned long g2pcfgadrs; /* +1a0 */
165 volatile unsigned long g2pcfgdata;
166 volatile unsigned long unused6[8];
167 volatile unsigned long g2pintack;
168 volatile unsigned long g2pspc;
169 volatile unsigned long unused7[12]; /* +1d0 */
170 volatile unsigned long long pdmca; /* +200 */
171 volatile unsigned long long pdmga;
172 volatile unsigned long long pdmpa;
173 volatile unsigned long long pdmctr;
174 volatile unsigned long long pdmcfg; /* +220 */
175 volatile unsigned long long pdmsts;
176};
177
178struct tx4938_aclc_reg {
179 volatile unsigned long acctlen;
180 volatile unsigned long acctldis;
181 volatile unsigned long acregacc;
182 volatile unsigned long unused0;
183 volatile unsigned long acintsts;
184 volatile unsigned long acintmsts;
185 volatile unsigned long acinten;
186 volatile unsigned long acintdis;
187 volatile unsigned long acsemaph;
188 volatile unsigned long unused1[7];
189 volatile unsigned long acgpidat;
190 volatile unsigned long acgpodat;
191 volatile unsigned long acslten;
192 volatile unsigned long acsltdis;
193 volatile unsigned long acfifosts;
194 volatile unsigned long unused2[11];
195 volatile unsigned long acdmasts;
196 volatile unsigned long acdmasel;
197 volatile unsigned long unused3[6];
198 volatile unsigned long acaudodat;
199 volatile unsigned long acsurrdat;
200 volatile unsigned long accentdat;
201 volatile unsigned long aclfedat;
202 volatile unsigned long acaudiat;
203 volatile unsigned long unused4;
204 volatile unsigned long acmodoat;
205 volatile unsigned long acmodidat;
206 volatile unsigned long unused5[15];
207 volatile unsigned long acrevid;
208};
209
210
211struct tx4938_tmr_reg {
212 volatile unsigned long tcr;
213 volatile unsigned long tisr;
214 volatile unsigned long cpra;
215 volatile unsigned long cprb;
216 volatile unsigned long itmr;
217 volatile unsigned long unused0[3];
218 volatile unsigned long ccdr;
219 volatile unsigned long unused1[3];
220 volatile unsigned long pgmr;
221 volatile unsigned long unused2[3];
222 volatile unsigned long wtmr;
223 volatile unsigned long unused3[43];
224 volatile unsigned long trr;
225};
226
227struct tx4938_sio_reg {
228 volatile unsigned long lcr;
229 volatile unsigned long dicr;
230 volatile unsigned long disr;
231 volatile unsigned long cisr;
232 volatile unsigned long fcr;
233 volatile unsigned long flcr;
234 volatile unsigned long bgr;
235 volatile unsigned long tfifo;
236 volatile unsigned long rfifo;
237};
238
239struct tx4938_ndfmc_reg {
240 endian_def_l2(unused0, dtr);
241 endian_def_l2(unused1, mcr);
242 endian_def_l2(unused2, sr);
243 endian_def_l2(unused3, isr);
244 endian_def_l2(unused4, imr);
245 endian_def_l2(unused5, spr);
246 endian_def_l2(unused6, rstr);
247};
248
249struct tx4938_spi_reg {
250 volatile unsigned long mcr;
251 volatile unsigned long cr0;
252 volatile unsigned long cr1;
253 volatile unsigned long fs;
254 volatile unsigned long unused1;
255 volatile unsigned long sr;
256 volatile unsigned long dr;
257 volatile unsigned long unused2;
258};
259
260struct tx4938_sramc_reg {
261 volatile unsigned long long cr;
262};
263
264struct tx4938_ccfg_reg {
265 volatile unsigned long long ccfg;
266 volatile unsigned long long crir;
267 volatile unsigned long long pcfg;
268 volatile unsigned long long tear;
269 volatile unsigned long long clkctr;
270 volatile unsigned long long unused0;
271 volatile unsigned long long garbc;
272 volatile unsigned long long unused1;
273 volatile unsigned long long unused2;
274 volatile unsigned long long ramp;
275 volatile unsigned long long unused3;
276 volatile unsigned long long jmpadr;
277};
278
279#undef endian_def_l2
280#undef endian_def_s2
281#undef endian_def_sb2
282#undef endian_def_b2s
283#undef endian_def_b4
284
285#endif /* __ASSEMBLY__ */
286
287/*
288 * NDFMC
289 */
290
291/* NDFMCR : NDFMC Mode Control */
292#define TX4938_NDFMCR_WE 0x80
293#define TX4938_NDFMCR_ECC_ALL 0x60
294#define TX4938_NDFMCR_ECC_RESET 0x60
295#define TX4938_NDFMCR_ECC_READ 0x40
296#define TX4938_NDFMCR_ECC_ON 0x20
297#define TX4938_NDFMCR_ECC_OFF 0x00
298#define TX4938_NDFMCR_CE 0x10
299#define TX4938_NDFMCR_BSPRT 0x04
300#define TX4938_NDFMCR_ALE 0x02
301#define TX4938_NDFMCR_CLE 0x01
302
303/* NDFMCR : NDFMC Status */
304#define TX4938_NDFSR_BUSY 0x80
305
306/* NDFMCR : NDFMC Reset */
307#define TX4938_NDFRSTR_RST 0x01
308
309/*
310 * IRC
311 */
312
313#define TX4938_IR_ECCERR 0
314#define TX4938_IR_WTOERR 1
315#define TX4938_NUM_IR_INT 6
316#define TX4938_IR_INT(n) (2 + (n))
317#define TX4938_NUM_IR_SIO 2
318#define TX4938_IR_SIO(n) (8 + (n))
319#define TX4938_NUM_IR_DMA 4
320#define TX4938_IR_DMA(ch, n) ((ch ? 27 : 10) + (n)) /* 10-13, 27-30 */
321#define TX4938_IR_PIO 14
322#define TX4938_IR_PDMAC 15
323#define TX4938_IR_PCIC 16
324#define TX4938_NUM_IR_TMR 3
325#define TX4938_IR_TMR(n) (17 + (n))
326#define TX4938_IR_NDFMC 21
327#define TX4938_IR_PCIERR 22
328#define TX4938_IR_PCIPME 23
329#define TX4938_IR_ACLC 24
330#define TX4938_IR_ACLCPME 25
331#define TX4938_IR_PCIC1 26
332#define TX4938_IR_SPI 31
333#define TX4938_NUM_IR 32
334/* multiplex */
335#define TX4938_IR_ETH0 TX4938_IR_INT(4)
336#define TX4938_IR_ETH1 TX4938_IR_INT(3)
337
338/*
339 * CCFG
340 */
341/* CCFG : Chip Configuration */
342#define TX4938_CCFG_WDRST _CONST64(0x0000020000000000)
343#define TX4938_CCFG_WDREXEN _CONST64(0x0000010000000000)
344#define TX4938_CCFG_BCFG_MASK _CONST64(0x000000ff00000000)
345#define TX4938_CCFG_TINTDIS 0x01000000
346#define TX4938_CCFG_PCI66 0x00800000
347#define TX4938_CCFG_PCIMODE 0x00400000
348#define TX4938_CCFG_PCI1_66 0x00200000
349#define TX4938_CCFG_DIVMODE_MASK 0x001e0000
350#define TX4938_CCFG_DIVMODE_2 (0x4 << 17)
351#define TX4938_CCFG_DIVMODE_2_5 (0xf << 17)
352#define TX4938_CCFG_DIVMODE_3 (0x5 << 17)
353#define TX4938_CCFG_DIVMODE_4 (0x6 << 17)
354#define TX4938_CCFG_DIVMODE_4_5 (0xd << 17)
355#define TX4938_CCFG_DIVMODE_8 (0x0 << 17)
356#define TX4938_CCFG_DIVMODE_10 (0xb << 17)
357#define TX4938_CCFG_DIVMODE_12 (0x1 << 17)
358#define TX4938_CCFG_DIVMODE_16 (0x2 << 17)
359#define TX4938_CCFG_DIVMODE_18 (0x9 << 17)
360#define TX4938_CCFG_BEOW 0x00010000
361#define TX4938_CCFG_WR 0x00008000
362#define TX4938_CCFG_TOE 0x00004000
363#define TX4938_CCFG_PCIXARB 0x00002000
364#define TX4938_CCFG_PCIDIVMODE_MASK 0x00001c00
365#define TX4938_CCFG_PCIDIVMODE_4 (0x1 << 10)
366#define TX4938_CCFG_PCIDIVMODE_4_5 (0x3 << 10)
367#define TX4938_CCFG_PCIDIVMODE_5 (0x5 << 10)
368#define TX4938_CCFG_PCIDIVMODE_5_5 (0x7 << 10)
369#define TX4938_CCFG_PCIDIVMODE_8 (0x0 << 10)
370#define TX4938_CCFG_PCIDIVMODE_9 (0x2 << 10)
371#define TX4938_CCFG_PCIDIVMODE_10 (0x4 << 10)
372#define TX4938_CCFG_PCIDIVMODE_11 (0x6 << 10)
373#define TX4938_CCFG_PCI1DMD 0x00000100
374#define TX4938_CCFG_SYSSP_MASK 0x000000c0
375#define TX4938_CCFG_ENDIAN 0x00000004
376#define TX4938_CCFG_HALT 0x00000002
377#define TX4938_CCFG_ACEHOLD 0x00000001
378
379/* PCFG : Pin Configuration */
380#define TX4938_PCFG_ETH0_SEL _CONST64(0x8000000000000000)
381#define TX4938_PCFG_ETH1_SEL _CONST64(0x4000000000000000)
382#define TX4938_PCFG_ATA_SEL _CONST64(0x2000000000000000)
383#define TX4938_PCFG_ISA_SEL _CONST64(0x1000000000000000)
384#define TX4938_PCFG_SPI_SEL _CONST64(0x0800000000000000)
385#define TX4938_PCFG_NDF_SEL _CONST64(0x0400000000000000)
386#define TX4938_PCFG_SDCLKDLY_MASK 0x30000000
387#define TX4938_PCFG_SDCLKDLY(d) ((d)<<28)
388#define TX4938_PCFG_SYSCLKEN 0x08000000
389#define TX4938_PCFG_SDCLKEN_ALL 0x07800000
390#define TX4938_PCFG_SDCLKEN(ch) (0x00800000<<(ch))
391#define TX4938_PCFG_PCICLKEN_ALL 0x003f0000
392#define TX4938_PCFG_PCICLKEN(ch) (0x00010000<<(ch))
393#define TX4938_PCFG_SEL2 0x00000200
394#define TX4938_PCFG_SEL1 0x00000100
395#define TX4938_PCFG_DMASEL_ALL 0x0000000f
396#define TX4938_PCFG_DMASEL0_DRQ0 0x00000000
397#define TX4938_PCFG_DMASEL0_SIO1 0x00000001
398#define TX4938_PCFG_DMASEL1_DRQ1 0x00000000
399#define TX4938_PCFG_DMASEL1_SIO1 0x00000002
400#define TX4938_PCFG_DMASEL2_DRQ2 0x00000000
401#define TX4938_PCFG_DMASEL2_SIO0 0x00000004
402#define TX4938_PCFG_DMASEL3_DRQ3 0x00000000
403#define TX4938_PCFG_DMASEL3_SIO0 0x00000008
404
405/* CLKCTR : Clock Control */
406#define TX4938_CLKCTR_NDFCKD _CONST64(0x0001000000000000)
407#define TX4938_CLKCTR_NDFRST _CONST64(0x0000000100000000)
408#define TX4938_CLKCTR_ETH1CKD 0x80000000
409#define TX4938_CLKCTR_ETH0CKD 0x40000000
410#define TX4938_CLKCTR_SPICKD 0x20000000
411#define TX4938_CLKCTR_SRAMCKD 0x10000000
412#define TX4938_CLKCTR_PCIC1CKD 0x08000000
413#define TX4938_CLKCTR_DMA1CKD 0x04000000
414#define TX4938_CLKCTR_ACLCKD 0x02000000
415#define TX4938_CLKCTR_PIOCKD 0x01000000
416#define TX4938_CLKCTR_DMACKD 0x00800000
417#define TX4938_CLKCTR_PCICKD 0x00400000
418#define TX4938_CLKCTR_TM0CKD 0x00100000
419#define TX4938_CLKCTR_TM1CKD 0x00080000
420#define TX4938_CLKCTR_TM2CKD 0x00040000
421#define TX4938_CLKCTR_SIO0CKD 0x00020000
422#define TX4938_CLKCTR_SIO1CKD 0x00010000
423#define TX4938_CLKCTR_ETH1RST 0x00008000
424#define TX4938_CLKCTR_ETH0RST 0x00004000
425#define TX4938_CLKCTR_SPIRST 0x00002000
426#define TX4938_CLKCTR_SRAMRST 0x00001000
427#define TX4938_CLKCTR_PCIC1RST 0x00000800
428#define TX4938_CLKCTR_DMA1RST 0x00000400
429#define TX4938_CLKCTR_ACLRST 0x00000200
430#define TX4938_CLKCTR_PIORST 0x00000100
431#define TX4938_CLKCTR_DMARST 0x00000080
432#define TX4938_CLKCTR_PCIRST 0x00000040
433#define TX4938_CLKCTR_TM0RST 0x00000010
434#define TX4938_CLKCTR_TM1RST 0x00000008
435#define TX4938_CLKCTR_TM2RST 0x00000004
436#define TX4938_CLKCTR_SIO0RST 0x00000002
437#define TX4938_CLKCTR_SIO1RST 0x00000001
438
439/* bits for G2PSTATUS/G2PMASK */
440#define TX4938_PCIC_G2PSTATUS_ALL 0x00000003
441#define TX4938_PCIC_G2PSTATUS_TTOE 0x00000002
442#define TX4938_PCIC_G2PSTATUS_RTOE 0x00000001
443
444/* bits for PCIMASK (see also PCI_STATUS_XXX in linux/pci.h */
445#define TX4938_PCIC_PCISTATUS_ALL 0x0000f900
446
447/* bits for PBACFG */
448#define TX4938_PCIC_PBACFG_FIXPA 0x00000008
449#define TX4938_PCIC_PBACFG_RPBA 0x00000004
450#define TX4938_PCIC_PBACFG_PBAEN 0x00000002
451#define TX4938_PCIC_PBACFG_BMCEN 0x00000001
452
453/* bits for G2PMnGBASE */
454#define TX4938_PCIC_G2PMnGBASE_BSDIS _CONST64(0x0000002000000000)
455#define TX4938_PCIC_G2PMnGBASE_ECHG _CONST64(0x0000001000000000)
456
457/* bits for G2PIOGBASE */
458#define TX4938_PCIC_G2PIOGBASE_BSDIS _CONST64(0x0000002000000000)
459#define TX4938_PCIC_G2PIOGBASE_ECHG _CONST64(0x0000001000000000)
460
461/* bits for PCICSTATUS/PCICMASK */
462#define TX4938_PCIC_PCICSTATUS_ALL 0x000007b8
463#define TX4938_PCIC_PCICSTATUS_PME 0x00000400
464#define TX4938_PCIC_PCICSTATUS_TLB 0x00000200
465#define TX4938_PCIC_PCICSTATUS_NIB 0x00000100
466#define TX4938_PCIC_PCICSTATUS_ZIB 0x00000080
467#define TX4938_PCIC_PCICSTATUS_PERR 0x00000020
468#define TX4938_PCIC_PCICSTATUS_SERR 0x00000010
469#define TX4938_PCIC_PCICSTATUS_GBE 0x00000008
470#define TX4938_PCIC_PCICSTATUS_IWB 0x00000002
471#define TX4938_PCIC_PCICSTATUS_E2PDONE 0x00000001
472
473/* bits for PCICCFG */
474#define TX4938_PCIC_PCICCFG_GBWC_MASK 0x0fff0000
475#define TX4938_PCIC_PCICCFG_HRST 0x00000800
476#define TX4938_PCIC_PCICCFG_SRST 0x00000400
477#define TX4938_PCIC_PCICCFG_IRBER 0x00000200
478#define TX4938_PCIC_PCICCFG_G2PMEN(ch) (0x00000100>>(ch))
479#define TX4938_PCIC_PCICCFG_G2PM0EN 0x00000100
480#define TX4938_PCIC_PCICCFG_G2PM1EN 0x00000080
481#define TX4938_PCIC_PCICCFG_G2PM2EN 0x00000040
482#define TX4938_PCIC_PCICCFG_G2PIOEN 0x00000020
483#define TX4938_PCIC_PCICCFG_TCAR 0x00000010
484#define TX4938_PCIC_PCICCFG_ICAEN 0x00000008
485
486/* bits for P2GMnGBASE */
487#define TX4938_PCIC_P2GMnGBASE_TMEMEN _CONST64(0x0000004000000000)
488#define TX4938_PCIC_P2GMnGBASE_TBSDIS _CONST64(0x0000002000000000)
489#define TX4938_PCIC_P2GMnGBASE_TECHG _CONST64(0x0000001000000000)
490
491/* bits for P2GIOGBASE */
492#define TX4938_PCIC_P2GIOGBASE_TIOEN _CONST64(0x0000004000000000)
493#define TX4938_PCIC_P2GIOGBASE_TBSDIS _CONST64(0x0000002000000000)
494#define TX4938_PCIC_P2GIOGBASE_TECHG _CONST64(0x0000001000000000)
495
496#define TX4938_PCIC_IDSEL_AD_TO_SLOT(ad) ((ad) - 11)
497#define TX4938_PCIC_MAX_DEVNU TX4938_PCIC_IDSEL_AD_TO_SLOT(32)
498
499/* bits for PDMCFG */
500#define TX4938_PCIC_PDMCFG_RSTFIFO 0x00200000
501#define TX4938_PCIC_PDMCFG_EXFER 0x00100000
502#define TX4938_PCIC_PDMCFG_REQDLY_MASK 0x00003800
503#define TX4938_PCIC_PDMCFG_REQDLY_NONE (0 << 11)
504#define TX4938_PCIC_PDMCFG_REQDLY_16 (1 << 11)
505#define TX4938_PCIC_PDMCFG_REQDLY_32 (2 << 11)
506#define TX4938_PCIC_PDMCFG_REQDLY_64 (3 << 11)
507#define TX4938_PCIC_PDMCFG_REQDLY_128 (4 << 11)
508#define TX4938_PCIC_PDMCFG_REQDLY_256 (5 << 11)
509#define TX4938_PCIC_PDMCFG_REQDLY_512 (6 << 11)
510#define TX4938_PCIC_PDMCFG_REQDLY_1024 (7 << 11)
511#define TX4938_PCIC_PDMCFG_ERRIE 0x00000400
512#define TX4938_PCIC_PDMCFG_NCCMPIE 0x00000200
513#define TX4938_PCIC_PDMCFG_NTCMPIE 0x00000100
514#define TX4938_PCIC_PDMCFG_CHNEN 0x00000080
515#define TX4938_PCIC_PDMCFG_XFRACT 0x00000040
516#define TX4938_PCIC_PDMCFG_BSWAP 0x00000020
517#define TX4938_PCIC_PDMCFG_XFRSIZE_MASK 0x0000000c
518#define TX4938_PCIC_PDMCFG_XFRSIZE_1DW 0x00000000
519#define TX4938_PCIC_PDMCFG_XFRSIZE_1QW 0x00000004
520#define TX4938_PCIC_PDMCFG_XFRSIZE_4QW 0x00000008
521#define TX4938_PCIC_PDMCFG_XFRDIRC 0x00000002
522#define TX4938_PCIC_PDMCFG_CHRST 0x00000001
523
524/* bits for PDMSTS */
525#define TX4938_PCIC_PDMSTS_REQCNT_MASK 0x3f000000
526#define TX4938_PCIC_PDMSTS_FIFOCNT_MASK 0x00f00000
527#define TX4938_PCIC_PDMSTS_FIFOWP_MASK 0x000c0000
528#define TX4938_PCIC_PDMSTS_FIFORP_MASK 0x00030000
529#define TX4938_PCIC_PDMSTS_ERRINT 0x00000800
530#define TX4938_PCIC_PDMSTS_DONEINT 0x00000400
531#define TX4938_PCIC_PDMSTS_CHNEN 0x00000200
532#define TX4938_PCIC_PDMSTS_XFRACT 0x00000100
533#define TX4938_PCIC_PDMSTS_ACCMP 0x00000080
534#define TX4938_PCIC_PDMSTS_NCCMP 0x00000040
535#define TX4938_PCIC_PDMSTS_NTCMP 0x00000020
536#define TX4938_PCIC_PDMSTS_CFGERR 0x00000008
537#define TX4938_PCIC_PDMSTS_PCIERR 0x00000004
538#define TX4938_PCIC_PDMSTS_CHNERR 0x00000002
539#define TX4938_PCIC_PDMSTS_DATAERR 0x00000001
540#define TX4938_PCIC_PDMSTS_ALL_CMP 0x000000e0
541#define TX4938_PCIC_PDMSTS_ALL_ERR 0x0000000f
542
543/*
544 * DMA
545 */
546/* bits for MCR */
547#define TX4938_DMA_MCR_EIS(ch) (0x10000000<<(ch))
548#define TX4938_DMA_MCR_DIS(ch) (0x01000000<<(ch))
549#define TX4938_DMA_MCR_RSFIF 0x00000080
550#define TX4938_DMA_MCR_FIFUM(ch) (0x00000008<<(ch))
551#define TX4938_DMA_MCR_RPRT 0x00000002
552#define TX4938_DMA_MCR_MSTEN 0x00000001
553
554/* bits for CCRn */
555#define TX4938_DMA_CCR_IMMCHN 0x20000000
556#define TX4938_DMA_CCR_USEXFSZ 0x10000000
557#define TX4938_DMA_CCR_LE 0x08000000
558#define TX4938_DMA_CCR_DBINH 0x04000000
559#define TX4938_DMA_CCR_SBINH 0x02000000
560#define TX4938_DMA_CCR_CHRST 0x01000000
561#define TX4938_DMA_CCR_RVBYTE 0x00800000
562#define TX4938_DMA_CCR_ACKPOL 0x00400000
563#define TX4938_DMA_CCR_REQPL 0x00200000
564#define TX4938_DMA_CCR_EGREQ 0x00100000
565#define TX4938_DMA_CCR_CHDN 0x00080000
566#define TX4938_DMA_CCR_DNCTL 0x00060000
567#define TX4938_DMA_CCR_EXTRQ 0x00010000
568#define TX4938_DMA_CCR_INTRQD 0x0000e000
569#define TX4938_DMA_CCR_INTENE 0x00001000
570#define TX4938_DMA_CCR_INTENC 0x00000800
571#define TX4938_DMA_CCR_INTENT 0x00000400
572#define TX4938_DMA_CCR_CHNEN 0x00000200
573#define TX4938_DMA_CCR_XFACT 0x00000100
574#define TX4938_DMA_CCR_SMPCHN 0x00000020
575#define TX4938_DMA_CCR_XFSZ(order) (((order) << 2) & 0x0000001c)
576#define TX4938_DMA_CCR_XFSZ_1W TX4938_DMA_CCR_XFSZ(2)
577#define TX4938_DMA_CCR_XFSZ_2W TX4938_DMA_CCR_XFSZ(3)
578#define TX4938_DMA_CCR_XFSZ_4W TX4938_DMA_CCR_XFSZ(4)
579#define TX4938_DMA_CCR_XFSZ_8W TX4938_DMA_CCR_XFSZ(5)
580#define TX4938_DMA_CCR_XFSZ_16W TX4938_DMA_CCR_XFSZ(6)
581#define TX4938_DMA_CCR_XFSZ_32W TX4938_DMA_CCR_XFSZ(7)
582#define TX4938_DMA_CCR_MEMIO 0x00000002
583#define TX4938_DMA_CCR_SNGAD 0x00000001
584
585/* bits for CSRn */
586#define TX4938_DMA_CSR_CHNEN 0x00000400
587#define TX4938_DMA_CSR_STLXFER 0x00000200
588#define TX4938_DMA_CSR_CHNACT 0x00000100
589#define TX4938_DMA_CSR_ABCHC 0x00000080
590#define TX4938_DMA_CSR_NCHNC 0x00000040
591#define TX4938_DMA_CSR_NTRNFC 0x00000020
592#define TX4938_DMA_CSR_EXTDN 0x00000010
593#define TX4938_DMA_CSR_CFERR 0x00000008
594#define TX4938_DMA_CSR_CHERR 0x00000004
595#define TX4938_DMA_CSR_DESERR 0x00000002
596#define TX4938_DMA_CSR_SORERR 0x00000001
597
598#ifndef __ASSEMBLY__
599
600#define tx4938_sdramcptr ((struct tx4938_sdramc_reg *)TX4938_SDRAMC_REG)
601#define tx4938_ebuscptr ((struct tx4938_ebusc_reg *)TX4938_EBUSC_REG)
602#define tx4938_dmaptr(ch) ((struct tx4938_dma_reg *)TX4938_DMA_REG(ch))
603#define tx4938_ndfmcptr ((struct tx4938_ndfmc_reg *)TX4938_NDFMC_REG)
604#define tx4938_pcicptr ((struct tx4938_pcic_reg *)TX4938_PCIC_REG)
605#define tx4938_pcic1ptr ((struct tx4938_pcic_reg *)TX4938_PCIC1_REG)
606#define tx4938_ccfgptr ((struct tx4938_ccfg_reg *)TX4938_CCFG_REG)
607#define tx4938_sioptr(ch) ((struct tx4938_sio_reg *)TX4938_SIO_REG(ch))
608#define tx4938_pioptr ((struct txx9_pio_reg __iomem *)TX4938_PIO_REG)
609#define tx4938_aclcptr ((struct tx4938_aclc_reg *)TX4938_ACLC_REG)
610#define tx4938_spiptr ((struct tx4938_spi_reg *)TX4938_SPI_REG)
611#define tx4938_sramcptr ((struct tx4938_sramc_reg *)TX4938_SRAMC_REG)
612
613
614#define TX4938_REV_MAJ_MIN() ((unsigned long)tx4938_ccfgptr->crir & 0x00ff)
615#define TX4938_REV_PCODE() ((unsigned long)tx4938_ccfgptr->crir >> 16)
616
617#define TX4938_SDRAMC_BA(ch) ((tx4938_sdramcptr->cr[ch] >> 49) << 21)
618#define TX4938_SDRAMC_SIZE(ch) (((tx4938_sdramcptr->cr[ch] >> 33) + 1) << 21)
619
620#define TX4938_EBUSC_BA(ch) ((tx4938_ebuscptr->cr[ch] >> 48) << 20)
621#define TX4938_EBUSC_SIZE(ch) \
622 (0x00100000 << ((unsigned long)(tx4938_ebuscptr->cr[ch] >> 8) & 0xf))
623
624
625#endif /* !__ASSEMBLY__ */
626
627#endif