diff options
Diffstat (limited to 'include/asm-mips/cpu.h')
-rw-r--r-- | include/asm-mips/cpu.h | 35 |
1 files changed, 17 insertions, 18 deletions
diff --git a/include/asm-mips/cpu.h b/include/asm-mips/cpu.h index d67f43b09964..107ccbeee294 100644 --- a/include/asm-mips/cpu.h +++ b/include/asm-mips/cpu.h | |||
@@ -255,24 +255,23 @@ | |||
255 | #define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */ | 255 | #define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */ |
256 | #define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */ | 256 | #define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */ |
257 | #define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */ | 257 | #define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */ |
258 | #define MIPS_CPU_SB1_CACHE 0x00000020 /* SB1-style caches */ | 258 | #define MIPS_CPU_FPU 0x00000020 /* CPU has FPU */ |
259 | #define MIPS_CPU_FPU 0x00000040 /* CPU has FPU */ | 259 | #define MIPS_CPU_32FPR 0x00000040 /* 32 dbl. prec. FP registers */ |
260 | #define MIPS_CPU_32FPR 0x00000080 /* 32 dbl. prec. FP registers */ | 260 | #define MIPS_CPU_COUNTER 0x00000080 /* Cycle count/compare */ |
261 | #define MIPS_CPU_COUNTER 0x00000100 /* Cycle count/compare */ | 261 | #define MIPS_CPU_WATCH 0x00000100 /* watchpoint registers */ |
262 | #define MIPS_CPU_WATCH 0x00000200 /* watchpoint registers */ | 262 | #define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */ |
263 | #define MIPS_CPU_DIVEC 0x00000400 /* dedicated interrupt vector */ | 263 | #define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */ |
264 | #define MIPS_CPU_VCE 0x00000800 /* virt. coherence conflict possible */ | 264 | #define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */ |
265 | #define MIPS_CPU_CACHE_CDEX_P 0x00001000 /* Create_Dirty_Exclusive CACHE op */ | 265 | #define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */ |
266 | #define MIPS_CPU_CACHE_CDEX_S 0x00002000 /* ... same for seconary cache ... */ | 266 | #define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */ |
267 | #define MIPS_CPU_MCHECK 0x00004000 /* Machine check exception */ | 267 | #define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */ |
268 | #define MIPS_CPU_EJTAG 0x00008000 /* EJTAG exception */ | 268 | #define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */ |
269 | #define MIPS_CPU_NOFPUEX 0x00010000 /* no FPU exception */ | 269 | #define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */ |
270 | #define MIPS_CPU_LLSC 0x00020000 /* CPU has ll/sc instructions */ | 270 | #define MIPS_CPU_INCLUSIVE_CACHES 0x00020000 /* P-cache subset enforced */ |
271 | #define MIPS_CPU_INCLUSIVE_CACHES 0x00040000 /* P-cache subset enforced */ | 271 | #define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */ |
272 | #define MIPS_CPU_PREFETCH 0x00080000 /* CPU has usable prefetch */ | 272 | #define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */ |
273 | #define MIPS_CPU_VINT 0x00100000 /* CPU supports MIPSR2 vectored interrupts */ | 273 | #define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */ |
274 | #define MIPS_CPU_VEIC 0x00200000 /* CPU supports MIPSR2 external interrupt controller mode */ | 274 | #define MIPS_CPU_ULRI 0x00200000 /* CPU has ULRI feature */ |
275 | #define MIPS_CPU_ULRI 0x00400000 /* CPU has ULRI feature */ | ||
276 | 275 | ||
277 | /* | 276 | /* |
278 | * CPU ASE encodings | 277 | * CPU ASE encodings |