aboutsummaryrefslogtreecommitdiffstats
path: root/include/asm-arm/arch-pxa/pxa-regs.h
diff options
context:
space:
mode:
Diffstat (limited to 'include/asm-arm/arch-pxa/pxa-regs.h')
-rw-r--r--include/asm-arm/arch-pxa/pxa-regs.h301
1 files changed, 0 insertions, 301 deletions
diff --git a/include/asm-arm/arch-pxa/pxa-regs.h b/include/asm-arm/arch-pxa/pxa-regs.h
index e659be4df3ac..e78adf8268ea 100644
--- a/include/asm-arm/arch-pxa/pxa-regs.h
+++ b/include/asm-arm/arch-pxa/pxa-regs.h
@@ -1236,307 +1236,6 @@
1236 1236
1237#endif 1237#endif
1238 1238
1239
1240/* GPIO alternate function assignments */
1241
1242#define GPIO1_RST 1 /* reset */
1243#define GPIO6_MMCCLK 6 /* MMC Clock */
1244#define GPIO7_48MHz 7 /* 48 MHz clock output */
1245#define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
1246#define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
1247#define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
1248#define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
1249#define GPIO12_32KHz 12 /* 32 kHz out */
1250#define GPIO12_CIF_DD_7 12 /* Camera data pin 7 */
1251#define GPIO13_MBGNT 13 /* memory controller grant */
1252#define GPIO14_MBREQ 14 /* alternate bus master request */
1253#define GPIO15_nCS_1 15 /* chip select 1 */
1254#define GPIO16_PWM0 16 /* PWM0 output */
1255#define GPIO17_PWM1 17 /* PWM1 output */
1256#define GPIO17_CIF_DD_6 17 /* Camera data pin 6 */
1257#define GPIO18_RDY 18 /* Ext. Bus Ready */
1258#define GPIO19_DREQ1 19 /* External DMA Request */
1259#define GPIO20_DREQ0 20 /* External DMA Request */
1260#define GPIO23_SCLK 23 /* SSP clock */
1261#define GPIO24_SFRM 24 /* SSP Frame */
1262#define GPIO25_STXD 25 /* SSP transmit */
1263#define GPIO26_SRXD 26 /* SSP receive */
1264#define GPIO27_SEXTCLK 27 /* SSP ext_clk */
1265#define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
1266#define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
1267#define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
1268#define GPIO31_SYNC 31 /* AC97/I2S sync */
1269#define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
1270#define GPIO32_SYSCLK 32 /* I2S System Clock */
1271#define GPIO32_MMCCLK 32 /* MMC Clock (PXA270) */
1272#define GPIO33_nCS_5 33 /* chip select 5 */
1273#define GPIO34_FFRXD 34 /* FFUART receive */
1274#define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
1275#define GPIO35_FFCTS 35 /* FFUART Clear to send */
1276#define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
1277#define GPIO37_FFDSR 37 /* FFUART data set ready */
1278#define GPIO38_FFRI 38 /* FFUART Ring Indicator */
1279#define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
1280#define GPIO39_FFTXD 39 /* FFUART transmit data */
1281#define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
1282#define GPIO41_FFRTS 41 /* FFUART request to send */
1283#define GPIO42_BTRXD 42 /* BTUART receive data */
1284#define GPIO42_HWRXD 42 /* HWUART receive data */
1285#define GPIO43_BTTXD 43 /* BTUART transmit data */
1286#define GPIO43_HWTXD 43 /* HWUART transmit data */
1287#define GPIO44_BTCTS 44 /* BTUART clear to send */
1288#define GPIO44_HWCTS 44 /* HWUART clear to send */
1289#define GPIO45_BTRTS 45 /* BTUART request to send */
1290#define GPIO45_HWRTS 45 /* HWUART request to send */
1291#define GPIO45_AC97_SYSCLK 45 /* AC97 System Clock */
1292#define GPIO46_ICPRXD 46 /* ICP receive data */
1293#define GPIO46_STRXD 46 /* STD_UART receive data */
1294#define GPIO47_ICPTXD 47 /* ICP transmit data */
1295#define GPIO47_STTXD 47 /* STD_UART transmit data */
1296#define GPIO48_nPOE 48 /* Output Enable for Card Space */
1297#define GPIO49_nPWE 49 /* Write Enable for Card Space */
1298#define GPIO50_nPIOR 50 /* I/O Read for Card Space */
1299#define GPIO50_CIF_DD_3 50 /* Camera data pin 3 */
1300#define GPIO51_nPIOW 51 /* I/O Write for Card Space */
1301#define GPIO51_CIF_DD_2 51 /* Camera data pin 2 */
1302#define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
1303#define GPIO52_CIF_DD_4 52 /* Camera data pin 4 */
1304#define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
1305#define GPIO53_MMCCLK 53 /* MMC Clock */
1306#define GPIO53_CIF_MCLK 53 /* Camera Master Clock */
1307#define GPIO54_MMCCLK 54 /* MMC Clock */
1308#define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
1309#define GPIO54_nPCE_2 54 /* Card Enable for Card Space (PXA27x) */
1310#define GPIO54_CIF_PCLK 54 /* Camera Pixel Clock */
1311#define GPIO55_nPREG 55 /* Card Address bit 26 */
1312#define GPIO55_CIF_DD_1 55 /* Camera data pin 1 */
1313#define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
1314#define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
1315#define GPIO58_LDD_0 58 /* LCD data pin 0 */
1316#define GPIO59_LDD_1 59 /* LCD data pin 1 */
1317#define GPIO60_LDD_2 60 /* LCD data pin 2 */
1318#define GPIO61_LDD_3 61 /* LCD data pin 3 */
1319#define GPIO62_LDD_4 62 /* LCD data pin 4 */
1320#define GPIO63_LDD_5 63 /* LCD data pin 5 */
1321#define GPIO64_LDD_6 64 /* LCD data pin 6 */
1322#define GPIO65_LDD_7 65 /* LCD data pin 7 */
1323#define GPIO66_LDD_8 66 /* LCD data pin 8 */
1324#define GPIO66_MBREQ 66 /* alternate bus master req */
1325#define GPIO67_LDD_9 67 /* LCD data pin 9 */
1326#define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
1327#define GPIO68_LDD_10 68 /* LCD data pin 10 */
1328#define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
1329#define GPIO69_LDD_11 69 /* LCD data pin 11 */
1330#define GPIO69_MMCCLK 69 /* MMC_CLK */
1331#define GPIO70_LDD_12 70 /* LCD data pin 12 */
1332#define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
1333#define GPIO71_LDD_13 71 /* LCD data pin 13 */
1334#define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
1335#define GPIO72_LDD_14 72 /* LCD data pin 14 */
1336#define GPIO72_32kHz 72 /* 32 kHz clock */
1337#define GPIO73_LDD_15 73 /* LCD data pin 15 */
1338#define GPIO73_MBGNT 73 /* Memory controller grant */
1339#define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
1340#define GPIO75_LCD_LCLK 75 /* LCD line clock */
1341#define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
1342#define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
1343#define GPIO78_nCS_2 78 /* chip select 2 */
1344#define GPIO79_nCS_3 79 /* chip select 3 */
1345#define GPIO80_nCS_4 80 /* chip select 4 */
1346#define GPIO81_NSCLK 81 /* NSSP clock */
1347#define GPIO81_CIF_DD_0 81 /* Camera data pin 0 */
1348#define GPIO82_NSFRM 82 /* NSSP Frame */
1349#define GPIO82_CIF_DD_5 82 /* Camera data pin 5 */
1350#define GPIO83_NSTXD 83 /* NSSP transmit */
1351#define GPIO84_NSRXD 84 /* NSSP receive */
1352#define GPIO84_CIF_FV 84 /* Camera frame start signal */
1353#define GPIO85_nPCE_1 85 /* Card Enable for Card Space (PXA27x) */
1354#define GPIO85_CIF_LV 85 /* Camera line start signal */
1355#define GPIO92_MMCDAT0 92 /* MMC DAT0 (PXA27x) */
1356#define GPIO102_nPCE_1 102 /* PCMCIA (PXA27x) */
1357#define GPIO109_MMCDAT1 109 /* MMC DAT1 (PXA27x) */
1358#define GPIO110_MMCDAT2 110 /* MMC DAT2 (PXA27x) */
1359#define GPIO110_MMCCS0 110 /* MMC Chip Select 0 (PXA27x) */
1360#define GPIO111_MMCDAT3 111 /* MMC DAT3 (PXA27x) */
1361#define GPIO111_MMCCS1 111 /* MMC Chip Select 1 (PXA27x) */
1362#define GPIO112_MMCCMD 112 /* MMC CMD (PXA27x) */
1363#define GPIO113_I2S_SYSCLK 113 /* I2S System Clock (PXA27x) */
1364#define GPIO113_AC97_RESET_N 113 /* AC97 NRESET on (PXA27x) */
1365
1366/* GPIO alternate function mode & direction */
1367
1368#define GPIO_IN 0x000
1369#define GPIO_OUT 0x080
1370#define GPIO_ALT_FN_1_IN 0x100
1371#define GPIO_ALT_FN_1_OUT 0x180
1372#define GPIO_ALT_FN_2_IN 0x200
1373#define GPIO_ALT_FN_2_OUT 0x280
1374#define GPIO_ALT_FN_3_IN 0x300
1375#define GPIO_ALT_FN_3_OUT 0x380
1376#define GPIO_MD_MASK_NR 0x07f
1377#define GPIO_MD_MASK_DIR 0x080
1378#define GPIO_MD_MASK_FN 0x300
1379#define GPIO_DFLT_LOW 0x400
1380#define GPIO_DFLT_HIGH 0x800
1381
1382#define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
1383#define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
1384#define GPIO7_48MHz_MD ( 7 | GPIO_ALT_FN_1_OUT)
1385#define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
1386#define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
1387#define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
1388#define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
1389#define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
1390#define GPIO12_CIF_DD_7_MD (12 | GPIO_ALT_FN_2_IN)
1391#define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
1392#define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
1393#define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
1394#define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
1395#define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
1396#define GPIO17_CIF_DD_6_MD (17 | GPIO_ALT_FN_2_IN)
1397#define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
1398#define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
1399#define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
1400#define GPIO23_SCLK_MD (23 | GPIO_ALT_FN_2_OUT)
1401#define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
1402#define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
1403#define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
1404#define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
1405#define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
1406#define GPIO28_BITCLK_IN_I2S_MD (28 | GPIO_ALT_FN_2_IN)
1407#define GPIO28_BITCLK_OUT_I2S_MD (28 | GPIO_ALT_FN_1_OUT)
1408#define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
1409#define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
1410#define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
1411#define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
1412#define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
1413#define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
1414#define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
1415#define GPIO32_SYSCLK_I2S_MD (32 | GPIO_ALT_FN_1_OUT)
1416#define GPIO32_MMCCLK_MD (32 | GPIO_ALT_FN_2_OUT)
1417#define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
1418#define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
1419#define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
1420#define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
1421#define GPIO35_KP_MKOUT6_MD (35 | GPIO_ALT_FN_2_OUT)
1422#define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
1423#define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
1424#define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
1425#define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
1426#define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
1427#define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
1428#define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
1429#define GPIO41_KP_MKOUT7_MD (41 | GPIO_ALT_FN_1_OUT)
1430#define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
1431#define GPIO42_HWRXD_MD (42 | GPIO_ALT_FN_3_IN)
1432#define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
1433#define GPIO43_HWTXD_MD (43 | GPIO_ALT_FN_3_OUT)
1434#define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
1435#define GPIO44_HWCTS_MD (44 | GPIO_ALT_FN_3_IN)
1436#define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
1437#define GPIO45_HWRTS_MD (45 | GPIO_ALT_FN_3_OUT)
1438#define GPIO45_SYSCLK_AC97_MD (45 | GPIO_ALT_FN_1_OUT)
1439#define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
1440#define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
1441#define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
1442#define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
1443#define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
1444#define GPIO48_HWTXD_MD (48 | GPIO_ALT_FN_1_OUT)
1445#define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
1446#define GPIO49_HWRXD_MD (49 | GPIO_ALT_FN_1_IN)
1447#define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
1448#define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
1449#define GPIO50_HWCTS_MD (50 | GPIO_ALT_FN_1_IN)
1450#define GPIO50_CIF_DD_3_MD (50 | GPIO_ALT_FN_1_IN)
1451#define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
1452#define GPIO51_HWRTS_MD (51 | GPIO_ALT_FN_1_OUT)
1453#define GPIO51_CIF_DD_2_MD (51 | GPIO_ALT_FN_1_IN)
1454#define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
1455#define GPIO52_CIF_DD_4_MD (52 | GPIO_ALT_FN_1_IN)
1456#define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
1457#define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
1458#define GPIO53_CIF_MCLK_MD (53 | GPIO_ALT_FN_2_OUT)
1459#define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
1460#define GPIO54_nPCE_2_MD (54 | GPIO_ALT_FN_2_OUT)
1461#define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
1462#define GPIO54_CIF_PCLK_MD (54 | GPIO_ALT_FN_3_IN)
1463#define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
1464#define GPIO55_CIF_DD_1_MD (55 | GPIO_ALT_FN_1_IN)
1465#define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
1466#define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
1467#define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
1468#define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
1469#define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
1470#define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
1471#define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
1472#define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
1473#define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
1474#define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
1475#define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
1476#define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
1477#define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
1478#define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
1479#define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
1480#define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
1481#define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
1482#define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
1483#define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
1484#define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
1485#define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
1486#define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
1487#define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
1488#define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
1489#define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
1490#define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
1491#define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
1492#define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
1493#define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
1494#define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
1495#define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
1496#define GPIO78_nPCE_2_MD (78 | GPIO_ALT_FN_1_OUT)
1497#define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
1498#define GPIO79_pSKTSEL_MD (79 | GPIO_ALT_FN_1_OUT)
1499#define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
1500#define GPIO81_NSSP_CLK_OUT (81 | GPIO_ALT_FN_1_OUT)
1501#define GPIO81_NSSP_CLK_IN (81 | GPIO_ALT_FN_1_IN)
1502#define GPIO81_CIF_DD_0_MD (81 | GPIO_ALT_FN_2_IN)
1503#define GPIO82_NSSP_FRM_OUT (82 | GPIO_ALT_FN_1_OUT)
1504#define GPIO82_NSSP_FRM_IN (82 | GPIO_ALT_FN_1_IN)
1505#define GPIO82_CIF_DD_5_MD (82 | GPIO_ALT_FN_3_IN)
1506#define GPIO83_NSSP_TX (83 | GPIO_ALT_FN_1_OUT)
1507#define GPIO83_NSSP_RX (83 | GPIO_ALT_FN_2_IN)
1508#define GPIO84_NSSP_TX (84 | GPIO_ALT_FN_1_OUT)
1509#define GPIO84_NSSP_RX (84 | GPIO_ALT_FN_2_IN)
1510#define GPIO84_CIF_FV_MD (84 | GPIO_ALT_FN_3_IN)
1511#define GPIO85_nPCE_1_MD (85 | GPIO_ALT_FN_1_OUT)
1512#define GPIO85_CIF_LV_MD (85 | GPIO_ALT_FN_3_IN)
1513#define GPIO86_nPCE_1_MD (86 | GPIO_ALT_FN_1_OUT)
1514#define GPIO92_MMCDAT0_MD (92 | GPIO_ALT_FN_1_OUT)
1515#define GPIO95_KP_MKIN6_MD (95 | GPIO_ALT_FN_3_IN)
1516#define GPIO96_KP_DKIN3_MD (96 | GPIO_ALT_FN_1_IN)
1517#define GPIO97_KP_MKIN3_MD (97 | GPIO_ALT_FN_3_IN)
1518#define GPIO100_KP_MKIN0_MD (100 | GPIO_ALT_FN_1_IN)
1519#define GPIO101_KP_MKIN1_MD (101 | GPIO_ALT_FN_1_IN)
1520#define GPIO102_nPCE_1_MD (102 | GPIO_ALT_FN_1_OUT)
1521#define GPIO102_KP_MKIN2_MD (102 | GPIO_ALT_FN_1_IN)
1522#define GPIO103_KP_MKOUT0_MD (103 | GPIO_ALT_FN_2_OUT)
1523#define GPIO104_pSKTSEL_MD (104 | GPIO_ALT_FN_1_OUT)
1524#define GPIO104_KP_MKOUT1_MD (104 | GPIO_ALT_FN_2_OUT)
1525#define GPIO105_KP_MKOUT2_MD (105 | GPIO_ALT_FN_2_OUT)
1526#define GPIO106_KP_MKOUT3_MD (106 | GPIO_ALT_FN_2_OUT)
1527#define GPIO107_KP_MKOUT4_MD (107 | GPIO_ALT_FN_2_OUT)
1528#define GPIO108_KP_MKOUT5_MD (108 | GPIO_ALT_FN_2_OUT)
1529#define GPIO109_MMCDAT1_MD (109 | GPIO_ALT_FN_1_OUT)
1530#define GPIO110_MMCDAT2_MD (110 | GPIO_ALT_FN_1_OUT)
1531#define GPIO110_MMCCS0_MD (110 | GPIO_ALT_FN_1_OUT)
1532#define GPIO111_MMCDAT3_MD (111 | GPIO_ALT_FN_1_OUT)
1533#define GPIO110_MMCCS1_MD (111 | GPIO_ALT_FN_1_OUT)
1534#define GPIO112_MMCCMD_MD (112 | GPIO_ALT_FN_1_OUT)
1535#define GPIO113_I2S_SYSCLK_MD (113 | GPIO_ALT_FN_1_OUT)
1536#define GPIO113_AC97_RESET_N_MD (113 | GPIO_ALT_FN_2_OUT)
1537#define GPIO117_I2CSCL_MD (117 | GPIO_ALT_FN_1_IN)
1538#define GPIO118_I2CSDA_MD (118 | GPIO_ALT_FN_1_IN)
1539
1540/* 1239/*
1541 * Power Manager 1240 * Power Manager
1542 */ 1241 */