diff options
Diffstat (limited to 'drivers/video/via/share.h')
-rw-r--r-- | drivers/video/via/share.h | 72 |
1 files changed, 0 insertions, 72 deletions
diff --git a/drivers/video/via/share.h b/drivers/video/via/share.h index b04c047d44f8..4b7831f0d012 100644 --- a/drivers/video/via/share.h +++ b/drivers/video/via/share.h | |||
@@ -627,77 +627,6 @@ | |||
627 | #define M2048x1536_R60_HSP NEGATIVE | 627 | #define M2048x1536_R60_HSP NEGATIVE |
628 | #define M2048x1536_R60_VSP POSITIVE | 628 | #define M2048x1536_R60_VSP POSITIVE |
629 | 629 | ||
630 | /* define PLL index: */ | ||
631 | #define CLK_25_175M 25175000 | ||
632 | #define CLK_26_880M 26880000 | ||
633 | #define CLK_29_581M 29581000 | ||
634 | #define CLK_31_500M 31500000 | ||
635 | #define CLK_31_728M 31728000 | ||
636 | #define CLK_32_668M 32688000 | ||
637 | #define CLK_36_000M 36000000 | ||
638 | #define CLK_40_000M 40000000 | ||
639 | #define CLK_41_291M 41291000 | ||
640 | #define CLK_43_163M 43163000 | ||
641 | #define CLK_45_250M 45250000 /* 45.46MHz */ | ||
642 | #define CLK_46_000M 46000000 | ||
643 | #define CLK_46_996M 46996000 | ||
644 | #define CLK_48_000M 48000000 | ||
645 | #define CLK_48_875M 48875000 | ||
646 | #define CLK_49_500M 49500000 | ||
647 | #define CLK_52_406M 52406000 | ||
648 | #define CLK_52_977M 52977000 | ||
649 | #define CLK_56_250M 56250000 | ||
650 | #define CLK_57_275M 57275000 | ||
651 | #define CLK_60_466M 60466000 | ||
652 | #define CLK_61_500M 61500000 | ||
653 | #define CLK_65_000M 65000000 | ||
654 | #define CLK_65_178M 65178000 | ||
655 | #define CLK_66_750M 66750000 /* 67.116MHz */ | ||
656 | #define CLK_68_179M 68179000 | ||
657 | #define CLK_69_924M 69924000 | ||
658 | #define CLK_70_159M 70159000 | ||
659 | #define CLK_72_000M 72000000 | ||
660 | #define CLK_74_270M 74270000 | ||
661 | #define CLK_78_750M 78750000 | ||
662 | #define CLK_80_136M 80136000 | ||
663 | #define CLK_83_375M 83375000 | ||
664 | #define CLK_83_950M 83950000 | ||
665 | #define CLK_84_750M 84750000 /* 84.537Mhz */ | ||
666 | #define CLK_85_860M 85860000 | ||
667 | #define CLK_88_750M 88750000 | ||
668 | #define CLK_94_500M 94500000 | ||
669 | #define CLK_97_750M 97750000 | ||
670 | #define CLK_101_000M 101000000 | ||
671 | #define CLK_106_500M 106500000 | ||
672 | #define CLK_108_000M 108000000 | ||
673 | #define CLK_113_309M 113309000 | ||
674 | #define CLK_118_840M 118840000 | ||
675 | #define CLK_119_000M 119000000 | ||
676 | #define CLK_121_750M 121750000 /* 121.704MHz */ | ||
677 | #define CLK_125_104M 125104000 | ||
678 | #define CLK_135_000M 135000000 | ||
679 | #define CLK_136_700M 136700000 | ||
680 | #define CLK_138_400M 138400000 | ||
681 | #define CLK_146_760M 146760000 | ||
682 | #define CLK_148_500M 148500000 | ||
683 | |||
684 | #define CLK_153_920M 153920000 | ||
685 | #define CLK_156_000M 156000000 | ||
686 | #define CLK_157_500M 157500000 | ||
687 | #define CLK_162_000M 162000000 | ||
688 | #define CLK_187_000M 187000000 | ||
689 | #define CLK_193_295M 193295000 | ||
690 | #define CLK_202_500M 202500000 | ||
691 | #define CLK_204_000M 204000000 | ||
692 | #define CLK_218_500M 218500000 | ||
693 | #define CLK_234_000M 234000000 | ||
694 | #define CLK_267_250M 267250000 | ||
695 | #define CLK_297_500M 297500000 | ||
696 | #define CLK_74_481M 74481000 | ||
697 | #define CLK_172_798M 172798000 | ||
698 | #define CLK_122_614M 122614000 | ||
699 | |||
700 | |||
701 | /* Definition CRTC Timing Index */ | 630 | /* Definition CRTC Timing Index */ |
702 | #define H_TOTAL_INDEX 0 | 631 | #define H_TOTAL_INDEX 0 |
703 | #define H_ADDR_INDEX 1 | 632 | #define H_ADDR_INDEX 1 |
@@ -753,7 +682,6 @@ struct display_timing { | |||
753 | 682 | ||
754 | struct crt_mode_table { | 683 | struct crt_mode_table { |
755 | int refresh_rate; | 684 | int refresh_rate; |
756 | unsigned long clk; | ||
757 | int h_sync_polarity; | 685 | int h_sync_polarity; |
758 | int v_sync_polarity; | 686 | int v_sync_polarity; |
759 | struct display_timing crtc; | 687 | struct display_timing crtc; |