diff options
Diffstat (limited to 'drivers/gpu/drm/radeon/rv770d.h')
-rw-r--r-- | drivers/gpu/drm/radeon/rv770d.h | 47 |
1 files changed, 47 insertions, 0 deletions
diff --git a/drivers/gpu/drm/radeon/rv770d.h b/drivers/gpu/drm/radeon/rv770d.h index b7a5a20e81dc..abc8cf5a3672 100644 --- a/drivers/gpu/drm/radeon/rv770d.h +++ b/drivers/gpu/drm/radeon/rv770d.h | |||
@@ -138,6 +138,7 @@ | |||
138 | #define MC_SHARED_CHMAP 0x2004 | 138 | #define MC_SHARED_CHMAP 0x2004 |
139 | #define NOOFCHAN_SHIFT 12 | 139 | #define NOOFCHAN_SHIFT 12 |
140 | #define NOOFCHAN_MASK 0x00003000 | 140 | #define NOOFCHAN_MASK 0x00003000 |
141 | #define MC_SHARED_CHREMAP 0x2008 | ||
141 | 142 | ||
142 | #define MC_ARB_RAMCFG 0x2760 | 143 | #define MC_ARB_RAMCFG 0x2760 |
143 | #define NOOFBANK_SHIFT 0 | 144 | #define NOOFBANK_SHIFT 0 |
@@ -303,6 +304,7 @@ | |||
303 | #define BILINEAR_PRECISION_8_BIT (1 << 31) | 304 | #define BILINEAR_PRECISION_8_BIT (1 << 31) |
304 | 305 | ||
305 | #define TCP_CNTL 0x9610 | 306 | #define TCP_CNTL 0x9610 |
307 | #define TCP_CHAN_STEER 0x9614 | ||
306 | 308 | ||
307 | #define VGT_CACHE_INVALIDATION 0x88C4 | 309 | #define VGT_CACHE_INVALIDATION 0x88C4 |
308 | #define CACHE_INVALIDATION(x) ((x)<<0) | 310 | #define CACHE_INVALIDATION(x) ((x)<<0) |
@@ -351,4 +353,49 @@ | |||
351 | 353 | ||
352 | #define SRBM_STATUS 0x0E50 | 354 | #define SRBM_STATUS 0x0E50 |
353 | 355 | ||
356 | #define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110 | ||
357 | #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914 | ||
358 | #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114 | ||
359 | #define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118 | ||
360 | #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c | ||
361 | #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c | ||
362 | |||
363 | /* PCIE link stuff */ | ||
364 | #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ | ||
365 | #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ | ||
366 | # define LC_LINK_WIDTH_SHIFT 0 | ||
367 | # define LC_LINK_WIDTH_MASK 0x7 | ||
368 | # define LC_LINK_WIDTH_X0 0 | ||
369 | # define LC_LINK_WIDTH_X1 1 | ||
370 | # define LC_LINK_WIDTH_X2 2 | ||
371 | # define LC_LINK_WIDTH_X4 3 | ||
372 | # define LC_LINK_WIDTH_X8 4 | ||
373 | # define LC_LINK_WIDTH_X16 6 | ||
374 | # define LC_LINK_WIDTH_RD_SHIFT 4 | ||
375 | # define LC_LINK_WIDTH_RD_MASK 0x70 | ||
376 | # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) | ||
377 | # define LC_RECONFIG_NOW (1 << 8) | ||
378 | # define LC_RENEGOTIATION_SUPPORT (1 << 9) | ||
379 | # define LC_RENEGOTIATE_EN (1 << 10) | ||
380 | # define LC_SHORT_RECONFIG_EN (1 << 11) | ||
381 | # define LC_UPCONFIGURE_SUPPORT (1 << 12) | ||
382 | # define LC_UPCONFIGURE_DIS (1 << 13) | ||
383 | #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ | ||
384 | # define LC_GEN2_EN_STRAP (1 << 0) | ||
385 | # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) | ||
386 | # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) | ||
387 | # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) | ||
388 | # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) | ||
389 | # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 | ||
390 | # define LC_CURRENT_DATA_RATE (1 << 11) | ||
391 | # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) | ||
392 | # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) | ||
393 | # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) | ||
394 | # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) | ||
395 | #define MM_CFGREGS_CNTL 0x544c | ||
396 | # define MM_WR_TO_CFG_EN (1 << 3) | ||
397 | #define LINK_CNTL2 0x88 /* F0 */ | ||
398 | # define TARGET_LINK_SPEED_MASK (0xf << 0) | ||
399 | # define SELECTABLE_DEEMPHASIS (1 << 6) | ||
400 | |||
354 | #endif | 401 | #endif |