aboutsummaryrefslogtreecommitdiffstats
path: root/arch/xtensa/kernel/irq.c
diff options
context:
space:
mode:
Diffstat (limited to 'arch/xtensa/kernel/irq.c')
-rw-r--r--arch/xtensa/kernel/irq.c100
1 files changed, 29 insertions, 71 deletions
diff --git a/arch/xtensa/kernel/irq.c b/arch/xtensa/kernel/irq.c
index 87508886cbbd..4340ee076bd5 100644
--- a/arch/xtensa/kernel/irq.c
+++ b/arch/xtensa/kernel/irq.c
@@ -35,7 +35,6 @@ atomic_t irq_err_count;
35asmlinkage void do_IRQ(int irq, struct pt_regs *regs) 35asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
36{ 36{
37 struct pt_regs *old_regs = set_irq_regs(regs); 37 struct pt_regs *old_regs = set_irq_regs(regs);
38 struct irq_desc *desc = irq_desc + irq;
39 38
40 if (irq >= NR_IRQS) { 39 if (irq >= NR_IRQS) {
41 printk(KERN_EMERG "%s: cannot handle IRQ %d\n", 40 printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
@@ -57,104 +56,63 @@ asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
57 sp - sizeof(struct thread_info)); 56 sp - sizeof(struct thread_info));
58 } 57 }
59#endif 58#endif
60 desc->handle_irq(irq, desc); 59 generic_handle_irq(irq);
61 60
62 irq_exit(); 61 irq_exit();
63 set_irq_regs(old_regs); 62 set_irq_regs(old_regs);
64} 63}
65 64
66/* 65int arch_show_interrupts(struct seq_file *p, int prec)
67 * Generic, controller-independent functions:
68 */
69
70int show_interrupts(struct seq_file *p, void *v)
71{ 66{
72 int i = *(loff_t *) v, j; 67 seq_printf(p, "%*s: ", prec, "ERR");
73 struct irqaction * action; 68 seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
74 unsigned long flags;
75
76 if (i == 0) {
77 seq_printf(p, " ");
78 for_each_online_cpu(j)
79 seq_printf(p, "CPU%d ",j);
80 seq_putc(p, '\n');
81 }
82
83 if (i < NR_IRQS) {
84 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
85 action = irq_desc[i].action;
86 if (!action)
87 goto skip;
88 seq_printf(p, "%3d: ",i);
89#ifndef CONFIG_SMP
90 seq_printf(p, "%10u ", kstat_irqs(i));
91#else
92 for_each_online_cpu(j)
93 seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
94#endif
95 seq_printf(p, " %14s", irq_desc[i].chip->name);
96 seq_printf(p, " %s", action->name);
97
98 for (action=action->next; action; action = action->next)
99 seq_printf(p, ", %s", action->name);
100
101 seq_putc(p, '\n');
102skip:
103 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
104 } else if (i == NR_IRQS) {
105 seq_printf(p, "NMI: ");
106 for_each_online_cpu(j)
107 seq_printf(p, "%10u ", nmi_count(j));
108 seq_putc(p, '\n');
109 seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
110 }
111 return 0; 69 return 0;
112} 70}
113 71
114static void xtensa_irq_mask(unsigned int irq) 72static void xtensa_irq_mask(struct irq_data *d)
115{ 73{
116 cached_irq_mask &= ~(1 << irq); 74 cached_irq_mask &= ~(1 << d->irq);
117 set_sr (cached_irq_mask, INTENABLE); 75 set_sr (cached_irq_mask, INTENABLE);
118} 76}
119 77
120static void xtensa_irq_unmask(unsigned int irq) 78static void xtensa_irq_unmask(struct irq_data *d)
121{ 79{
122 cached_irq_mask |= 1 << irq; 80 cached_irq_mask |= 1 << d->irq;
123 set_sr (cached_irq_mask, INTENABLE); 81 set_sr (cached_irq_mask, INTENABLE);
124} 82}
125 83
126static void xtensa_irq_enable(unsigned int irq) 84static void xtensa_irq_enable(struct irq_data *d)
127{ 85{
128 variant_irq_enable(irq); 86 variant_irq_enable(d->irq);
129 xtensa_irq_unmask(irq); 87 xtensa_irq_unmask(d->irq);
130} 88}
131 89
132static void xtensa_irq_disable(unsigned int irq) 90static void xtensa_irq_disable(struct irq_data *d)
133{ 91{
134 xtensa_irq_mask(irq); 92 xtensa_irq_mask(d->irq);
135 variant_irq_disable(irq); 93 variant_irq_disable(d->irq);
136} 94}
137 95
138static void xtensa_irq_ack(unsigned int irq) 96static void xtensa_irq_ack(struct irq_data *d)
139{ 97{
140 set_sr(1 << irq, INTCLEAR); 98 set_sr(1 << d->irq, INTCLEAR);
141} 99}
142 100
143static int xtensa_irq_retrigger(unsigned int irq) 101static int xtensa_irq_retrigger(struct irq_data *d)
144{ 102{
145 set_sr (1 << irq, INTSET); 103 set_sr (1 << d->irq, INTSET);
146 return 1; 104 return 1;
147} 105}
148 106
149 107
150static struct irq_chip xtensa_irq_chip = { 108static struct irq_chip xtensa_irq_chip = {
151 .name = "xtensa", 109 .name = "xtensa",
152 .enable = xtensa_irq_enable, 110 .irq_enable = xtensa_irq_enable,
153 .disable = xtensa_irq_disable, 111 .irq_disable = xtensa_irq_disable,
154 .mask = xtensa_irq_mask, 112 .irq_mask = xtensa_irq_mask,
155 .unmask = xtensa_irq_unmask, 113 .irq_unmask = xtensa_irq_unmask,
156 .ack = xtensa_irq_ack, 114 .irq_ack = xtensa_irq_ack,
157 .retrigger = xtensa_irq_retrigger, 115 .irq_retrigger = xtensa_irq_retrigger,
158}; 116};
159 117
160void __init init_IRQ(void) 118void __init init_IRQ(void)
@@ -165,25 +123,25 @@ void __init init_IRQ(void)
165 int mask = 1 << index; 123 int mask = 1 << index;
166 124
167 if (mask & XCHAL_INTTYPE_MASK_SOFTWARE) 125 if (mask & XCHAL_INTTYPE_MASK_SOFTWARE)
168 set_irq_chip_and_handler(index, &xtensa_irq_chip, 126 irq_set_chip_and_handler(index, &xtensa_irq_chip,
169 handle_simple_irq); 127 handle_simple_irq);
170 128
171 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE) 129 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE)
172 set_irq_chip_and_handler(index, &xtensa_irq_chip, 130 irq_set_chip_and_handler(index, &xtensa_irq_chip,
173 handle_edge_irq); 131 handle_edge_irq);
174 132
175 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL) 133 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL)
176 set_irq_chip_and_handler(index, &xtensa_irq_chip, 134 irq_set_chip_and_handler(index, &xtensa_irq_chip,
177 handle_level_irq); 135 handle_level_irq);
178 136
179 else if (mask & XCHAL_INTTYPE_MASK_TIMER) 137 else if (mask & XCHAL_INTTYPE_MASK_TIMER)
180 set_irq_chip_and_handler(index, &xtensa_irq_chip, 138 irq_set_chip_and_handler(index, &xtensa_irq_chip,
181 handle_edge_irq); 139 handle_edge_irq);
182 140
183 else /* XCHAL_INTTYPE_MASK_WRITE_ERROR */ 141 else /* XCHAL_INTTYPE_MASK_WRITE_ERROR */
184 /* XCHAL_INTTYPE_MASK_NMI */ 142 /* XCHAL_INTTYPE_MASK_NMI */
185 143
186 set_irq_chip_and_handler(index, &xtensa_irq_chip, 144 irq_set_chip_and_handler(index, &xtensa_irq_chip,
187 handle_level_irq); 145 handle_level_irq);
188 } 146 }
189 147