diff options
Diffstat (limited to 'arch/x86/include/asm/apic.h')
-rw-r--r-- | arch/x86/include/asm/apic.h | 424 |
1 files changed, 386 insertions, 38 deletions
diff --git a/arch/x86/include/asm/apic.h b/arch/x86/include/asm/apic.h index ab1d51a8855e..a6208dc74633 100644 --- a/arch/x86/include/asm/apic.h +++ b/arch/x86/include/asm/apic.h | |||
@@ -1,15 +1,18 @@ | |||
1 | #ifndef _ASM_X86_APIC_H | 1 | #ifndef _ASM_X86_APIC_H |
2 | #define _ASM_X86_APIC_H | 2 | #define _ASM_X86_APIC_H |
3 | 3 | ||
4 | #include <linux/pm.h> | 4 | #include <linux/cpumask.h> |
5 | #include <linux/delay.h> | 5 | #include <linux/delay.h> |
6 | #include <linux/pm.h> | ||
6 | 7 | ||
7 | #include <asm/alternative.h> | 8 | #include <asm/alternative.h> |
8 | #include <asm/fixmap.h> | 9 | #include <asm/cpufeature.h> |
9 | #include <asm/apicdef.h> | ||
10 | #include <asm/processor.h> | 10 | #include <asm/processor.h> |
11 | #include <asm/apicdef.h> | ||
12 | #include <asm/atomic.h> | ||
13 | #include <asm/fixmap.h> | ||
14 | #include <asm/mpspec.h> | ||
11 | #include <asm/system.h> | 15 | #include <asm/system.h> |
12 | #include <asm/cpufeature.h> | ||
13 | #include <asm/msr.h> | 16 | #include <asm/msr.h> |
14 | 17 | ||
15 | #define ARCH_APICTIMER_STOPS_ON_C3 1 | 18 | #define ARCH_APICTIMER_STOPS_ON_C3 1 |
@@ -33,7 +36,13 @@ | |||
33 | } while (0) | 36 | } while (0) |
34 | 37 | ||
35 | 38 | ||
39 | #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32) | ||
36 | extern void generic_apic_probe(void); | 40 | extern void generic_apic_probe(void); |
41 | #else | ||
42 | static inline void generic_apic_probe(void) | ||
43 | { | ||
44 | } | ||
45 | #endif | ||
37 | 46 | ||
38 | #ifdef CONFIG_X86_LOCAL_APIC | 47 | #ifdef CONFIG_X86_LOCAL_APIC |
39 | 48 | ||
@@ -41,6 +50,21 @@ extern unsigned int apic_verbosity; | |||
41 | extern int local_apic_timer_c2_ok; | 50 | extern int local_apic_timer_c2_ok; |
42 | 51 | ||
43 | extern int disable_apic; | 52 | extern int disable_apic; |
53 | |||
54 | #ifdef CONFIG_SMP | ||
55 | extern void __inquire_remote_apic(int apicid); | ||
56 | #else /* CONFIG_SMP */ | ||
57 | static inline void __inquire_remote_apic(int apicid) | ||
58 | { | ||
59 | } | ||
60 | #endif /* CONFIG_SMP */ | ||
61 | |||
62 | static inline void default_inquire_remote_apic(int apicid) | ||
63 | { | ||
64 | if (apic_verbosity >= APIC_DEBUG) | ||
65 | __inquire_remote_apic(apicid); | ||
66 | } | ||
67 | |||
44 | /* | 68 | /* |
45 | * Basic functions accessing APICs. | 69 | * Basic functions accessing APICs. |
46 | */ | 70 | */ |
@@ -71,6 +95,12 @@ static inline u32 native_apic_mem_read(u32 reg) | |||
71 | return *((volatile u32 *)(APIC_BASE + reg)); | 95 | return *((volatile u32 *)(APIC_BASE + reg)); |
72 | } | 96 | } |
73 | 97 | ||
98 | extern void native_apic_wait_icr_idle(void); | ||
99 | extern u32 native_safe_apic_wait_icr_idle(void); | ||
100 | extern void native_apic_icr_write(u32 low, u32 id); | ||
101 | extern u64 native_apic_icr_read(void); | ||
102 | |||
103 | #ifdef CONFIG_X86_X2APIC | ||
74 | static inline void native_apic_msr_write(u32 reg, u32 v) | 104 | static inline void native_apic_msr_write(u32 reg, u32 v) |
75 | { | 105 | { |
76 | if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR || | 106 | if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR || |
@@ -91,8 +121,32 @@ static inline u32 native_apic_msr_read(u32 reg) | |||
91 | return low; | 121 | return low; |
92 | } | 122 | } |
93 | 123 | ||
94 | #ifndef CONFIG_X86_32 | 124 | static inline void native_x2apic_wait_icr_idle(void) |
95 | extern int x2apic; | 125 | { |
126 | /* no need to wait for icr idle in x2apic */ | ||
127 | return; | ||
128 | } | ||
129 | |||
130 | static inline u32 native_safe_x2apic_wait_icr_idle(void) | ||
131 | { | ||
132 | /* no need to wait for icr idle in x2apic */ | ||
133 | return 0; | ||
134 | } | ||
135 | |||
136 | static inline void native_x2apic_icr_write(u32 low, u32 id) | ||
137 | { | ||
138 | wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low); | ||
139 | } | ||
140 | |||
141 | static inline u64 native_x2apic_icr_read(void) | ||
142 | { | ||
143 | unsigned long val; | ||
144 | |||
145 | rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val); | ||
146 | return val; | ||
147 | } | ||
148 | |||
149 | extern int x2apic, x2apic_phys; | ||
96 | extern void check_x2apic(void); | 150 | extern void check_x2apic(void); |
97 | extern void enable_x2apic(void); | 151 | extern void enable_x2apic(void); |
98 | extern void enable_IR_x2apic(void); | 152 | extern void enable_IR_x2apic(void); |
@@ -110,30 +164,24 @@ static inline int x2apic_enabled(void) | |||
110 | return 0; | 164 | return 0; |
111 | } | 165 | } |
112 | #else | 166 | #else |
113 | #define x2apic_enabled() 0 | 167 | static inline void check_x2apic(void) |
168 | { | ||
169 | } | ||
170 | static inline void enable_x2apic(void) | ||
171 | { | ||
172 | } | ||
173 | static inline void enable_IR_x2apic(void) | ||
174 | { | ||
175 | } | ||
176 | static inline int x2apic_enabled(void) | ||
177 | { | ||
178 | return 0; | ||
179 | } | ||
114 | #endif | 180 | #endif |
115 | 181 | ||
116 | struct apic_ops { | ||
117 | u32 (*read)(u32 reg); | ||
118 | void (*write)(u32 reg, u32 v); | ||
119 | u64 (*icr_read)(void); | ||
120 | void (*icr_write)(u32 low, u32 high); | ||
121 | void (*wait_icr_idle)(void); | ||
122 | u32 (*safe_wait_icr_idle)(void); | ||
123 | }; | ||
124 | |||
125 | extern struct apic_ops *apic_ops; | ||
126 | |||
127 | #define apic_read (apic_ops->read) | ||
128 | #define apic_write (apic_ops->write) | ||
129 | #define apic_icr_read (apic_ops->icr_read) | ||
130 | #define apic_icr_write (apic_ops->icr_write) | ||
131 | #define apic_wait_icr_idle (apic_ops->wait_icr_idle) | ||
132 | #define safe_apic_wait_icr_idle (apic_ops->safe_wait_icr_idle) | ||
133 | |||
134 | extern int get_physical_broadcast(void); | 182 | extern int get_physical_broadcast(void); |
135 | 183 | ||
136 | #ifdef CONFIG_X86_64 | 184 | #ifdef CONFIG_X86_X2APIC |
137 | static inline void ack_x2APIC_irq(void) | 185 | static inline void ack_x2APIC_irq(void) |
138 | { | 186 | { |
139 | /* Docs say use 0 for future compatibility */ | 187 | /* Docs say use 0 for future compatibility */ |
@@ -141,18 +189,6 @@ static inline void ack_x2APIC_irq(void) | |||
141 | } | 189 | } |
142 | #endif | 190 | #endif |
143 | 191 | ||
144 | |||
145 | static inline void ack_APIC_irq(void) | ||
146 | { | ||
147 | /* | ||
148 | * ack_APIC_irq() actually gets compiled as a single instruction | ||
149 | * ... yummie. | ||
150 | */ | ||
151 | |||
152 | /* Docs say use 0 for future compatibility */ | ||
153 | apic_write(APIC_EOI, 0); | ||
154 | } | ||
155 | |||
156 | extern int lapic_get_maxlvt(void); | 192 | extern int lapic_get_maxlvt(void); |
157 | extern void clear_local_APIC(void); | 193 | extern void clear_local_APIC(void); |
158 | extern void connect_bsp_APIC(void); | 194 | extern void connect_bsp_APIC(void); |
@@ -196,4 +232,316 @@ static inline void disable_local_APIC(void) { } | |||
196 | 232 | ||
197 | #endif /* !CONFIG_X86_LOCAL_APIC */ | 233 | #endif /* !CONFIG_X86_LOCAL_APIC */ |
198 | 234 | ||
235 | #ifdef CONFIG_X86_64 | ||
236 | #define SET_APIC_ID(x) (apic->set_apic_id(x)) | ||
237 | #else | ||
238 | |||
239 | #endif | ||
240 | |||
241 | /* | ||
242 | * Copyright 2004 James Cleverdon, IBM. | ||
243 | * Subject to the GNU Public License, v.2 | ||
244 | * | ||
245 | * Generic APIC sub-arch data struct. | ||
246 | * | ||
247 | * Hacked for x86-64 by James Cleverdon from i386 architecture code by | ||
248 | * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and | ||
249 | * James Cleverdon. | ||
250 | */ | ||
251 | struct apic { | ||
252 | char *name; | ||
253 | |||
254 | int (*probe)(void); | ||
255 | int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id); | ||
256 | int (*apic_id_registered)(void); | ||
257 | |||
258 | u32 irq_delivery_mode; | ||
259 | u32 irq_dest_mode; | ||
260 | |||
261 | const struct cpumask *(*target_cpus)(void); | ||
262 | |||
263 | int disable_esr; | ||
264 | |||
265 | int dest_logical; | ||
266 | unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid); | ||
267 | unsigned long (*check_apicid_present)(int apicid); | ||
268 | |||
269 | void (*vector_allocation_domain)(int cpu, struct cpumask *retmask); | ||
270 | void (*init_apic_ldr)(void); | ||
271 | |||
272 | physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map); | ||
273 | |||
274 | void (*setup_apic_routing)(void); | ||
275 | int (*multi_timer_check)(int apic, int irq); | ||
276 | int (*apicid_to_node)(int logical_apicid); | ||
277 | int (*cpu_to_logical_apicid)(int cpu); | ||
278 | int (*cpu_present_to_apicid)(int mps_cpu); | ||
279 | physid_mask_t (*apicid_to_cpu_present)(int phys_apicid); | ||
280 | void (*setup_portio_remap)(void); | ||
281 | int (*check_phys_apicid_present)(int boot_cpu_physical_apicid); | ||
282 | void (*enable_apic_mode)(void); | ||
283 | int (*phys_pkg_id)(int cpuid_apic, int index_msb); | ||
284 | |||
285 | /* | ||
286 | * When one of the next two hooks returns 1 the apic | ||
287 | * is switched to this. Essentially they are additional | ||
288 | * probe functions: | ||
289 | */ | ||
290 | int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid); | ||
291 | |||
292 | unsigned int (*get_apic_id)(unsigned long x); | ||
293 | unsigned long (*set_apic_id)(unsigned int id); | ||
294 | unsigned long apic_id_mask; | ||
295 | |||
296 | unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask); | ||
297 | unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask, | ||
298 | const struct cpumask *andmask); | ||
299 | |||
300 | /* ipi */ | ||
301 | void (*send_IPI_mask)(const struct cpumask *mask, int vector); | ||
302 | void (*send_IPI_mask_allbutself)(const struct cpumask *mask, | ||
303 | int vector); | ||
304 | void (*send_IPI_allbutself)(int vector); | ||
305 | void (*send_IPI_all)(int vector); | ||
306 | void (*send_IPI_self)(int vector); | ||
307 | |||
308 | /* wakeup_secondary_cpu */ | ||
309 | int (*wakeup_cpu)(int apicid, unsigned long start_eip); | ||
310 | |||
311 | int trampoline_phys_low; | ||
312 | int trampoline_phys_high; | ||
313 | |||
314 | void (*wait_for_init_deassert)(atomic_t *deassert); | ||
315 | void (*smp_callin_clear_local_apic)(void); | ||
316 | void (*inquire_remote_apic)(int apicid); | ||
317 | |||
318 | /* apic ops */ | ||
319 | u32 (*read)(u32 reg); | ||
320 | void (*write)(u32 reg, u32 v); | ||
321 | u64 (*icr_read)(void); | ||
322 | void (*icr_write)(u32 low, u32 high); | ||
323 | void (*wait_icr_idle)(void); | ||
324 | u32 (*safe_wait_icr_idle)(void); | ||
325 | }; | ||
326 | |||
327 | extern struct apic *apic; | ||
328 | |||
329 | static inline u32 apic_read(u32 reg) | ||
330 | { | ||
331 | return apic->read(reg); | ||
332 | } | ||
333 | |||
334 | static inline void apic_write(u32 reg, u32 val) | ||
335 | { | ||
336 | apic->write(reg, val); | ||
337 | } | ||
338 | |||
339 | static inline u64 apic_icr_read(void) | ||
340 | { | ||
341 | return apic->icr_read(); | ||
342 | } | ||
343 | |||
344 | static inline void apic_icr_write(u32 low, u32 high) | ||
345 | { | ||
346 | apic->icr_write(low, high); | ||
347 | } | ||
348 | |||
349 | static inline void apic_wait_icr_idle(void) | ||
350 | { | ||
351 | apic->wait_icr_idle(); | ||
352 | } | ||
353 | |||
354 | static inline u32 safe_apic_wait_icr_idle(void) | ||
355 | { | ||
356 | return apic->safe_wait_icr_idle(); | ||
357 | } | ||
358 | |||
359 | |||
360 | static inline void ack_APIC_irq(void) | ||
361 | { | ||
362 | /* | ||
363 | * ack_APIC_irq() actually gets compiled as a single instruction | ||
364 | * ... yummie. | ||
365 | */ | ||
366 | |||
367 | /* Docs say use 0 for future compatibility */ | ||
368 | apic_write(APIC_EOI, 0); | ||
369 | } | ||
370 | |||
371 | static inline unsigned default_get_apic_id(unsigned long x) | ||
372 | { | ||
373 | unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR)); | ||
374 | |||
375 | if (APIC_XAPIC(ver)) | ||
376 | return (x >> 24) & 0xFF; | ||
377 | else | ||
378 | return (x >> 24) & 0x0F; | ||
379 | } | ||
380 | |||
381 | /* | ||
382 | * Warm reset vector default position: | ||
383 | */ | ||
384 | #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467 | ||
385 | #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469 | ||
386 | |||
387 | #ifdef CONFIG_X86_32 | ||
388 | extern void es7000_update_apic_to_cluster(void); | ||
389 | #else | ||
390 | extern struct apic apic_flat; | ||
391 | extern struct apic apic_physflat; | ||
392 | extern struct apic apic_x2apic_cluster; | ||
393 | extern struct apic apic_x2apic_phys; | ||
394 | extern int default_acpi_madt_oem_check(char *, char *); | ||
395 | |||
396 | extern void apic_send_IPI_self(int vector); | ||
397 | |||
398 | extern struct apic apic_x2apic_uv_x; | ||
399 | DECLARE_PER_CPU(int, x2apic_extra_bits); | ||
400 | |||
401 | extern int default_cpu_present_to_apicid(int mps_cpu); | ||
402 | extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid); | ||
403 | #endif | ||
404 | |||
405 | static inline void default_wait_for_init_deassert(atomic_t *deassert) | ||
406 | { | ||
407 | while (!atomic_read(deassert)) | ||
408 | cpu_relax(); | ||
409 | return; | ||
410 | } | ||
411 | |||
412 | extern void generic_bigsmp_probe(void); | ||
413 | |||
414 | |||
415 | #ifdef CONFIG_X86_LOCAL_APIC | ||
416 | |||
417 | #include <asm/smp.h> | ||
418 | |||
419 | #define APIC_DFR_VALUE (APIC_DFR_FLAT) | ||
420 | |||
421 | static inline const struct cpumask *default_target_cpus(void) | ||
422 | { | ||
423 | #ifdef CONFIG_SMP | ||
424 | return cpu_online_mask; | ||
425 | #else | ||
426 | return cpumask_of(0); | ||
427 | #endif | ||
428 | } | ||
429 | |||
430 | DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid); | ||
431 | |||
432 | |||
433 | static inline unsigned int read_apic_id(void) | ||
434 | { | ||
435 | unsigned int reg; | ||
436 | |||
437 | reg = apic_read(APIC_ID); | ||
438 | |||
439 | return apic->get_apic_id(reg); | ||
440 | } | ||
441 | |||
442 | extern void default_setup_apic_routing(void); | ||
443 | |||
444 | #ifdef CONFIG_X86_32 | ||
445 | /* | ||
446 | * Set up the logical destination ID. | ||
447 | * | ||
448 | * Intel recommends to set DFR, LDR and TPR before enabling | ||
449 | * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel | ||
450 | * document number 292116). So here it goes... | ||
451 | */ | ||
452 | extern void default_init_apic_ldr(void); | ||
453 | |||
454 | static inline int default_apic_id_registered(void) | ||
455 | { | ||
456 | return physid_isset(read_apic_id(), phys_cpu_present_map); | ||
457 | } | ||
458 | |||
459 | static inline unsigned int | ||
460 | default_cpu_mask_to_apicid(const struct cpumask *cpumask) | ||
461 | { | ||
462 | return cpumask_bits(cpumask)[0]; | ||
463 | } | ||
464 | |||
465 | static inline unsigned int | ||
466 | default_cpu_mask_to_apicid_and(const struct cpumask *cpumask, | ||
467 | const struct cpumask *andmask) | ||
468 | { | ||
469 | unsigned long mask1 = cpumask_bits(cpumask)[0]; | ||
470 | unsigned long mask2 = cpumask_bits(andmask)[0]; | ||
471 | unsigned long mask3 = cpumask_bits(cpu_online_mask)[0]; | ||
472 | |||
473 | return (unsigned int)(mask1 & mask2 & mask3); | ||
474 | } | ||
475 | |||
476 | static inline int default_phys_pkg_id(int cpuid_apic, int index_msb) | ||
477 | { | ||
478 | return cpuid_apic >> index_msb; | ||
479 | } | ||
480 | |||
481 | extern int default_apicid_to_node(int logical_apicid); | ||
482 | |||
483 | #endif | ||
484 | |||
485 | static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid) | ||
486 | { | ||
487 | return physid_isset(apicid, bitmap); | ||
488 | } | ||
489 | |||
490 | static inline unsigned long default_check_apicid_present(int bit) | ||
491 | { | ||
492 | return physid_isset(bit, phys_cpu_present_map); | ||
493 | } | ||
494 | |||
495 | static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map) | ||
496 | { | ||
497 | return phys_map; | ||
498 | } | ||
499 | |||
500 | /* Mapping from cpu number to logical apicid */ | ||
501 | static inline int default_cpu_to_logical_apicid(int cpu) | ||
502 | { | ||
503 | return 1 << cpu; | ||
504 | } | ||
505 | |||
506 | static inline int __default_cpu_present_to_apicid(int mps_cpu) | ||
507 | { | ||
508 | if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu)) | ||
509 | return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu); | ||
510 | else | ||
511 | return BAD_APICID; | ||
512 | } | ||
513 | |||
514 | static inline int | ||
515 | __default_check_phys_apicid_present(int boot_cpu_physical_apicid) | ||
516 | { | ||
517 | return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map); | ||
518 | } | ||
519 | |||
520 | #ifdef CONFIG_X86_32 | ||
521 | static inline int default_cpu_present_to_apicid(int mps_cpu) | ||
522 | { | ||
523 | return __default_cpu_present_to_apicid(mps_cpu); | ||
524 | } | ||
525 | |||
526 | static inline int | ||
527 | default_check_phys_apicid_present(int boot_cpu_physical_apicid) | ||
528 | { | ||
529 | return __default_check_phys_apicid_present(boot_cpu_physical_apicid); | ||
530 | } | ||
531 | #else | ||
532 | extern int default_cpu_present_to_apicid(int mps_cpu); | ||
533 | extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid); | ||
534 | #endif | ||
535 | |||
536 | static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid) | ||
537 | { | ||
538 | return physid_mask_of_physid(phys_apicid); | ||
539 | } | ||
540 | |||
541 | #endif /* CONFIG_X86_LOCAL_APIC */ | ||
542 | |||
543 | #ifdef CONFIG_X86_32 | ||
544 | extern u8 cpu_2_logical_apicid[NR_CPUS]; | ||
545 | #endif | ||
546 | |||
199 | #endif /* _ASM_X86_APIC_H */ | 547 | #endif /* _ASM_X86_APIC_H */ |