diff options
Diffstat (limited to 'arch/ppc/platforms/4xx/ibmnp405h.h')
-rw-r--r-- | arch/ppc/platforms/4xx/ibmnp405h.h | 154 |
1 files changed, 0 insertions, 154 deletions
diff --git a/arch/ppc/platforms/4xx/ibmnp405h.h b/arch/ppc/platforms/4xx/ibmnp405h.h deleted file mode 100644 index 08a6a7791903..000000000000 --- a/arch/ppc/platforms/4xx/ibmnp405h.h +++ /dev/null | |||
@@ -1,154 +0,0 @@ | |||
1 | /* | ||
2 | * Author: Armin Kuster <akuster@mvista.com> | ||
3 | * | ||
4 | * 2002 (c) MontaVista, Software, Inc. This file is licensed under | ||
5 | * the terms of the GNU General Public License version 2. This program | ||
6 | * is licensed "as is" without any warranty of any kind, whether express | ||
7 | * or implied. | ||
8 | */ | ||
9 | |||
10 | #ifdef __KERNEL__ | ||
11 | #ifndef __ASM_IBMNP405H_H__ | ||
12 | #define __ASM_IBMNP405H_H__ | ||
13 | |||
14 | |||
15 | /* ibm405.h at bottom of this file */ | ||
16 | |||
17 | #define PPC405_PCI_CONFIG_ADDR 0xeec00000 | ||
18 | #define PPC405_PCI_CONFIG_DATA 0xeec00004 | ||
19 | #define PPC405_PCI_PHY_MEM_BASE 0x80000000 /* hose_a->pci_mem_offset */ | ||
20 | /* setbat */ | ||
21 | #define PPC405_PCI_MEM_BASE PPC405_PCI_PHY_MEM_BASE /* setbat */ | ||
22 | #define PPC405_PCI_PHY_IO_BASE 0xe8000000 /* setbat */ | ||
23 | #define PPC405_PCI_IO_BASE PPC405_PCI_PHY_IO_BASE /* setbat */ | ||
24 | |||
25 | #define PPC405_PCI_LOWER_MEM 0x00000000 /* hose_a->mem_space.start */ | ||
26 | #define PPC405_PCI_UPPER_MEM 0xBfffffff /* hose_a->mem_space.end */ | ||
27 | #define PPC405_PCI_LOWER_IO 0x00000000 /* hose_a->io_space.start */ | ||
28 | #define PPC405_PCI_UPPER_IO 0x0000ffff /* hose_a->io_space.end */ | ||
29 | |||
30 | #define PPC405_ISA_IO_BASE PPC405_PCI_IO_BASE | ||
31 | |||
32 | #define PPC4xx_PCI_IO_ADDR ((uint)PPC405_PCI_PHY_IO_BASE) | ||
33 | #define PPC4xx_PCI_IO_SIZE ((uint)64*1024) | ||
34 | #define PPC4xx_PCI_CFG_ADDR ((uint)PPC405_PCI_CONFIG_ADDR) | ||
35 | #define PPC4xx_PCI_CFG_SIZE ((uint)4*1024) | ||
36 | #define PPC4xx_PCI_LCFG_ADDR ((uint)0xef400000) | ||
37 | #define PPC4xx_PCI_LCFG_SIZE ((uint)4*1024) | ||
38 | #define PPC4xx_ONB_IO_ADDR ((uint)0xef600000) | ||
39 | #define PPC4xx_ONB_IO_SIZE ((uint)4*1024) | ||
40 | |||
41 | /* serial port defines */ | ||
42 | #define RS_TABLE_SIZE 4 | ||
43 | |||
44 | #define UART0_INT 0 | ||
45 | #define UART1_INT 1 | ||
46 | #define PCIL0_BASE 0xEF400000 | ||
47 | #define UART0_IO_BASE 0xEF600300 | ||
48 | #define UART1_IO_BASE 0xEF600400 | ||
49 | #define OPB0_BASE 0xEF600600 | ||
50 | #define EMAC0_BASE 0xEF600800 | ||
51 | |||
52 | #define BD_EMAC_ADDR(e,i) bi_enetaddr[e][i] | ||
53 | |||
54 | #define STD_UART_OP(num) \ | ||
55 | { 0, BASE_BAUD, 0, UART##num##_INT, \ | ||
56 | (ASYNC_BOOT_AUTOCONF | ASYNC_SKIP_TEST), \ | ||
57 | iomem_base:(u8 *) UART##num##_IO_BASE, \ | ||
58 | io_type: SERIAL_IO_MEM}, | ||
59 | |||
60 | #if defined(CONFIG_UART0_TTYS0) | ||
61 | #define SERIAL_DEBUG_IO_BASE UART0_IO_BASE | ||
62 | #define SERIAL_PORT_DFNS \ | ||
63 | STD_UART_OP(0) \ | ||
64 | STD_UART_OP(1) | ||
65 | #endif | ||
66 | |||
67 | #if defined(CONFIG_UART0_TTYS1) | ||
68 | #define SERIAL_DEBUG_IO_BASE UART0_IO_BASE | ||
69 | #define SERIAL_PORT_DFNS \ | ||
70 | STD_UART_OP(1) \ | ||
71 | STD_UART_OP(0) | ||
72 | #endif | ||
73 | |||
74 | /* DCR defines */ | ||
75 | /* ------------------------------------------------------------------------- */ | ||
76 | |||
77 | #define DCRN_CHCR_BASE 0x0F1 | ||
78 | #define DCRN_CHPSR_BASE 0x0B4 | ||
79 | #define DCRN_CPMSR_BASE 0x0BA | ||
80 | #define DCRN_CPMFR_BASE 0x0B9 | ||
81 | #define DCRN_CPMER_BASE 0x0B8 | ||
82 | |||
83 | /* CPM Clocking & Power Management defines */ | ||
84 | #define IBM_CPM_PCI 0x40000000 /* PCI */ | ||
85 | #define IBM_CPM_EMAC2 0x20000000 /* EMAC 2 MII */ | ||
86 | #define IBM_CPM_EMAC3 0x04000000 /* EMAC 3 MII */ | ||
87 | #define IBM_CPM_EMAC0 0x00800000 /* EMAC 0 MII */ | ||
88 | #define IBM_CPM_EMAC1 0x00100000 /* EMAC 1 MII */ | ||
89 | #define IBM_CPM_EMMII 0 /* Shift value for MII */ | ||
90 | #define IBM_CPM_EMRX 1 /* Shift value for recv */ | ||
91 | #define IBM_CPM_EMTX 2 /* Shift value for MAC */ | ||
92 | #define IBM_CPM_UIC1 0x00020000 /* Universal Interrupt Controller */ | ||
93 | #define IBM_CPM_UIC0 0x00010000 /* Universal Interrupt Controller */ | ||
94 | #define IBM_CPM_CPU 0x00008000 /* processor core */ | ||
95 | #define IBM_CPM_EBC 0x00004000 /* ROM/SRAM peripheral controller */ | ||
96 | #define IBM_CPM_SDRAM0 0x00002000 /* SDRAM memory controller */ | ||
97 | #define IBM_CPM_GPIO0 0x00001000 /* General Purpose IO (??) */ | ||
98 | #define IBM_CPM_HDLC 0x00000800 /* HDCL */ | ||
99 | #define IBM_CPM_TMRCLK 0x00000400 /* CPU timers */ | ||
100 | #define IBM_CPM_PLB 0x00000100 /* PLB bus arbiter */ | ||
101 | #define IBM_CPM_OPB 0x00000080 /* PLB to OPB bridge */ | ||
102 | #define IBM_CPM_DMA 0x00000040 /* DMA controller */ | ||
103 | #define IBM_CPM_IIC0 0x00000010 /* IIC interface */ | ||
104 | #define IBM_CPM_UART0 0x00000002 /* serial port 0 */ | ||
105 | #define IBM_CPM_UART1 0x00000001 /* serial port 1 */ | ||
106 | /* this is the default setting for devices put to sleep when booting */ | ||
107 | |||
108 | #define DFLT_IBM4xx_PM ~(IBM_CPM_UIC0 | IBM_CPM_UIC1 | IBM_CPM_CPU \ | ||
109 | | IBM_CPM_EBC | IBM_CPM_SDRAM0 | IBM_CPM_PLB \ | ||
110 | | IBM_CPM_OPB | IBM_CPM_TMRCLK | IBM_CPM_DMA \ | ||
111 | | IBM_CPM_EMAC0 | IBM_CPM_EMAC1 | IBM_CPM_EMAC2 \ | ||
112 | | IBM_CPM_EMAC3 | IBM_CPM_PCI) | ||
113 | |||
114 | #define DCRN_DMA0_BASE 0x100 | ||
115 | #define DCRN_DMA1_BASE 0x108 | ||
116 | #define DCRN_DMA2_BASE 0x110 | ||
117 | #define DCRN_DMA3_BASE 0x118 | ||
118 | #define DCRNCAP_DMA_SG 1 /* have DMA scatter/gather capability */ | ||
119 | #define DCRN_DMASR_BASE 0x120 | ||
120 | #define DCRN_EBC_BASE 0x012 | ||
121 | #define DCRN_DCP0_BASE 0x014 | ||
122 | #define DCRN_MAL_BASE 0x180 | ||
123 | #define DCRN_OCM0_BASE 0x018 | ||
124 | #define DCRN_PLB0_BASE 0x084 | ||
125 | #define DCRN_PLLMR_BASE 0x0B0 | ||
126 | #define DCRN_POB0_BASE 0x0A0 | ||
127 | #define DCRN_SDRAM0_BASE 0x010 | ||
128 | #define DCRN_UIC0_BASE 0x0C0 | ||
129 | #define DCRN_UIC1_BASE 0x0D0 | ||
130 | #define DCRN_CPC0_EPRCSR 0x0F3 | ||
131 | |||
132 | #define UIC0_UIC1NC 0x00000002 | ||
133 | |||
134 | #define CHR1_CETE 0x00000004 /* CPU external timer enable */ | ||
135 | #define UIC0 DCRN_UIC0_BASE | ||
136 | #define UIC1 DCRN_UIC1_BASE | ||
137 | |||
138 | #undef NR_UICS | ||
139 | #define NR_UICS 2 | ||
140 | |||
141 | /* EMAC DCRN's FIXME: armin */ | ||
142 | #define DCRN_MALRXCTP2R(base) ((base) + 0x42) /* Channel Rx 2 Channel Table Pointer */ | ||
143 | #define DCRN_MALRXCTP3R(base) ((base) + 0x43) /* Channel Rx 3 Channel Table Pointer */ | ||
144 | #define DCRN_MALTXCTP4R(base) ((base) + 0x24) /* Channel Tx 4 Channel Table Pointer */ | ||
145 | #define DCRN_MALTXCTP5R(base) ((base) + 0x25) /* Channel Tx 5 Channel Table Pointer */ | ||
146 | #define DCRN_MALTXCTP6R(base) ((base) + 0x26) /* Channel Tx 6 Channel Table Pointer */ | ||
147 | #define DCRN_MALTXCTP7R(base) ((base) + 0x27) /* Channel Tx 7 Channel Table Pointer */ | ||
148 | #define DCRN_MALRCBS2(base) ((base) + 0x62) /* Channel Rx 2 Channel Buffer Size */ | ||
149 | #define DCRN_MALRCBS3(base) ((base) + 0x63) /* Channel Rx 3 Channel Buffer Size */ | ||
150 | |||
151 | #include <asm/ibm405.h> | ||
152 | |||
153 | #endif /* __ASM_IBMNP405H_H__ */ | ||
154 | #endif /* __KERNEL__ */ | ||