diff options
Diffstat (limited to 'arch/arm')
-rw-r--r-- | arch/arm/mach-s5pv310/cpu.c | 9 |
1 files changed, 9 insertions, 0 deletions
diff --git a/arch/arm/mach-s5pv310/cpu.c b/arch/arm/mach-s5pv310/cpu.c index 82ce4aa6d61a..3d0c1cb68d9e 100644 --- a/arch/arm/mach-s5pv310/cpu.c +++ b/arch/arm/mach-s5pv310/cpu.c | |||
@@ -127,6 +127,15 @@ void __init s5pv310_init_irq(void) | |||
127 | gic_cpu_init(0, S5P_VA_GIC_CPU); | 127 | gic_cpu_init(0, S5P_VA_GIC_CPU); |
128 | 128 | ||
129 | for (irq = 0; irq < MAX_COMBINER_NR; irq++) { | 129 | for (irq = 0; irq < MAX_COMBINER_NR; irq++) { |
130 | |||
131 | /* | ||
132 | * From SPI(0) to SPI(39) and SPI(51), SPI(53) are | ||
133 | * connected to the interrupt combiner. These irqs | ||
134 | * should be initialized to support cascade interrupt. | ||
135 | */ | ||
136 | if ((irq >= 40) && !(irq == 51) && !(irq == 53)) | ||
137 | continue; | ||
138 | |||
130 | combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq), | 139 | combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq), |
131 | COMBINER_IRQ(irq, 0)); | 140 | COMBINER_IRQ(irq, 0)); |
132 | combiner_cascade_irq(irq, IRQ_SPI(irq)); | 141 | combiner_cascade_irq(irq, IRQ_SPI(irq)); |