diff options
Diffstat (limited to 'arch/arm/plat-mxc/include/mach/mx27.h')
-rw-r--r-- | arch/arm/plat-mxc/include/mach/mx27.h | 315 |
1 files changed, 246 insertions, 69 deletions
diff --git a/arch/arm/plat-mxc/include/mach/mx27.h b/arch/arm/plat-mxc/include/mach/mx27.h index dc3ad9aa952a..e2ae19f51710 100644 --- a/arch/arm/plat-mxc/include/mach/mx27.h +++ b/arch/arm/plat-mxc/include/mach/mx27.h | |||
@@ -24,87 +24,198 @@ | |||
24 | #ifndef __ASM_ARCH_MXC_MX27_H__ | 24 | #ifndef __ASM_ARCH_MXC_MX27_H__ |
25 | #define __ASM_ARCH_MXC_MX27_H__ | 25 | #define __ASM_ARCH_MXC_MX27_H__ |
26 | 26 | ||
27 | /* IRAM */ | 27 | #define MX27_AIPI_BASE_ADDR 0x10000000 |
28 | #define IRAM_BASE_ADDR 0xFFFF4C00 /* internal ram */ | 28 | #define MX27_AIPI_BASE_ADDR_VIRT 0xf4000000 |
29 | 29 | #define MX27_AIPI_SIZE SZ_1M | |
30 | #define MSHC_BASE_ADDR (AIPI_BASE_ADDR + 0x18000) | 30 | #define MX27_DMA_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x01000) |
31 | #define GPT5_BASE_ADDR (AIPI_BASE_ADDR + 0x19000) | 31 | #define MX27_WDOG_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x02000) |
32 | #define GPT4_BASE_ADDR (AIPI_BASE_ADDR + 0x1A000) | 32 | #define MX27_GPT1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x03000) |
33 | #define UART5_BASE_ADDR (AIPI_BASE_ADDR + 0x1B000) | 33 | #define MX27_GPT2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x04000) |
34 | #define UART6_BASE_ADDR (AIPI_BASE_ADDR + 0x1C000) | 34 | #define MX27_GPT3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x05000) |
35 | #define I2C2_BASE_ADDR (AIPI_BASE_ADDR + 0x1D000) | 35 | #define MX27_PWM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x06000) |
36 | #define SDHC3_BASE_ADDR (AIPI_BASE_ADDR + 0x1E000) | 36 | #define MX27_RTC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x07000) |
37 | #define GPT6_BASE_ADDR (AIPI_BASE_ADDR + 0x1F000) | 37 | #define MX27_KPP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x08000) |
38 | #define VPU_BASE_ADDR (AIPI_BASE_ADDR + 0x23000) | 38 | #define MX27_OWIRE_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x09000) |
39 | #define OTG_BASE_ADDR USBOTG_BASE_ADDR | 39 | #define MX27_UART1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0a000) |
40 | #define SAHARA_BASE_ADDR (AIPI_BASE_ADDR + 0x25000) | 40 | #define MX27_UART2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0b000) |
41 | #define IIM_BASE_ADDR (AIPI_BASE_ADDR + 0x28000) | 41 | #define MX27_UART3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0c000) |
42 | #define RTIC_BASE_ADDR (AIPI_BASE_ADDR + 0x2A000) | 42 | #define MX27_UART4_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0d000) |
43 | #define FEC_BASE_ADDR (AIPI_BASE_ADDR + 0x2B000) | 43 | #define MX27_CSPI1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0e000) |
44 | #define SCC_BASE_ADDR (AIPI_BASE_ADDR + 0x2C000) | 44 | #define MX27_CSPI2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0f000) |
45 | #define ETB_BASE_ADDR (AIPI_BASE_ADDR + 0x3B000) | 45 | #define MX27_SSI1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x10000) |
46 | #define ETB_RAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3C000) | 46 | #define MX27_SSI2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x11000) |
47 | #define MX27_I2C_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x12000) | ||
48 | #define MX27_SDHC1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x13000) | ||
49 | #define MX27_SDHC2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x14000) | ||
50 | #define MX27_GPIO_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x15000) | ||
51 | #define MX27_AUDMUX_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x16000) | ||
52 | #define MX27_CSPI3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x17000) | ||
53 | #define MX27_MSHC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x18000) | ||
54 | #define MX27_GPT5_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x19000) | ||
55 | #define MX27_GPT4_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1a000) | ||
56 | #define MX27_UART5_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1b000) | ||
57 | #define MX27_UART6_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1c000) | ||
58 | #define MX27_I2C2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1d000) | ||
59 | #define MX27_SDHC3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1e000) | ||
60 | #define MX27_GPT6_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1f000) | ||
61 | #define MX27_LCDC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x21000) | ||
62 | #define MX27_SLCDC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x22000) | ||
63 | #define MX27_VPU_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x23000) | ||
64 | #define MX27_USBOTG_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x24000) | ||
65 | #define MX27_OTG_BASE_ADDR MX27_USBOTG_BASE_ADDR | ||
66 | #define MX27_SAHARA_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x25000) | ||
67 | #define MX27_EMMA_PP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x26000) | ||
68 | #define MX27_EMMA_PRP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x26400) | ||
69 | #define MX27_CCM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x27000) | ||
70 | #define MX27_SYSCTRL_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x27800) | ||
71 | #define MX27_IIM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x28000) | ||
72 | #define MX27_RTIC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2a000) | ||
73 | #define MX27_FEC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2b000) | ||
74 | #define MX27_SCC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2c000) | ||
75 | #define MX27_ETB_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3b000) | ||
76 | #define MX27_ETB_RAM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3c000) | ||
77 | #define MX27_JAM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3e000) | ||
78 | #define MX27_MAX_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3f000) | ||
79 | |||
80 | #define MX27_AVIC_BASE_ADDR 0x10040000 | ||
47 | 81 | ||
48 | /* ROM patch */ | 82 | /* ROM patch */ |
49 | #define ROMP_BASE_ADDR 0x10041000 | 83 | #define MX27_ROMP_BASE_ADDR 0x10041000 |
50 | 84 | ||
51 | #define ATA_BASE_ADDR (SAHB1_BASE_ADDR + 0x1000) | 85 | #define MX27_SAHB1_BASE_ADDR 0x80000000 |
86 | #define MX27_SAHB1_BASE_ADDR_VIRT 0xf4100000 | ||
87 | #define MX27_SAHB1_SIZE SZ_1M | ||
88 | #define MX27_CSI_BASE_ADDR (MX27_SAHB1_BASE_ADDR + 0x0000) | ||
89 | #define MX27_ATA_BASE_ADDR (MX27_SAHB1_BASE_ADDR + 0x1000) | ||
52 | 90 | ||
53 | /* Memory regions and CS */ | 91 | /* Memory regions and CS */ |
54 | #define SDRAM_BASE_ADDR 0xA0000000 | 92 | #define MX27_SDRAM_BASE_ADDR 0xa0000000 |
55 | #define CSD1_BASE_ADDR 0xB0000000 | 93 | #define MX27_CSD1_BASE_ADDR 0xb0000000 |
56 | 94 | ||
57 | #define CS0_BASE_ADDR 0xC0000000 | 95 | #define MX27_CS0_BASE_ADDR 0xc0000000 |
58 | #define CS1_BASE_ADDR 0xC8000000 | 96 | #define MX27_CS1_BASE_ADDR 0xc8000000 |
59 | #define CS2_BASE_ADDR 0xD0000000 | 97 | #define MX27_CS2_BASE_ADDR 0xd0000000 |
60 | #define CS3_BASE_ADDR 0xD2000000 | 98 | #define MX27_CS3_BASE_ADDR 0xd2000000 |
61 | #define CS4_BASE_ADDR 0xD4000000 | 99 | #define MX27_CS4_BASE_ADDR 0xd4000000 |
62 | #define CS5_BASE_ADDR 0xD6000000 | 100 | #define MX27_CS5_BASE_ADDR 0xd6000000 |
63 | #define PCMCIA_MEM_BASE_ADDR 0xDC000000 | ||
64 | 101 | ||
65 | /* NAND, SDRAM, WEIM, M3IF, EMI controllers */ | 102 | /* NAND, SDRAM, WEIM, M3IF, EMI controllers */ |
66 | #define X_MEMC_BASE_ADDR 0xD8000000 | 103 | #define MX27_X_MEMC_BASE_ADDR 0xd8000000 |
67 | #define X_MEMC_BASE_ADDR_VIRT 0xF4200000 | 104 | #define MX27_X_MEMC_BASE_ADDR_VIRT 0xf4200000 |
68 | #define X_MEMC_SIZE SZ_1M | 105 | #define MX27_X_MEMC_SIZE SZ_1M |
106 | #define MX27_NFC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR) | ||
107 | #define MX27_SDRAMC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x1000) | ||
108 | #define MX27_WEIM_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x2000) | ||
109 | #define MX27_M3IF_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x3000) | ||
110 | #define MX27_PCMCIA_CTL_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x4000) | ||
69 | 111 | ||
70 | #define NFC_BASE_ADDR (X_MEMC_BASE_ADDR) | 112 | #define MX27_PCMCIA_MEM_BASE_ADDR 0xdc000000 |
71 | #define SDRAMC_BASE_ADDR (X_MEMC_BASE_ADDR + 0x1000) | 113 | |
72 | #define WEIM_BASE_ADDR (X_MEMC_BASE_ADDR + 0x2000) | 114 | /* IRAM */ |
73 | #define M3IF_BASE_ADDR (X_MEMC_BASE_ADDR + 0x3000) | 115 | #define MX27_IRAM_BASE_ADDR 0xffff4c00 /* internal ram */ |
74 | #define PCMCIA_CTL_BASE_ADDR (X_MEMC_BASE_ADDR + 0x4000) | ||
75 | 116 | ||
76 | /* fixed interrupt numbers */ | 117 | /* fixed interrupt numbers */ |
77 | #define MXC_INT_CCM 63 | 118 | #define MX27_INT_I2C2 1 |
78 | #define MXC_INT_IIM 62 | 119 | #define MX27_INT_GPT6 2 |
79 | #define MXC_INT_SAHARA 59 | 120 | #define MX27_INT_GPT5 3 |
80 | #define MXC_INT_SCC_SCM 58 | 121 | #define MX27_INT_GPT4 4 |
81 | #define MXC_INT_SCC_SMN 57 | 122 | #define MX27_INT_RTIC 5 |
82 | #define MXC_INT_USB3 56 | 123 | #define MX27_INT_CSPI3 6 |
83 | #define MXC_INT_USB2 55 | 124 | #define MX27_INT_SDHC 7 |
84 | #define MXC_INT_USB1 54 | 125 | #define MX27_INT_GPIO 8 |
85 | #define MXC_INT_VPU 53 | 126 | #define MX27_INT_SDHC3 9 |
86 | #define MXC_INT_FEC 50 | 127 | #define MX27_INT_SDHC2 10 |
87 | #define MXC_INT_UART5 49 | 128 | #define MX27_INT_SDHC1 11 |
88 | #define MXC_INT_UART6 48 | 129 | #define MX27_INT_I2C 12 |
89 | #define MXC_INT_ATA 30 | 130 | #define MX27_INT_SSI2 13 |
90 | #define MXC_INT_SDHC3 9 | 131 | #define MX27_INT_SSI1 14 |
91 | #define MXC_INT_SDHC 7 | 132 | #define MX27_INT_CSPI2 15 |
92 | #define MXC_INT_RTIC 5 | 133 | #define MX27_INT_CSPI1 16 |
93 | #define MXC_INT_GPT4 4 | 134 | #define MX27_INT_UART4 17 |
94 | #define MXC_INT_GPT5 3 | 135 | #define MX27_INT_UART3 18 |
95 | #define MXC_INT_GPT6 2 | 136 | #define MX27_INT_UART2 19 |
96 | #define MXC_INT_I2C2 1 | 137 | #define MX27_INT_UART1 20 |
138 | #define MX27_INT_KPP 21 | ||
139 | #define MX27_INT_RTC 22 | ||
140 | #define MX27_INT_PWM 23 | ||
141 | #define MX27_INT_GPT3 24 | ||
142 | #define MX27_INT_GPT2 25 | ||
143 | #define MX27_INT_GPT1 26 | ||
144 | #define MX27_INT_WDOG 27 | ||
145 | #define MX27_INT_PCMCIA 28 | ||
146 | #define MX27_INT_NANDFC 29 | ||
147 | #define MX27_INT_ATA 30 | ||
148 | #define MX27_INT_CSI 31 | ||
149 | #define MX27_INT_DMACH0 32 | ||
150 | #define MX27_INT_DMACH1 33 | ||
151 | #define MX27_INT_DMACH2 34 | ||
152 | #define MX27_INT_DMACH3 35 | ||
153 | #define MX27_INT_DMACH4 36 | ||
154 | #define MX27_INT_DMACH5 37 | ||
155 | #define MX27_INT_DMACH6 38 | ||
156 | #define MX27_INT_DMACH7 39 | ||
157 | #define MX27_INT_DMACH8 40 | ||
158 | #define MX27_INT_DMACH9 41 | ||
159 | #define MX27_INT_DMACH10 42 | ||
160 | #define MX27_INT_DMACH11 43 | ||
161 | #define MX27_INT_DMACH12 44 | ||
162 | #define MX27_INT_DMACH13 45 | ||
163 | #define MX27_INT_DMACH14 46 | ||
164 | #define MX27_INT_DMACH15 47 | ||
165 | #define MX27_INT_UART6 48 | ||
166 | #define MX27_INT_UART5 49 | ||
167 | #define MX27_INT_FEC 50 | ||
168 | #define MX27_INT_EMMAPRP 51 | ||
169 | #define MX27_INT_EMMAPP 52 | ||
170 | #define MX27_INT_VPU 53 | ||
171 | #define MX27_INT_USB1 54 | ||
172 | #define MX27_INT_USB2 55 | ||
173 | #define MX27_INT_USB3 56 | ||
174 | #define MX27_INT_SCC_SMN 57 | ||
175 | #define MX27_INT_SCC_SCM 58 | ||
176 | #define MX27_INT_SAHARA 59 | ||
177 | #define MX27_INT_SLCDC 60 | ||
178 | #define MX27_INT_LCDC 61 | ||
179 | #define MX27_INT_IIM 62 | ||
180 | #define MX27_INT_CCM 63 | ||
97 | 181 | ||
98 | /* fixed DMA request numbers */ | 182 | /* fixed DMA request numbers */ |
99 | #define DMA_REQ_NFC 37 | 183 | #define MX27_DMA_REQ_CSPI3_RX 1 |
100 | #define DMA_REQ_SDHC3 36 | 184 | #define MX27_DMA_REQ_CSPI3_TX 2 |
101 | #define DMA_REQ_UART6_RX 35 | 185 | #define MX27_DMA_REQ_EXT 3 |
102 | #define DMA_REQ_UART6_TX 34 | 186 | #define MX27_DMA_REQ_MSHC 4 |
103 | #define DMA_REQ_UART5_RX 33 | 187 | #define MX27_DMA_REQ_SDHC2 6 |
104 | #define DMA_REQ_UART5_TX 32 | 188 | #define MX27_DMA_REQ_SDHC1 7 |
105 | #define DMA_REQ_ATA_RCV 29 | 189 | #define MX27_DMA_REQ_SSI2_RX0 8 |
106 | #define DMA_REQ_ATA_TX 28 | 190 | #define MX27_DMA_REQ_SSI2_TX0 9 |
107 | #define DMA_REQ_MSHC 4 | 191 | #define MX27_DMA_REQ_SSI2_RX1 10 |
192 | #define MX27_DMA_REQ_SSI2_TX1 11 | ||
193 | #define MX27_DMA_REQ_SSI1_RX0 12 | ||
194 | #define MX27_DMA_REQ_SSI1_TX0 13 | ||
195 | #define MX27_DMA_REQ_SSI1_RX1 14 | ||
196 | #define MX27_DMA_REQ_SSI1_TX1 15 | ||
197 | #define MX27_DMA_REQ_CSPI2_RX 16 | ||
198 | #define MX27_DMA_REQ_CSPI2_TX 17 | ||
199 | #define MX27_DMA_REQ_CSPI1_RX 18 | ||
200 | #define MX27_DMA_REQ_CSPI1_TX 19 | ||
201 | #define MX27_DMA_REQ_UART4_RX 20 | ||
202 | #define MX27_DMA_REQ_UART4_TX 21 | ||
203 | #define MX27_DMA_REQ_UART3_RX 22 | ||
204 | #define MX27_DMA_REQ_UART3_TX 23 | ||
205 | #define MX27_DMA_REQ_UART2_RX 24 | ||
206 | #define MX27_DMA_REQ_UART2_TX 25 | ||
207 | #define MX27_DMA_REQ_UART1_RX 26 | ||
208 | #define MX27_DMA_REQ_UART1_TX 27 | ||
209 | #define MX27_DMA_REQ_ATA_TX 28 | ||
210 | #define MX27_DMA_REQ_ATA_RCV 29 | ||
211 | #define MX27_DMA_REQ_CSI_STAT 30 | ||
212 | #define MX27_DMA_REQ_CSI_RX 31 | ||
213 | #define MX27_DMA_REQ_UART5_TX 32 | ||
214 | #define MX27_DMA_REQ_UART5_RX 33 | ||
215 | #define MX27_DMA_REQ_UART6_TX 34 | ||
216 | #define MX27_DMA_REQ_UART6_RX 35 | ||
217 | #define MX27_DMA_REQ_SDHC3 36 | ||
218 | #define MX27_DMA_REQ_NFC 37 | ||
108 | 219 | ||
109 | /* silicon revisions specific to i.MX27 */ | 220 | /* silicon revisions specific to i.MX27 */ |
110 | #define CHIP_REV_1_0 0x00 | 221 | #define CHIP_REV_1_0 0x00 |
@@ -114,6 +225,72 @@ | |||
114 | extern int mx27_revision(void); | 225 | extern int mx27_revision(void); |
115 | #endif | 226 | #endif |
116 | 227 | ||
117 | /* Mandatory defines used globally */ | 228 | /* these should go away */ |
229 | #define MSHC_BASE_ADDR MX27_MSHC_BASE_ADDR | ||
230 | #define GPT5_BASE_ADDR MX27_GPT5_BASE_ADDR | ||
231 | #define GPT4_BASE_ADDR MX27_GPT4_BASE_ADDR | ||
232 | #define UART5_BASE_ADDR MX27_UART5_BASE_ADDR | ||
233 | #define UART6_BASE_ADDR MX27_UART6_BASE_ADDR | ||
234 | #define I2C2_BASE_ADDR MX27_I2C2_BASE_ADDR | ||
235 | #define SDHC3_BASE_ADDR MX27_SDHC3_BASE_ADDR | ||
236 | #define GPT6_BASE_ADDR MX27_GPT6_BASE_ADDR | ||
237 | #define VPU_BASE_ADDR MX27_VPU_BASE_ADDR | ||
238 | #define OTG_BASE_ADDR MX27_OTG_BASE_ADDR | ||
239 | #define SAHARA_BASE_ADDR MX27_SAHARA_BASE_ADDR | ||
240 | #define IIM_BASE_ADDR MX27_IIM_BASE_ADDR | ||
241 | #define RTIC_BASE_ADDR MX27_RTIC_BASE_ADDR | ||
242 | #define FEC_BASE_ADDR MX27_FEC_BASE_ADDR | ||
243 | #define SCC_BASE_ADDR MX27_SCC_BASE_ADDR | ||
244 | #define ETB_BASE_ADDR MX27_ETB_BASE_ADDR | ||
245 | #define ETB_RAM_BASE_ADDR MX27_ETB_RAM_BASE_ADDR | ||
246 | #define ROMP_BASE_ADDR MX27_ROMP_BASE_ADDR | ||
247 | #define ATA_BASE_ADDR MX27_ATA_BASE_ADDR | ||
248 | #define SDRAM_BASE_ADDR MX27_SDRAM_BASE_ADDR | ||
249 | #define CSD1_BASE_ADDR MX27_CSD1_BASE_ADDR | ||
250 | #define CS0_BASE_ADDR MX27_CS0_BASE_ADDR | ||
251 | #define CS1_BASE_ADDR MX27_CS1_BASE_ADDR | ||
252 | #define CS2_BASE_ADDR MX27_CS2_BASE_ADDR | ||
253 | #define CS3_BASE_ADDR MX27_CS3_BASE_ADDR | ||
254 | #define CS4_BASE_ADDR MX27_CS4_BASE_ADDR | ||
255 | #define CS5_BASE_ADDR MX27_CS5_BASE_ADDR | ||
256 | #define X_MEMC_BASE_ADDR MX27_X_MEMC_BASE_ADDR | ||
257 | #define X_MEMC_BASE_ADDR_VIRT MX27_X_MEMC_BASE_ADDR_VIRT | ||
258 | #define X_MEMC_SIZE MX27_X_MEMC_SIZE | ||
259 | #define NFC_BASE_ADDR MX27_NFC_BASE_ADDR | ||
260 | #define SDRAMC_BASE_ADDR MX27_SDRAMC_BASE_ADDR | ||
261 | #define WEIM_BASE_ADDR MX27_WEIM_BASE_ADDR | ||
262 | #define M3IF_BASE_ADDR MX27_M3IF_BASE_ADDR | ||
263 | #define PCMCIA_CTL_BASE_ADDR MX27_PCMCIA_CTL_BASE_ADDR | ||
264 | #define PCMCIA_MEM_BASE_ADDR MX27_PCMCIA_MEM_BASE_ADDR | ||
265 | #define IRAM_BASE_ADDR MX27_IRAM_BASE_ADDR | ||
266 | #define MXC_INT_I2C2 MX27_INT_I2C2 | ||
267 | #define MXC_INT_GPT6 MX27_INT_GPT6 | ||
268 | #define MXC_INT_GPT5 MX27_INT_GPT5 | ||
269 | #define MXC_INT_GPT4 MX27_INT_GPT4 | ||
270 | #define MXC_INT_RTIC MX27_INT_RTIC | ||
271 | #define MXC_INT_SDHC MX27_INT_SDHC | ||
272 | #define MXC_INT_SDHC3 MX27_INT_SDHC3 | ||
273 | #define MXC_INT_ATA MX27_INT_ATA | ||
274 | #define MXC_INT_UART6 MX27_INT_UART6 | ||
275 | #define MXC_INT_UART5 MX27_INT_UART5 | ||
276 | #define MXC_INT_FEC MX27_INT_FEC | ||
277 | #define MXC_INT_VPU MX27_INT_VPU | ||
278 | #define MXC_INT_USB1 MX27_INT_USB1 | ||
279 | #define MXC_INT_USB2 MX27_INT_USB2 | ||
280 | #define MXC_INT_USB3 MX27_INT_USB3 | ||
281 | #define MXC_INT_SCC_SMN MX27_INT_SCC_SMN | ||
282 | #define MXC_INT_SCC_SCM MX27_INT_SCC_SCM | ||
283 | #define MXC_INT_SAHARA MX27_INT_SAHARA | ||
284 | #define MXC_INT_IIM MX27_INT_IIM | ||
285 | #define MXC_INT_CCM MX27_INT_CCM | ||
286 | #define DMA_REQ_MSHC MX27_DMA_REQ_MSHC | ||
287 | #define DMA_REQ_ATA_TX MX27_DMA_REQ_ATA_TX | ||
288 | #define DMA_REQ_ATA_RCV MX27_DMA_REQ_ATA_RCV | ||
289 | #define DMA_REQ_UART5_TX MX27_DMA_REQ_UART5_TX | ||
290 | #define DMA_REQ_UART5_RX MX27_DMA_REQ_UART5_RX | ||
291 | #define DMA_REQ_UART6_TX MX27_DMA_REQ_UART6_TX | ||
292 | #define DMA_REQ_UART6_RX MX27_DMA_REQ_UART6_RX | ||
293 | #define DMA_REQ_SDHC3 MX27_DMA_REQ_SDHC3 | ||
294 | #define DMA_REQ_NFC MX27_DMA_REQ_NFC | ||
118 | 295 | ||
119 | #endif /* __ASM_ARCH_MXC_MX27_H__ */ | 296 | #endif /* __ASM_ARCH_MXC_MX27_H__ */ |