diff options
Diffstat (limited to 'arch/arm/mach-omap2/timer-gp.c')
| -rw-r--r-- | arch/arm/mach-omap2/timer-gp.c | 86 | 
1 files changed, 18 insertions, 68 deletions
| diff --git a/arch/arm/mach-omap2/timer-gp.c b/arch/arm/mach-omap2/timer-gp.c index 1d2f5ac2f69b..cf78e6c5a277 100644 --- a/arch/arm/mach-omap2/timer-gp.c +++ b/arch/arm/mach-omap2/timer-gp.c | |||
| @@ -6,6 +6,7 @@ | |||
| 6 | * Copyright (C) 2005 Nokia Corporation | 6 | * Copyright (C) 2005 Nokia Corporation | 
| 7 | * Author: Paul Mundt <paul.mundt@nokia.com> | 7 | * Author: Paul Mundt <paul.mundt@nokia.com> | 
| 8 | * Juha Yrjölä <juha.yrjola@nokia.com> | 8 | * Juha Yrjölä <juha.yrjola@nokia.com> | 
| 9 | * OMAP Dual-mode timer framework support by Timo Teras | ||
| 9 | * | 10 | * | 
| 10 | * Some parts based off of TI's 24xx code: | 11 | * Some parts based off of TI's 24xx code: | 
| 11 | * | 12 | * | 
| @@ -22,54 +23,18 @@ | |||
| 22 | #include <linux/interrupt.h> | 23 | #include <linux/interrupt.h> | 
| 23 | #include <linux/err.h> | 24 | #include <linux/err.h> | 
| 24 | #include <linux/clk.h> | 25 | #include <linux/clk.h> | 
| 26 | #include <linux/delay.h> | ||
| 25 | 27 | ||
| 26 | #include <asm/mach/time.h> | 28 | #include <asm/mach/time.h> | 
| 27 | #include <asm/delay.h> | 29 | #include <asm/arch/dmtimer.h> | 
| 28 | #include <asm/io.h> | ||
| 29 | 30 | ||
| 30 | #define OMAP2_GP_TIMER1_BASE 0x48028000 | 31 | static struct omap_dm_timer *gptimer; | 
| 31 | #define OMAP2_GP_TIMER2_BASE 0x4802a000 | ||
| 32 | #define OMAP2_GP_TIMER3_BASE 0x48078000 | ||
| 33 | #define OMAP2_GP_TIMER4_BASE 0x4807a000 | ||
| 34 | 32 | ||
| 35 | #define GP_TIMER_TIDR 0x00 | 33 | static inline void omap2_gp_timer_start(unsigned long load_val) | 
| 36 | #define GP_TIMER_TISR 0x18 | ||
| 37 | #define GP_TIMER_TIER 0x1c | ||
| 38 | #define GP_TIMER_TCLR 0x24 | ||
| 39 | #define GP_TIMER_TCRR 0x28 | ||
| 40 | #define GP_TIMER_TLDR 0x2c | ||
| 41 | #define GP_TIMER_TSICR 0x40 | ||
| 42 | |||
| 43 | #define OS_TIMER_NR 1 /* GP timer 2 */ | ||
| 44 | |||
| 45 | static unsigned long timer_base[] = { | ||
| 46 | IO_ADDRESS(OMAP2_GP_TIMER1_BASE), | ||
| 47 | IO_ADDRESS(OMAP2_GP_TIMER2_BASE), | ||
| 48 | IO_ADDRESS(OMAP2_GP_TIMER3_BASE), | ||
| 49 | IO_ADDRESS(OMAP2_GP_TIMER4_BASE), | ||
| 50 | }; | ||
| 51 | |||
| 52 | static inline unsigned int timer_read_reg(int nr, unsigned int reg) | ||
| 53 | { | ||
| 54 | return __raw_readl(timer_base[nr] + reg); | ||
| 55 | } | ||
| 56 | |||
| 57 | static inline void timer_write_reg(int nr, unsigned int reg, unsigned int val) | ||
| 58 | { | ||
| 59 | __raw_writel(val, timer_base[nr] + reg); | ||
| 60 | } | ||
| 61 | |||
| 62 | /* Note that we always enable the clock prescale divider bit */ | ||
| 63 | static inline void omap2_gp_timer_start(int nr, unsigned long load_val) | ||
| 64 | { | 34 | { | 
| 65 | unsigned int tmp; | 35 | omap_dm_timer_set_load(gptimer, 1, 0xffffffff - load_val); | 
| 66 | 36 | omap_dm_timer_set_int_enable(gptimer, OMAP_TIMER_INT_OVERFLOW); | |
| 67 | tmp = 0xffffffff - load_val; | 37 | omap_dm_timer_start(gptimer); | 
| 68 | |||
| 69 | timer_write_reg(nr, GP_TIMER_TLDR, tmp); | ||
| 70 | timer_write_reg(nr, GP_TIMER_TCRR, tmp); | ||
| 71 | timer_write_reg(nr, GP_TIMER_TIER, 1 << 1); | ||
| 72 | timer_write_reg(nr, GP_TIMER_TCLR, (1 << 5) | (1 << 1) | 1); | ||
| 73 | } | 38 | } | 
| 74 | 39 | ||
| 75 | static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id, | 40 | static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id, | 
| @@ -77,7 +42,7 @@ static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id, | |||
| 77 | { | 42 | { | 
| 78 | write_seqlock(&xtime_lock); | 43 | write_seqlock(&xtime_lock); | 
| 79 | 44 | ||
| 80 | timer_write_reg(OS_TIMER_NR, GP_TIMER_TISR, 1 << 1); | 45 | omap_dm_timer_write_status(gptimer, OMAP_TIMER_INT_OVERFLOW); | 
| 81 | timer_tick(regs); | 46 | timer_tick(regs); | 
| 82 | 47 | ||
| 83 | write_sequnlock(&xtime_lock); | 48 | write_sequnlock(&xtime_lock); | 
| @@ -87,41 +52,26 @@ static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id, | |||
| 87 | 52 | ||
| 88 | static struct irqaction omap2_gp_timer_irq = { | 53 | static struct irqaction omap2_gp_timer_irq = { | 
| 89 | .name = "gp timer", | 54 | .name = "gp timer", | 
| 90 | .flags = SA_INTERRUPT, | 55 | .flags = SA_INTERRUPT | SA_TIMER, | 
| 91 | .handler = omap2_gp_timer_interrupt, | 56 | .handler = omap2_gp_timer_interrupt, | 
| 92 | }; | 57 | }; | 
| 93 | 58 | ||
| 94 | static void __init omap2_gp_timer_init(void) | 59 | static void __init omap2_gp_timer_init(void) | 
| 95 | { | 60 | { | 
| 96 | struct clk * sys_ck; | 61 | u32 tick_period; | 
| 97 | u32 tick_period = 120000; | ||
| 98 | u32 l; | ||
| 99 | 62 | ||
| 100 | /* Reset clock and prescale value */ | 63 | omap_dm_timer_init(); | 
| 101 | timer_write_reg(OS_TIMER_NR, GP_TIMER_TCLR, 0); | 64 | gptimer = omap_dm_timer_request_specific(1); | 
| 65 | BUG_ON(gptimer == NULL); | ||
| 102 | 66 | ||
| 103 | sys_ck = clk_get(NULL, "sys_ck"); | 67 | omap_dm_timer_set_source(gptimer, OMAP_TIMER_SRC_SYS_CLK); | 
| 104 | if (IS_ERR(sys_ck)) | 68 | tick_period = clk_get_rate(omap_dm_timer_get_fclk(gptimer)) / 100; | 
| 105 | printk(KERN_ERR "Could not get sys_ck\n"); | ||
| 106 | else { | ||
| 107 | clk_enable(sys_ck); | ||
| 108 | tick_period = clk_get_rate(sys_ck) / 100; | ||
| 109 | clk_put(sys_ck); | ||
| 110 | } | ||
| 111 | |||
| 112 | tick_period /= 2; /* Minimum prescale divider is 2 */ | ||
| 113 | tick_period -= 1; | 69 | tick_period -= 1; | 
| 114 | 70 | ||
| 115 | l = timer_read_reg(OS_TIMER_NR, GP_TIMER_TIDR); | 71 | setup_irq(omap_dm_timer_get_irq(gptimer), &omap2_gp_timer_irq); | 
| 116 | printk(KERN_INFO "OMAP2 GP timer (HW version %d.%d)\n", | 72 | omap2_gp_timer_start(tick_period); | 
| 117 | (l >> 4) & 0x0f, l & 0x0f); | ||
| 118 | |||
| 119 | setup_irq(38, &omap2_gp_timer_irq); | ||
| 120 | |||
| 121 | omap2_gp_timer_start(OS_TIMER_NR, tick_period); | ||
| 122 | } | 73 | } | 
| 123 | 74 | ||
| 124 | struct sys_timer omap_timer = { | 75 | struct sys_timer omap_timer = { | 
| 125 | .init = omap2_gp_timer_init, | 76 | .init = omap2_gp_timer_init, | 
| 126 | }; | 77 | }; | 
| 127 | |||
